162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2016-2018 Linaro Ltd. 462306a36Sopenharmony_ci * Copyright (C) 2014 Sony Mobile Communications AB 562306a36Sopenharmony_ci * Copyright (c) 2012-2018, The Linux Foundation. All rights reserved. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#include <linux/clk.h> 862306a36Sopenharmony_ci#include <linux/delay.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/iopoll.h> 1162306a36Sopenharmony_ci#include <linux/kernel.h> 1262306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/of_address.h> 1562306a36Sopenharmony_ci#include <linux/of_reserved_mem.h> 1662306a36Sopenharmony_ci#include <linux/platform_device.h> 1762306a36Sopenharmony_ci#include <linux/regmap.h> 1862306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 1962306a36Sopenharmony_ci#include <linux/reset.h> 2062306a36Sopenharmony_ci#include <linux/soc/qcom/mdt_loader.h> 2162306a36Sopenharmony_ci#include "qcom_common.h" 2262306a36Sopenharmony_ci#include "qcom_pil_info.h" 2362306a36Sopenharmony_ci#include "qcom_q6v5.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define WCSS_CRASH_REASON 421 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci/* Q6SS Register Offsets */ 2862306a36Sopenharmony_ci#define Q6SS_RESET_REG 0x014 2962306a36Sopenharmony_ci#define Q6SS_GFMUX_CTL_REG 0x020 3062306a36Sopenharmony_ci#define Q6SS_PWR_CTL_REG 0x030 3162306a36Sopenharmony_ci#define Q6SS_MEM_PWR_CTL 0x0B0 3262306a36Sopenharmony_ci#define Q6SS_STRAP_ACC 0x110 3362306a36Sopenharmony_ci#define Q6SS_CGC_OVERRIDE 0x034 3462306a36Sopenharmony_ci#define Q6SS_BCR_REG 0x6000 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* AXI Halt Register Offsets */ 3762306a36Sopenharmony_ci#define AXI_HALTREQ_REG 0x0 3862306a36Sopenharmony_ci#define AXI_HALTACK_REG 0x4 3962306a36Sopenharmony_ci#define AXI_IDLE_REG 0x8 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci#define HALT_ACK_TIMEOUT_MS 100 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci/* Q6SS_RESET */ 4462306a36Sopenharmony_ci#define Q6SS_STOP_CORE BIT(0) 4562306a36Sopenharmony_ci#define Q6SS_CORE_ARES BIT(1) 4662306a36Sopenharmony_ci#define Q6SS_BUS_ARES_ENABLE BIT(2) 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci/* Q6SS_BRC_RESET */ 4962306a36Sopenharmony_ci#define Q6SS_BRC_BLK_ARES BIT(0) 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci/* Q6SS_GFMUX_CTL */ 5262306a36Sopenharmony_ci#define Q6SS_CLK_ENABLE BIT(1) 5362306a36Sopenharmony_ci#define Q6SS_SWITCH_CLK_SRC BIT(8) 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/* Q6SS_PWR_CTL */ 5662306a36Sopenharmony_ci#define Q6SS_L2DATA_STBY_N BIT(18) 5762306a36Sopenharmony_ci#define Q6SS_SLP_RET_N BIT(19) 5862306a36Sopenharmony_ci#define Q6SS_CLAMP_IO BIT(20) 5962306a36Sopenharmony_ci#define QDSS_BHS_ON BIT(21) 6062306a36Sopenharmony_ci#define QDSS_Q6_MEMORIES GENMASK(15, 0) 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci/* Q6SS parameters */ 6362306a36Sopenharmony_ci#define Q6SS_LDO_BYP BIT(25) 6462306a36Sopenharmony_ci#define Q6SS_BHS_ON BIT(24) 6562306a36Sopenharmony_ci#define Q6SS_CLAMP_WL BIT(21) 6662306a36Sopenharmony_ci#define Q6SS_CLAMP_QMC_MEM BIT(22) 6762306a36Sopenharmony_ci#define HALT_CHECK_MAX_LOOPS 200 6862306a36Sopenharmony_ci#define Q6SS_XO_CBCR GENMASK(5, 3) 6962306a36Sopenharmony_ci#define Q6SS_SLEEP_CBCR GENMASK(5, 2) 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci/* Q6SS config/status registers */ 7262306a36Sopenharmony_ci#define TCSR_GLOBAL_CFG0 0x0 7362306a36Sopenharmony_ci#define TCSR_GLOBAL_CFG1 0x4 7462306a36Sopenharmony_ci#define SSCAON_CONFIG 0x8 7562306a36Sopenharmony_ci#define SSCAON_STATUS 0xc 7662306a36Sopenharmony_ci#define Q6SS_BHS_STATUS 0x78 7762306a36Sopenharmony_ci#define Q6SS_RST_EVB 0x10 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci#define BHS_EN_REST_ACK BIT(0) 8062306a36Sopenharmony_ci#define SSCAON_ENABLE BIT(13) 8162306a36Sopenharmony_ci#define SSCAON_BUS_EN BIT(15) 8262306a36Sopenharmony_ci#define SSCAON_BUS_MUX_MASK GENMASK(18, 16) 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci#define MEM_BANKS 19 8562306a36Sopenharmony_ci#define TCSR_WCSS_CLK_MASK 0x1F 8662306a36Sopenharmony_ci#define TCSR_WCSS_CLK_ENABLE 0x14 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci#define MAX_HALT_REG 3 8962306a36Sopenharmony_cienum { 9062306a36Sopenharmony_ci WCSS_IPQ8074, 9162306a36Sopenharmony_ci WCSS_QCS404, 9262306a36Sopenharmony_ci}; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_cistruct wcss_data { 9562306a36Sopenharmony_ci const char *firmware_name; 9662306a36Sopenharmony_ci unsigned int crash_reason_smem; 9762306a36Sopenharmony_ci u32 version; 9862306a36Sopenharmony_ci bool aon_reset_required; 9962306a36Sopenharmony_ci bool wcss_q6_reset_required; 10062306a36Sopenharmony_ci const char *ssr_name; 10162306a36Sopenharmony_ci const char *sysmon_name; 10262306a36Sopenharmony_ci int ssctl_id; 10362306a36Sopenharmony_ci const struct rproc_ops *ops; 10462306a36Sopenharmony_ci bool requires_force_stop; 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistruct q6v5_wcss { 10862306a36Sopenharmony_ci struct device *dev; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci void __iomem *reg_base; 11162306a36Sopenharmony_ci void __iomem *rmb_base; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci struct regmap *halt_map; 11462306a36Sopenharmony_ci u32 halt_q6; 11562306a36Sopenharmony_ci u32 halt_wcss; 11662306a36Sopenharmony_ci u32 halt_nc; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci struct clk *xo; 11962306a36Sopenharmony_ci struct clk *ahbfabric_cbcr_clk; 12062306a36Sopenharmony_ci struct clk *gcc_abhs_cbcr; 12162306a36Sopenharmony_ci struct clk *gcc_axim_cbcr; 12262306a36Sopenharmony_ci struct clk *lcc_csr_cbcr; 12362306a36Sopenharmony_ci struct clk *ahbs_cbcr; 12462306a36Sopenharmony_ci struct clk *tcm_slave_cbcr; 12562306a36Sopenharmony_ci struct clk *qdsp6ss_abhm_cbcr; 12662306a36Sopenharmony_ci struct clk *qdsp6ss_sleep_cbcr; 12762306a36Sopenharmony_ci struct clk *qdsp6ss_axim_cbcr; 12862306a36Sopenharmony_ci struct clk *qdsp6ss_xo_cbcr; 12962306a36Sopenharmony_ci struct clk *qdsp6ss_core_gfmux; 13062306a36Sopenharmony_ci struct clk *lcc_bcr_sleep; 13162306a36Sopenharmony_ci struct regulator *cx_supply; 13262306a36Sopenharmony_ci struct qcom_sysmon *sysmon; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci struct reset_control *wcss_aon_reset; 13562306a36Sopenharmony_ci struct reset_control *wcss_reset; 13662306a36Sopenharmony_ci struct reset_control *wcss_q6_reset; 13762306a36Sopenharmony_ci struct reset_control *wcss_q6_bcr_reset; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci struct qcom_q6v5 q6v5; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci phys_addr_t mem_phys; 14262306a36Sopenharmony_ci phys_addr_t mem_reloc; 14362306a36Sopenharmony_ci void *mem_region; 14462306a36Sopenharmony_ci size_t mem_size; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci unsigned int crash_reason_smem; 14762306a36Sopenharmony_ci u32 version; 14862306a36Sopenharmony_ci bool requires_force_stop; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci struct qcom_rproc_glink glink_subdev; 15162306a36Sopenharmony_ci struct qcom_rproc_ssr ssr_subdev; 15262306a36Sopenharmony_ci}; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic int q6v5_wcss_reset(struct q6v5_wcss *wcss) 15562306a36Sopenharmony_ci{ 15662306a36Sopenharmony_ci int ret; 15762306a36Sopenharmony_ci u32 val; 15862306a36Sopenharmony_ci int i; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci /* Assert resets, stop core */ 16162306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_RESET_REG); 16262306a36Sopenharmony_ci val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE; 16362306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_RESET_REG); 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci /* BHS require xo cbcr to be enabled */ 16662306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_XO_CBCR); 16762306a36Sopenharmony_ci val |= 0x1; 16862306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_XO_CBCR); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci /* Read CLKOFF bit to go low indicating CLK is enabled */ 17162306a36Sopenharmony_ci ret = readl_poll_timeout(wcss->reg_base + Q6SS_XO_CBCR, 17262306a36Sopenharmony_ci val, !(val & BIT(31)), 1, 17362306a36Sopenharmony_ci HALT_CHECK_MAX_LOOPS); 17462306a36Sopenharmony_ci if (ret) { 17562306a36Sopenharmony_ci dev_err(wcss->dev, 17662306a36Sopenharmony_ci "xo cbcr enabling timed out (rc:%d)\n", ret); 17762306a36Sopenharmony_ci return ret; 17862306a36Sopenharmony_ci } 17962306a36Sopenharmony_ci /* Enable power block headswitch and wait for it to stabilize */ 18062306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_PWR_CTL_REG); 18162306a36Sopenharmony_ci val |= Q6SS_BHS_ON; 18262306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 18362306a36Sopenharmony_ci udelay(1); 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci /* Put LDO in bypass mode */ 18662306a36Sopenharmony_ci val |= Q6SS_LDO_BYP; 18762306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci /* Deassert Q6 compiler memory clamp */ 19062306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_PWR_CTL_REG); 19162306a36Sopenharmony_ci val &= ~Q6SS_CLAMP_QMC_MEM; 19262306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci /* Deassert memory peripheral sleep and L2 memory standby */ 19562306a36Sopenharmony_ci val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N; 19662306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci /* Turn on L1, L2, ETB and JU memories 1 at a time */ 19962306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_MEM_PWR_CTL); 20062306a36Sopenharmony_ci for (i = MEM_BANKS; i >= 0; i--) { 20162306a36Sopenharmony_ci val |= BIT(i); 20262306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_MEM_PWR_CTL); 20362306a36Sopenharmony_ci /* 20462306a36Sopenharmony_ci * Read back value to ensure the write is done then 20562306a36Sopenharmony_ci * wait for 1us for both memory peripheral and data 20662306a36Sopenharmony_ci * array to turn on. 20762306a36Sopenharmony_ci */ 20862306a36Sopenharmony_ci val |= readl(wcss->reg_base + Q6SS_MEM_PWR_CTL); 20962306a36Sopenharmony_ci udelay(1); 21062306a36Sopenharmony_ci } 21162306a36Sopenharmony_ci /* Remove word line clamp */ 21262306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_PWR_CTL_REG); 21362306a36Sopenharmony_ci val &= ~Q6SS_CLAMP_WL; 21462306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci /* Remove IO clamp */ 21762306a36Sopenharmony_ci val &= ~Q6SS_CLAMP_IO; 21862306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci /* Bring core out of reset */ 22162306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_RESET_REG); 22262306a36Sopenharmony_ci val &= ~Q6SS_CORE_ARES; 22362306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_RESET_REG); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci /* Turn on core clock */ 22662306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_GFMUX_CTL_REG); 22762306a36Sopenharmony_ci val |= Q6SS_CLK_ENABLE; 22862306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_GFMUX_CTL_REG); 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci /* Start core execution */ 23162306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_RESET_REG); 23262306a36Sopenharmony_ci val &= ~Q6SS_STOP_CORE; 23362306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_RESET_REG); 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci return 0; 23662306a36Sopenharmony_ci} 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_cistatic int q6v5_wcss_start(struct rproc *rproc) 23962306a36Sopenharmony_ci{ 24062306a36Sopenharmony_ci struct q6v5_wcss *wcss = rproc->priv; 24162306a36Sopenharmony_ci int ret; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci qcom_q6v5_prepare(&wcss->q6v5); 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci /* Release Q6 and WCSS reset */ 24662306a36Sopenharmony_ci ret = reset_control_deassert(wcss->wcss_reset); 24762306a36Sopenharmony_ci if (ret) { 24862306a36Sopenharmony_ci dev_err(wcss->dev, "wcss_reset failed\n"); 24962306a36Sopenharmony_ci return ret; 25062306a36Sopenharmony_ci } 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci ret = reset_control_deassert(wcss->wcss_q6_reset); 25362306a36Sopenharmony_ci if (ret) { 25462306a36Sopenharmony_ci dev_err(wcss->dev, "wcss_q6_reset failed\n"); 25562306a36Sopenharmony_ci goto wcss_reset; 25662306a36Sopenharmony_ci } 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci /* Lithium configuration - clock gating and bus arbitration */ 25962306a36Sopenharmony_ci ret = regmap_update_bits(wcss->halt_map, 26062306a36Sopenharmony_ci wcss->halt_nc + TCSR_GLOBAL_CFG0, 26162306a36Sopenharmony_ci TCSR_WCSS_CLK_MASK, 26262306a36Sopenharmony_ci TCSR_WCSS_CLK_ENABLE); 26362306a36Sopenharmony_ci if (ret) 26462306a36Sopenharmony_ci goto wcss_q6_reset; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci ret = regmap_update_bits(wcss->halt_map, 26762306a36Sopenharmony_ci wcss->halt_nc + TCSR_GLOBAL_CFG1, 26862306a36Sopenharmony_ci 1, 0); 26962306a36Sopenharmony_ci if (ret) 27062306a36Sopenharmony_ci goto wcss_q6_reset; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci /* Write bootaddr to EVB so that Q6WCSS will jump there after reset */ 27362306a36Sopenharmony_ci writel(rproc->bootaddr >> 4, wcss->reg_base + Q6SS_RST_EVB); 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci ret = q6v5_wcss_reset(wcss); 27662306a36Sopenharmony_ci if (ret) 27762306a36Sopenharmony_ci goto wcss_q6_reset; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci ret = qcom_q6v5_wait_for_start(&wcss->q6v5, 5 * HZ); 28062306a36Sopenharmony_ci if (ret == -ETIMEDOUT) 28162306a36Sopenharmony_ci dev_err(wcss->dev, "start timed out\n"); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci return ret; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ciwcss_q6_reset: 28662306a36Sopenharmony_ci reset_control_assert(wcss->wcss_q6_reset); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ciwcss_reset: 28962306a36Sopenharmony_ci reset_control_assert(wcss->wcss_reset); 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci return ret; 29262306a36Sopenharmony_ci} 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_cistatic int q6v5_wcss_qcs404_power_on(struct q6v5_wcss *wcss) 29562306a36Sopenharmony_ci{ 29662306a36Sopenharmony_ci unsigned long val; 29762306a36Sopenharmony_ci int ret, idx; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci /* Toggle the restart */ 30062306a36Sopenharmony_ci reset_control_assert(wcss->wcss_reset); 30162306a36Sopenharmony_ci usleep_range(200, 300); 30262306a36Sopenharmony_ci reset_control_deassert(wcss->wcss_reset); 30362306a36Sopenharmony_ci usleep_range(200, 300); 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci /* Enable GCC_WDSP_Q6SS_AHBS_CBCR clock */ 30662306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->gcc_abhs_cbcr); 30762306a36Sopenharmony_ci if (ret) 30862306a36Sopenharmony_ci return ret; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci /* Remove reset to the WCNSS QDSP6SS */ 31162306a36Sopenharmony_ci reset_control_deassert(wcss->wcss_q6_bcr_reset); 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci /* Enable Q6SSTOP_AHBFABRIC_CBCR clock */ 31462306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->ahbfabric_cbcr_clk); 31562306a36Sopenharmony_ci if (ret) 31662306a36Sopenharmony_ci goto disable_gcc_abhs_cbcr_clk; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci /* Enable the LCCCSR CBC clock, Q6SSTOP_Q6SSTOP_LCC_CSR_CBCR clock */ 31962306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->lcc_csr_cbcr); 32062306a36Sopenharmony_ci if (ret) 32162306a36Sopenharmony_ci goto disable_ahbfabric_cbcr_clk; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci /* Enable the Q6AHBS CBC, Q6SSTOP_Q6SS_AHBS_CBCR clock */ 32462306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->ahbs_cbcr); 32562306a36Sopenharmony_ci if (ret) 32662306a36Sopenharmony_ci goto disable_csr_cbcr_clk; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci /* Enable the TCM slave CBC, Q6SSTOP_Q6SS_TCM_SLAVE_CBCR clock */ 32962306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->tcm_slave_cbcr); 33062306a36Sopenharmony_ci if (ret) 33162306a36Sopenharmony_ci goto disable_ahbs_cbcr_clk; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci /* Enable the Q6SS AHB master CBC, Q6SSTOP_Q6SS_AHBM_CBCR clock */ 33462306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->qdsp6ss_abhm_cbcr); 33562306a36Sopenharmony_ci if (ret) 33662306a36Sopenharmony_ci goto disable_tcm_slave_cbcr_clk; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci /* Enable the Q6SS AXI master CBC, Q6SSTOP_Q6SS_AXIM_CBCR clock */ 33962306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->qdsp6ss_axim_cbcr); 34062306a36Sopenharmony_ci if (ret) 34162306a36Sopenharmony_ci goto disable_abhm_cbcr_clk; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci /* Enable the Q6SS XO CBC */ 34462306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_XO_CBCR); 34562306a36Sopenharmony_ci val |= BIT(0); 34662306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_XO_CBCR); 34762306a36Sopenharmony_ci /* Read CLKOFF bit to go low indicating CLK is enabled */ 34862306a36Sopenharmony_ci ret = readl_poll_timeout(wcss->reg_base + Q6SS_XO_CBCR, 34962306a36Sopenharmony_ci val, !(val & BIT(31)), 1, 35062306a36Sopenharmony_ci HALT_CHECK_MAX_LOOPS); 35162306a36Sopenharmony_ci if (ret) { 35262306a36Sopenharmony_ci dev_err(wcss->dev, 35362306a36Sopenharmony_ci "xo cbcr enabling timed out (rc:%d)\n", ret); 35462306a36Sopenharmony_ci goto disable_xo_cbcr_clk; 35562306a36Sopenharmony_ci } 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci writel(0, wcss->reg_base + Q6SS_CGC_OVERRIDE); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci /* Enable QDSP6 sleep clock clock */ 36062306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_SLEEP_CBCR); 36162306a36Sopenharmony_ci val |= BIT(0); 36262306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_SLEEP_CBCR); 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci /* Enable the Enable the Q6 AXI clock, GCC_WDSP_Q6SS_AXIM_CBCR*/ 36562306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->gcc_axim_cbcr); 36662306a36Sopenharmony_ci if (ret) 36762306a36Sopenharmony_ci goto disable_sleep_cbcr_clk; 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci /* Assert resets, stop core */ 37062306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_RESET_REG); 37162306a36Sopenharmony_ci val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE; 37262306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_RESET_REG); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci /* Program the QDSP6SS PWR_CTL register */ 37562306a36Sopenharmony_ci writel(0x01700000, wcss->reg_base + Q6SS_PWR_CTL_REG); 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci writel(0x03700000, wcss->reg_base + Q6SS_PWR_CTL_REG); 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci writel(0x03300000, wcss->reg_base + Q6SS_PWR_CTL_REG); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci writel(0x033C0000, wcss->reg_base + Q6SS_PWR_CTL_REG); 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci /* 38462306a36Sopenharmony_ci * Enable memories by turning on the QDSP6 memory foot/head switch, one 38562306a36Sopenharmony_ci * bank at a time to avoid in-rush current 38662306a36Sopenharmony_ci */ 38762306a36Sopenharmony_ci for (idx = 28; idx >= 0; idx--) { 38862306a36Sopenharmony_ci writel((readl(wcss->reg_base + Q6SS_MEM_PWR_CTL) | 38962306a36Sopenharmony_ci (1 << idx)), wcss->reg_base + Q6SS_MEM_PWR_CTL); 39062306a36Sopenharmony_ci } 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci writel(0x031C0000, wcss->reg_base + Q6SS_PWR_CTL_REG); 39362306a36Sopenharmony_ci writel(0x030C0000, wcss->reg_base + Q6SS_PWR_CTL_REG); 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_RESET_REG); 39662306a36Sopenharmony_ci val &= ~Q6SS_CORE_ARES; 39762306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_RESET_REG); 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci /* Enable the Q6 core clock at the GFM, Q6SSTOP_QDSP6SS_GFMUX_CTL */ 40062306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_GFMUX_CTL_REG); 40162306a36Sopenharmony_ci val |= Q6SS_CLK_ENABLE | Q6SS_SWITCH_CLK_SRC; 40262306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_GFMUX_CTL_REG); 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci /* Enable sleep clock branch needed for BCR circuit */ 40562306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->lcc_bcr_sleep); 40662306a36Sopenharmony_ci if (ret) 40762306a36Sopenharmony_ci goto disable_core_gfmux_clk; 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci return 0; 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_cidisable_core_gfmux_clk: 41262306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_GFMUX_CTL_REG); 41362306a36Sopenharmony_ci val &= ~(Q6SS_CLK_ENABLE | Q6SS_SWITCH_CLK_SRC); 41462306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_GFMUX_CTL_REG); 41562306a36Sopenharmony_ci clk_disable_unprepare(wcss->gcc_axim_cbcr); 41662306a36Sopenharmony_cidisable_sleep_cbcr_clk: 41762306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_SLEEP_CBCR); 41862306a36Sopenharmony_ci val &= ~Q6SS_CLK_ENABLE; 41962306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_SLEEP_CBCR); 42062306a36Sopenharmony_cidisable_xo_cbcr_clk: 42162306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_XO_CBCR); 42262306a36Sopenharmony_ci val &= ~Q6SS_CLK_ENABLE; 42362306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_XO_CBCR); 42462306a36Sopenharmony_ci clk_disable_unprepare(wcss->qdsp6ss_axim_cbcr); 42562306a36Sopenharmony_cidisable_abhm_cbcr_clk: 42662306a36Sopenharmony_ci clk_disable_unprepare(wcss->qdsp6ss_abhm_cbcr); 42762306a36Sopenharmony_cidisable_tcm_slave_cbcr_clk: 42862306a36Sopenharmony_ci clk_disable_unprepare(wcss->tcm_slave_cbcr); 42962306a36Sopenharmony_cidisable_ahbs_cbcr_clk: 43062306a36Sopenharmony_ci clk_disable_unprepare(wcss->ahbs_cbcr); 43162306a36Sopenharmony_cidisable_csr_cbcr_clk: 43262306a36Sopenharmony_ci clk_disable_unprepare(wcss->lcc_csr_cbcr); 43362306a36Sopenharmony_cidisable_ahbfabric_cbcr_clk: 43462306a36Sopenharmony_ci clk_disable_unprepare(wcss->ahbfabric_cbcr_clk); 43562306a36Sopenharmony_cidisable_gcc_abhs_cbcr_clk: 43662306a36Sopenharmony_ci clk_disable_unprepare(wcss->gcc_abhs_cbcr); 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci return ret; 43962306a36Sopenharmony_ci} 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_cistatic inline int q6v5_wcss_qcs404_reset(struct q6v5_wcss *wcss) 44262306a36Sopenharmony_ci{ 44362306a36Sopenharmony_ci unsigned long val; 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci writel(0x80800000, wcss->reg_base + Q6SS_STRAP_ACC); 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci /* Start core execution */ 44862306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_RESET_REG); 44962306a36Sopenharmony_ci val &= ~Q6SS_STOP_CORE; 45062306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_RESET_REG); 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci return 0; 45362306a36Sopenharmony_ci} 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_cistatic int q6v5_qcs404_wcss_start(struct rproc *rproc) 45662306a36Sopenharmony_ci{ 45762306a36Sopenharmony_ci struct q6v5_wcss *wcss = rproc->priv; 45862306a36Sopenharmony_ci int ret; 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci ret = clk_prepare_enable(wcss->xo); 46162306a36Sopenharmony_ci if (ret) 46262306a36Sopenharmony_ci return ret; 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci ret = regulator_enable(wcss->cx_supply); 46562306a36Sopenharmony_ci if (ret) 46662306a36Sopenharmony_ci goto disable_xo_clk; 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci qcom_q6v5_prepare(&wcss->q6v5); 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci ret = q6v5_wcss_qcs404_power_on(wcss); 47162306a36Sopenharmony_ci if (ret) { 47262306a36Sopenharmony_ci dev_err(wcss->dev, "wcss clk_enable failed\n"); 47362306a36Sopenharmony_ci goto disable_cx_supply; 47462306a36Sopenharmony_ci } 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci writel(rproc->bootaddr >> 4, wcss->reg_base + Q6SS_RST_EVB); 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci q6v5_wcss_qcs404_reset(wcss); 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci ret = qcom_q6v5_wait_for_start(&wcss->q6v5, 5 * HZ); 48162306a36Sopenharmony_ci if (ret == -ETIMEDOUT) { 48262306a36Sopenharmony_ci dev_err(wcss->dev, "start timed out\n"); 48362306a36Sopenharmony_ci goto disable_cx_supply; 48462306a36Sopenharmony_ci } 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci return 0; 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_cidisable_cx_supply: 48962306a36Sopenharmony_ci regulator_disable(wcss->cx_supply); 49062306a36Sopenharmony_cidisable_xo_clk: 49162306a36Sopenharmony_ci clk_disable_unprepare(wcss->xo); 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_ci return ret; 49462306a36Sopenharmony_ci} 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_cistatic void q6v5_wcss_halt_axi_port(struct q6v5_wcss *wcss, 49762306a36Sopenharmony_ci struct regmap *halt_map, 49862306a36Sopenharmony_ci u32 offset) 49962306a36Sopenharmony_ci{ 50062306a36Sopenharmony_ci unsigned long timeout; 50162306a36Sopenharmony_ci unsigned int val; 50262306a36Sopenharmony_ci int ret; 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci /* Check if we're already idle */ 50562306a36Sopenharmony_ci ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val); 50662306a36Sopenharmony_ci if (!ret && val) 50762306a36Sopenharmony_ci return; 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci /* Assert halt request */ 51062306a36Sopenharmony_ci regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1); 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci /* Wait for halt */ 51362306a36Sopenharmony_ci timeout = jiffies + msecs_to_jiffies(HALT_ACK_TIMEOUT_MS); 51462306a36Sopenharmony_ci for (;;) { 51562306a36Sopenharmony_ci ret = regmap_read(halt_map, offset + AXI_HALTACK_REG, &val); 51662306a36Sopenharmony_ci if (ret || val || time_after(jiffies, timeout)) 51762306a36Sopenharmony_ci break; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci msleep(1); 52062306a36Sopenharmony_ci } 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val); 52362306a36Sopenharmony_ci if (ret || !val) 52462306a36Sopenharmony_ci dev_err(wcss->dev, "port failed halt\n"); 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci /* Clear halt request (port will remain halted until reset) */ 52762306a36Sopenharmony_ci regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0); 52862306a36Sopenharmony_ci} 52962306a36Sopenharmony_ci 53062306a36Sopenharmony_cistatic int q6v5_qcs404_wcss_shutdown(struct q6v5_wcss *wcss) 53162306a36Sopenharmony_ci{ 53262306a36Sopenharmony_ci unsigned long val; 53362306a36Sopenharmony_ci int ret; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci q6v5_wcss_halt_axi_port(wcss, wcss->halt_map, wcss->halt_wcss); 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci /* assert clamps to avoid MX current inrush */ 53862306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_PWR_CTL_REG); 53962306a36Sopenharmony_ci val |= (Q6SS_CLAMP_IO | Q6SS_CLAMP_WL | Q6SS_CLAMP_QMC_MEM); 54062306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci /* Disable memories by turning off memory foot/headswitch */ 54362306a36Sopenharmony_ci writel((readl(wcss->reg_base + Q6SS_MEM_PWR_CTL) & 54462306a36Sopenharmony_ci ~QDSS_Q6_MEMORIES), 54562306a36Sopenharmony_ci wcss->reg_base + Q6SS_MEM_PWR_CTL); 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci /* Clear the BHS_ON bit */ 54862306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_PWR_CTL_REG); 54962306a36Sopenharmony_ci val &= ~Q6SS_BHS_ON; 55062306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci clk_disable_unprepare(wcss->ahbfabric_cbcr_clk); 55362306a36Sopenharmony_ci clk_disable_unprepare(wcss->lcc_csr_cbcr); 55462306a36Sopenharmony_ci clk_disable_unprepare(wcss->tcm_slave_cbcr); 55562306a36Sopenharmony_ci clk_disable_unprepare(wcss->qdsp6ss_abhm_cbcr); 55662306a36Sopenharmony_ci clk_disable_unprepare(wcss->qdsp6ss_axim_cbcr); 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_SLEEP_CBCR); 55962306a36Sopenharmony_ci val &= ~BIT(0); 56062306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_SLEEP_CBCR); 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_XO_CBCR); 56362306a36Sopenharmony_ci val &= ~BIT(0); 56462306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_XO_CBCR); 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_ci clk_disable_unprepare(wcss->ahbs_cbcr); 56762306a36Sopenharmony_ci clk_disable_unprepare(wcss->lcc_bcr_sleep); 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_GFMUX_CTL_REG); 57062306a36Sopenharmony_ci val &= ~(Q6SS_CLK_ENABLE | Q6SS_SWITCH_CLK_SRC); 57162306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_GFMUX_CTL_REG); 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci clk_disable_unprepare(wcss->gcc_abhs_cbcr); 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci ret = reset_control_assert(wcss->wcss_reset); 57662306a36Sopenharmony_ci if (ret) { 57762306a36Sopenharmony_ci dev_err(wcss->dev, "wcss_reset failed\n"); 57862306a36Sopenharmony_ci return ret; 57962306a36Sopenharmony_ci } 58062306a36Sopenharmony_ci usleep_range(200, 300); 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_ci ret = reset_control_deassert(wcss->wcss_reset); 58362306a36Sopenharmony_ci if (ret) { 58462306a36Sopenharmony_ci dev_err(wcss->dev, "wcss_reset failed\n"); 58562306a36Sopenharmony_ci return ret; 58662306a36Sopenharmony_ci } 58762306a36Sopenharmony_ci usleep_range(200, 300); 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_ci clk_disable_unprepare(wcss->gcc_axim_cbcr); 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci return 0; 59262306a36Sopenharmony_ci} 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_cistatic int q6v5_wcss_powerdown(struct q6v5_wcss *wcss) 59562306a36Sopenharmony_ci{ 59662306a36Sopenharmony_ci int ret; 59762306a36Sopenharmony_ci u32 val; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci /* 1 - Assert WCSS/Q6 HALTREQ */ 60062306a36Sopenharmony_ci q6v5_wcss_halt_axi_port(wcss, wcss->halt_map, wcss->halt_wcss); 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci /* 2 - Enable WCSSAON_CONFIG */ 60362306a36Sopenharmony_ci val = readl(wcss->rmb_base + SSCAON_CONFIG); 60462306a36Sopenharmony_ci val |= SSCAON_ENABLE; 60562306a36Sopenharmony_ci writel(val, wcss->rmb_base + SSCAON_CONFIG); 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci /* 3 - Set SSCAON_CONFIG */ 60862306a36Sopenharmony_ci val |= SSCAON_BUS_EN; 60962306a36Sopenharmony_ci val &= ~SSCAON_BUS_MUX_MASK; 61062306a36Sopenharmony_ci writel(val, wcss->rmb_base + SSCAON_CONFIG); 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci /* 4 - SSCAON_CONFIG 1 */ 61362306a36Sopenharmony_ci val |= BIT(1); 61462306a36Sopenharmony_ci writel(val, wcss->rmb_base + SSCAON_CONFIG); 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci /* 5 - wait for SSCAON_STATUS */ 61762306a36Sopenharmony_ci ret = readl_poll_timeout(wcss->rmb_base + SSCAON_STATUS, 61862306a36Sopenharmony_ci val, (val & 0xffff) == 0x400, 1000, 61962306a36Sopenharmony_ci HALT_CHECK_MAX_LOOPS); 62062306a36Sopenharmony_ci if (ret) { 62162306a36Sopenharmony_ci dev_err(wcss->dev, 62262306a36Sopenharmony_ci "can't get SSCAON_STATUS rc:%d)\n", ret); 62362306a36Sopenharmony_ci return ret; 62462306a36Sopenharmony_ci } 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci /* 6 - De-assert WCSS_AON reset */ 62762306a36Sopenharmony_ci reset_control_assert(wcss->wcss_aon_reset); 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_ci /* 7 - Disable WCSSAON_CONFIG 13 */ 63062306a36Sopenharmony_ci val = readl(wcss->rmb_base + SSCAON_CONFIG); 63162306a36Sopenharmony_ci val &= ~SSCAON_ENABLE; 63262306a36Sopenharmony_ci writel(val, wcss->rmb_base + SSCAON_CONFIG); 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci /* 8 - De-assert WCSS/Q6 HALTREQ */ 63562306a36Sopenharmony_ci reset_control_assert(wcss->wcss_reset); 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_ci return 0; 63862306a36Sopenharmony_ci} 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic int q6v5_q6_powerdown(struct q6v5_wcss *wcss) 64162306a36Sopenharmony_ci{ 64262306a36Sopenharmony_ci int ret; 64362306a36Sopenharmony_ci u32 val; 64462306a36Sopenharmony_ci int i; 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci /* 1 - Halt Q6 bus interface */ 64762306a36Sopenharmony_ci q6v5_wcss_halt_axi_port(wcss, wcss->halt_map, wcss->halt_q6); 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_ci /* 2 - Disable Q6 Core clock */ 65062306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_GFMUX_CTL_REG); 65162306a36Sopenharmony_ci val &= ~Q6SS_CLK_ENABLE; 65262306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_GFMUX_CTL_REG); 65362306a36Sopenharmony_ci 65462306a36Sopenharmony_ci /* 3 - Clamp I/O */ 65562306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_PWR_CTL_REG); 65662306a36Sopenharmony_ci val |= Q6SS_CLAMP_IO; 65762306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci /* 4 - Clamp WL */ 66062306a36Sopenharmony_ci val |= QDSS_BHS_ON; 66162306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_ci /* 5 - Clear Erase standby */ 66462306a36Sopenharmony_ci val &= ~Q6SS_L2DATA_STBY_N; 66562306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ci /* 6 - Clear Sleep RTN */ 66862306a36Sopenharmony_ci val &= ~Q6SS_SLP_RET_N; 66962306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ci /* 7 - turn off Q6 memory foot/head switch one bank at a time */ 67262306a36Sopenharmony_ci for (i = 0; i < 20; i++) { 67362306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_MEM_PWR_CTL); 67462306a36Sopenharmony_ci val &= ~BIT(i); 67562306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_MEM_PWR_CTL); 67662306a36Sopenharmony_ci mdelay(1); 67762306a36Sopenharmony_ci } 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci /* 8 - Assert QMC memory RTN */ 68062306a36Sopenharmony_ci val = readl(wcss->reg_base + Q6SS_PWR_CTL_REG); 68162306a36Sopenharmony_ci val |= Q6SS_CLAMP_QMC_MEM; 68262306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci /* 9 - Turn off BHS */ 68562306a36Sopenharmony_ci val &= ~Q6SS_BHS_ON; 68662306a36Sopenharmony_ci writel(val, wcss->reg_base + Q6SS_PWR_CTL_REG); 68762306a36Sopenharmony_ci udelay(1); 68862306a36Sopenharmony_ci 68962306a36Sopenharmony_ci /* 10 - Wait till BHS Reset is done */ 69062306a36Sopenharmony_ci ret = readl_poll_timeout(wcss->reg_base + Q6SS_BHS_STATUS, 69162306a36Sopenharmony_ci val, !(val & BHS_EN_REST_ACK), 1000, 69262306a36Sopenharmony_ci HALT_CHECK_MAX_LOOPS); 69362306a36Sopenharmony_ci if (ret) { 69462306a36Sopenharmony_ci dev_err(wcss->dev, "BHS_STATUS not OFF (rc:%d)\n", ret); 69562306a36Sopenharmony_ci return ret; 69662306a36Sopenharmony_ci } 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci /* 11 - Assert WCSS reset */ 69962306a36Sopenharmony_ci reset_control_assert(wcss->wcss_reset); 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci /* 12 - Assert Q6 reset */ 70262306a36Sopenharmony_ci reset_control_assert(wcss->wcss_q6_reset); 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_ci return 0; 70562306a36Sopenharmony_ci} 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_cistatic int q6v5_wcss_stop(struct rproc *rproc) 70862306a36Sopenharmony_ci{ 70962306a36Sopenharmony_ci struct q6v5_wcss *wcss = rproc->priv; 71062306a36Sopenharmony_ci int ret; 71162306a36Sopenharmony_ci 71262306a36Sopenharmony_ci /* WCSS powerdown */ 71362306a36Sopenharmony_ci if (wcss->requires_force_stop) { 71462306a36Sopenharmony_ci ret = qcom_q6v5_request_stop(&wcss->q6v5, NULL); 71562306a36Sopenharmony_ci if (ret == -ETIMEDOUT) { 71662306a36Sopenharmony_ci dev_err(wcss->dev, "timed out on wait\n"); 71762306a36Sopenharmony_ci return ret; 71862306a36Sopenharmony_ci } 71962306a36Sopenharmony_ci } 72062306a36Sopenharmony_ci 72162306a36Sopenharmony_ci if (wcss->version == WCSS_QCS404) { 72262306a36Sopenharmony_ci ret = q6v5_qcs404_wcss_shutdown(wcss); 72362306a36Sopenharmony_ci if (ret) 72462306a36Sopenharmony_ci return ret; 72562306a36Sopenharmony_ci } else { 72662306a36Sopenharmony_ci ret = q6v5_wcss_powerdown(wcss); 72762306a36Sopenharmony_ci if (ret) 72862306a36Sopenharmony_ci return ret; 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_ci /* Q6 Power down */ 73162306a36Sopenharmony_ci ret = q6v5_q6_powerdown(wcss); 73262306a36Sopenharmony_ci if (ret) 73362306a36Sopenharmony_ci return ret; 73462306a36Sopenharmony_ci } 73562306a36Sopenharmony_ci 73662306a36Sopenharmony_ci qcom_q6v5_unprepare(&wcss->q6v5); 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci return 0; 73962306a36Sopenharmony_ci} 74062306a36Sopenharmony_ci 74162306a36Sopenharmony_cistatic void *q6v5_wcss_da_to_va(struct rproc *rproc, u64 da, size_t len, bool *is_iomem) 74262306a36Sopenharmony_ci{ 74362306a36Sopenharmony_ci struct q6v5_wcss *wcss = rproc->priv; 74462306a36Sopenharmony_ci int offset; 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci offset = da - wcss->mem_reloc; 74762306a36Sopenharmony_ci if (offset < 0 || offset + len > wcss->mem_size) 74862306a36Sopenharmony_ci return NULL; 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_ci return wcss->mem_region + offset; 75162306a36Sopenharmony_ci} 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_cistatic int q6v5_wcss_load(struct rproc *rproc, const struct firmware *fw) 75462306a36Sopenharmony_ci{ 75562306a36Sopenharmony_ci struct q6v5_wcss *wcss = rproc->priv; 75662306a36Sopenharmony_ci int ret; 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_ci ret = qcom_mdt_load_no_init(wcss->dev, fw, rproc->firmware, 75962306a36Sopenharmony_ci 0, wcss->mem_region, wcss->mem_phys, 76062306a36Sopenharmony_ci wcss->mem_size, &wcss->mem_reloc); 76162306a36Sopenharmony_ci if (ret) 76262306a36Sopenharmony_ci return ret; 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_ci qcom_pil_info_store("wcnss", wcss->mem_phys, wcss->mem_size); 76562306a36Sopenharmony_ci 76662306a36Sopenharmony_ci return ret; 76762306a36Sopenharmony_ci} 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_cistatic const struct rproc_ops q6v5_wcss_ipq8074_ops = { 77062306a36Sopenharmony_ci .start = q6v5_wcss_start, 77162306a36Sopenharmony_ci .stop = q6v5_wcss_stop, 77262306a36Sopenharmony_ci .da_to_va = q6v5_wcss_da_to_va, 77362306a36Sopenharmony_ci .load = q6v5_wcss_load, 77462306a36Sopenharmony_ci .get_boot_addr = rproc_elf_get_boot_addr, 77562306a36Sopenharmony_ci}; 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_cistatic const struct rproc_ops q6v5_wcss_qcs404_ops = { 77862306a36Sopenharmony_ci .start = q6v5_qcs404_wcss_start, 77962306a36Sopenharmony_ci .stop = q6v5_wcss_stop, 78062306a36Sopenharmony_ci .da_to_va = q6v5_wcss_da_to_va, 78162306a36Sopenharmony_ci .load = q6v5_wcss_load, 78262306a36Sopenharmony_ci .get_boot_addr = rproc_elf_get_boot_addr, 78362306a36Sopenharmony_ci .parse_fw = qcom_register_dump_segments, 78462306a36Sopenharmony_ci}; 78562306a36Sopenharmony_ci 78662306a36Sopenharmony_cistatic int q6v5_wcss_init_reset(struct q6v5_wcss *wcss, 78762306a36Sopenharmony_ci const struct wcss_data *desc) 78862306a36Sopenharmony_ci{ 78962306a36Sopenharmony_ci struct device *dev = wcss->dev; 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci if (desc->aon_reset_required) { 79262306a36Sopenharmony_ci wcss->wcss_aon_reset = devm_reset_control_get_exclusive(dev, "wcss_aon_reset"); 79362306a36Sopenharmony_ci if (IS_ERR(wcss->wcss_aon_reset)) { 79462306a36Sopenharmony_ci dev_err(wcss->dev, "fail to acquire wcss_aon_reset\n"); 79562306a36Sopenharmony_ci return PTR_ERR(wcss->wcss_aon_reset); 79662306a36Sopenharmony_ci } 79762306a36Sopenharmony_ci } 79862306a36Sopenharmony_ci 79962306a36Sopenharmony_ci wcss->wcss_reset = devm_reset_control_get_exclusive(dev, "wcss_reset"); 80062306a36Sopenharmony_ci if (IS_ERR(wcss->wcss_reset)) { 80162306a36Sopenharmony_ci dev_err(wcss->dev, "unable to acquire wcss_reset\n"); 80262306a36Sopenharmony_ci return PTR_ERR(wcss->wcss_reset); 80362306a36Sopenharmony_ci } 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_ci if (desc->wcss_q6_reset_required) { 80662306a36Sopenharmony_ci wcss->wcss_q6_reset = devm_reset_control_get_exclusive(dev, "wcss_q6_reset"); 80762306a36Sopenharmony_ci if (IS_ERR(wcss->wcss_q6_reset)) { 80862306a36Sopenharmony_ci dev_err(wcss->dev, "unable to acquire wcss_q6_reset\n"); 80962306a36Sopenharmony_ci return PTR_ERR(wcss->wcss_q6_reset); 81062306a36Sopenharmony_ci } 81162306a36Sopenharmony_ci } 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_ci wcss->wcss_q6_bcr_reset = devm_reset_control_get_exclusive(dev, "wcss_q6_bcr_reset"); 81462306a36Sopenharmony_ci if (IS_ERR(wcss->wcss_q6_bcr_reset)) { 81562306a36Sopenharmony_ci dev_err(wcss->dev, "unable to acquire wcss_q6_bcr_reset\n"); 81662306a36Sopenharmony_ci return PTR_ERR(wcss->wcss_q6_bcr_reset); 81762306a36Sopenharmony_ci } 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci return 0; 82062306a36Sopenharmony_ci} 82162306a36Sopenharmony_ci 82262306a36Sopenharmony_cistatic int q6v5_wcss_init_mmio(struct q6v5_wcss *wcss, 82362306a36Sopenharmony_ci struct platform_device *pdev) 82462306a36Sopenharmony_ci{ 82562306a36Sopenharmony_ci unsigned int halt_reg[MAX_HALT_REG] = {0}; 82662306a36Sopenharmony_ci struct device_node *syscon; 82762306a36Sopenharmony_ci struct resource *res; 82862306a36Sopenharmony_ci int ret; 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6"); 83162306a36Sopenharmony_ci if (!res) 83262306a36Sopenharmony_ci return -EINVAL; 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci wcss->reg_base = devm_ioremap(&pdev->dev, res->start, 83562306a36Sopenharmony_ci resource_size(res)); 83662306a36Sopenharmony_ci if (!wcss->reg_base) 83762306a36Sopenharmony_ci return -ENOMEM; 83862306a36Sopenharmony_ci 83962306a36Sopenharmony_ci if (wcss->version == WCSS_IPQ8074) { 84062306a36Sopenharmony_ci wcss->rmb_base = devm_platform_ioremap_resource_byname(pdev, "rmb"); 84162306a36Sopenharmony_ci if (IS_ERR(wcss->rmb_base)) 84262306a36Sopenharmony_ci return PTR_ERR(wcss->rmb_base); 84362306a36Sopenharmony_ci } 84462306a36Sopenharmony_ci 84562306a36Sopenharmony_ci syscon = of_parse_phandle(pdev->dev.of_node, 84662306a36Sopenharmony_ci "qcom,halt-regs", 0); 84762306a36Sopenharmony_ci if (!syscon) { 84862306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n"); 84962306a36Sopenharmony_ci return -EINVAL; 85062306a36Sopenharmony_ci } 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci wcss->halt_map = syscon_node_to_regmap(syscon); 85362306a36Sopenharmony_ci of_node_put(syscon); 85462306a36Sopenharmony_ci if (IS_ERR(wcss->halt_map)) 85562306a36Sopenharmony_ci return PTR_ERR(wcss->halt_map); 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_ci ret = of_property_read_variable_u32_array(pdev->dev.of_node, 85862306a36Sopenharmony_ci "qcom,halt-regs", 85962306a36Sopenharmony_ci halt_reg, 0, 86062306a36Sopenharmony_ci MAX_HALT_REG); 86162306a36Sopenharmony_ci if (ret < 0) { 86262306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n"); 86362306a36Sopenharmony_ci return -EINVAL; 86462306a36Sopenharmony_ci } 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_ci wcss->halt_q6 = halt_reg[0]; 86762306a36Sopenharmony_ci wcss->halt_wcss = halt_reg[1]; 86862306a36Sopenharmony_ci wcss->halt_nc = halt_reg[2]; 86962306a36Sopenharmony_ci 87062306a36Sopenharmony_ci return 0; 87162306a36Sopenharmony_ci} 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_cistatic int q6v5_alloc_memory_region(struct q6v5_wcss *wcss) 87462306a36Sopenharmony_ci{ 87562306a36Sopenharmony_ci struct reserved_mem *rmem = NULL; 87662306a36Sopenharmony_ci struct device_node *node; 87762306a36Sopenharmony_ci struct device *dev = wcss->dev; 87862306a36Sopenharmony_ci 87962306a36Sopenharmony_ci node = of_parse_phandle(dev->of_node, "memory-region", 0); 88062306a36Sopenharmony_ci if (node) 88162306a36Sopenharmony_ci rmem = of_reserved_mem_lookup(node); 88262306a36Sopenharmony_ci of_node_put(node); 88362306a36Sopenharmony_ci 88462306a36Sopenharmony_ci if (!rmem) { 88562306a36Sopenharmony_ci dev_err(dev, "unable to acquire memory-region\n"); 88662306a36Sopenharmony_ci return -EINVAL; 88762306a36Sopenharmony_ci } 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_ci wcss->mem_phys = rmem->base; 89062306a36Sopenharmony_ci wcss->mem_reloc = rmem->base; 89162306a36Sopenharmony_ci wcss->mem_size = rmem->size; 89262306a36Sopenharmony_ci wcss->mem_region = devm_ioremap_wc(dev, wcss->mem_phys, wcss->mem_size); 89362306a36Sopenharmony_ci if (!wcss->mem_region) { 89462306a36Sopenharmony_ci dev_err(dev, "unable to map memory region: %pa+%pa\n", 89562306a36Sopenharmony_ci &rmem->base, &rmem->size); 89662306a36Sopenharmony_ci return -EBUSY; 89762306a36Sopenharmony_ci } 89862306a36Sopenharmony_ci 89962306a36Sopenharmony_ci return 0; 90062306a36Sopenharmony_ci} 90162306a36Sopenharmony_ci 90262306a36Sopenharmony_cistatic int q6v5_wcss_init_clock(struct q6v5_wcss *wcss) 90362306a36Sopenharmony_ci{ 90462306a36Sopenharmony_ci int ret; 90562306a36Sopenharmony_ci 90662306a36Sopenharmony_ci wcss->xo = devm_clk_get(wcss->dev, "xo"); 90762306a36Sopenharmony_ci if (IS_ERR(wcss->xo)) { 90862306a36Sopenharmony_ci ret = PTR_ERR(wcss->xo); 90962306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 91062306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get xo clock"); 91162306a36Sopenharmony_ci return ret; 91262306a36Sopenharmony_ci } 91362306a36Sopenharmony_ci 91462306a36Sopenharmony_ci wcss->gcc_abhs_cbcr = devm_clk_get(wcss->dev, "gcc_abhs_cbcr"); 91562306a36Sopenharmony_ci if (IS_ERR(wcss->gcc_abhs_cbcr)) { 91662306a36Sopenharmony_ci ret = PTR_ERR(wcss->gcc_abhs_cbcr); 91762306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 91862306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get gcc abhs clock"); 91962306a36Sopenharmony_ci return ret; 92062306a36Sopenharmony_ci } 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_ci wcss->gcc_axim_cbcr = devm_clk_get(wcss->dev, "gcc_axim_cbcr"); 92362306a36Sopenharmony_ci if (IS_ERR(wcss->gcc_axim_cbcr)) { 92462306a36Sopenharmony_ci ret = PTR_ERR(wcss->gcc_axim_cbcr); 92562306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 92662306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get gcc axim clock\n"); 92762306a36Sopenharmony_ci return ret; 92862306a36Sopenharmony_ci } 92962306a36Sopenharmony_ci 93062306a36Sopenharmony_ci wcss->ahbfabric_cbcr_clk = devm_clk_get(wcss->dev, 93162306a36Sopenharmony_ci "lcc_ahbfabric_cbc"); 93262306a36Sopenharmony_ci if (IS_ERR(wcss->ahbfabric_cbcr_clk)) { 93362306a36Sopenharmony_ci ret = PTR_ERR(wcss->ahbfabric_cbcr_clk); 93462306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 93562306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get ahbfabric clock\n"); 93662306a36Sopenharmony_ci return ret; 93762306a36Sopenharmony_ci } 93862306a36Sopenharmony_ci 93962306a36Sopenharmony_ci wcss->lcc_csr_cbcr = devm_clk_get(wcss->dev, "tcsr_lcc_cbc"); 94062306a36Sopenharmony_ci if (IS_ERR(wcss->lcc_csr_cbcr)) { 94162306a36Sopenharmony_ci ret = PTR_ERR(wcss->lcc_csr_cbcr); 94262306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 94362306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get csr cbcr clk\n"); 94462306a36Sopenharmony_ci return ret; 94562306a36Sopenharmony_ci } 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_ci wcss->ahbs_cbcr = devm_clk_get(wcss->dev, 94862306a36Sopenharmony_ci "lcc_abhs_cbc"); 94962306a36Sopenharmony_ci if (IS_ERR(wcss->ahbs_cbcr)) { 95062306a36Sopenharmony_ci ret = PTR_ERR(wcss->ahbs_cbcr); 95162306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 95262306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get ahbs_cbcr clk\n"); 95362306a36Sopenharmony_ci return ret; 95462306a36Sopenharmony_ci } 95562306a36Sopenharmony_ci 95662306a36Sopenharmony_ci wcss->tcm_slave_cbcr = devm_clk_get(wcss->dev, 95762306a36Sopenharmony_ci "lcc_tcm_slave_cbc"); 95862306a36Sopenharmony_ci if (IS_ERR(wcss->tcm_slave_cbcr)) { 95962306a36Sopenharmony_ci ret = PTR_ERR(wcss->tcm_slave_cbcr); 96062306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 96162306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get tcm cbcr clk\n"); 96262306a36Sopenharmony_ci return ret; 96362306a36Sopenharmony_ci } 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_ci wcss->qdsp6ss_abhm_cbcr = devm_clk_get(wcss->dev, "lcc_abhm_cbc"); 96662306a36Sopenharmony_ci if (IS_ERR(wcss->qdsp6ss_abhm_cbcr)) { 96762306a36Sopenharmony_ci ret = PTR_ERR(wcss->qdsp6ss_abhm_cbcr); 96862306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 96962306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get abhm cbcr clk\n"); 97062306a36Sopenharmony_ci return ret; 97162306a36Sopenharmony_ci } 97262306a36Sopenharmony_ci 97362306a36Sopenharmony_ci wcss->qdsp6ss_axim_cbcr = devm_clk_get(wcss->dev, "lcc_axim_cbc"); 97462306a36Sopenharmony_ci if (IS_ERR(wcss->qdsp6ss_axim_cbcr)) { 97562306a36Sopenharmony_ci ret = PTR_ERR(wcss->qdsp6ss_axim_cbcr); 97662306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 97762306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get axim cbcr clk\n"); 97862306a36Sopenharmony_ci return ret; 97962306a36Sopenharmony_ci } 98062306a36Sopenharmony_ci 98162306a36Sopenharmony_ci wcss->lcc_bcr_sleep = devm_clk_get(wcss->dev, "lcc_bcr_sleep"); 98262306a36Sopenharmony_ci if (IS_ERR(wcss->lcc_bcr_sleep)) { 98362306a36Sopenharmony_ci ret = PTR_ERR(wcss->lcc_bcr_sleep); 98462306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 98562306a36Sopenharmony_ci dev_err(wcss->dev, "failed to get bcr cbcr clk\n"); 98662306a36Sopenharmony_ci return ret; 98762306a36Sopenharmony_ci } 98862306a36Sopenharmony_ci 98962306a36Sopenharmony_ci return 0; 99062306a36Sopenharmony_ci} 99162306a36Sopenharmony_ci 99262306a36Sopenharmony_cistatic int q6v5_wcss_init_regulator(struct q6v5_wcss *wcss) 99362306a36Sopenharmony_ci{ 99462306a36Sopenharmony_ci wcss->cx_supply = devm_regulator_get(wcss->dev, "cx"); 99562306a36Sopenharmony_ci if (IS_ERR(wcss->cx_supply)) 99662306a36Sopenharmony_ci return PTR_ERR(wcss->cx_supply); 99762306a36Sopenharmony_ci 99862306a36Sopenharmony_ci regulator_set_load(wcss->cx_supply, 100000); 99962306a36Sopenharmony_ci 100062306a36Sopenharmony_ci return 0; 100162306a36Sopenharmony_ci} 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_cistatic int q6v5_wcss_probe(struct platform_device *pdev) 100462306a36Sopenharmony_ci{ 100562306a36Sopenharmony_ci const struct wcss_data *desc; 100662306a36Sopenharmony_ci struct q6v5_wcss *wcss; 100762306a36Sopenharmony_ci struct rproc *rproc; 100862306a36Sopenharmony_ci int ret; 100962306a36Sopenharmony_ci 101062306a36Sopenharmony_ci desc = device_get_match_data(&pdev->dev); 101162306a36Sopenharmony_ci if (!desc) 101262306a36Sopenharmony_ci return -EINVAL; 101362306a36Sopenharmony_ci 101462306a36Sopenharmony_ci rproc = rproc_alloc(&pdev->dev, pdev->name, desc->ops, 101562306a36Sopenharmony_ci desc->firmware_name, sizeof(*wcss)); 101662306a36Sopenharmony_ci if (!rproc) { 101762306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to allocate rproc\n"); 101862306a36Sopenharmony_ci return -ENOMEM; 101962306a36Sopenharmony_ci } 102062306a36Sopenharmony_ci 102162306a36Sopenharmony_ci wcss = rproc->priv; 102262306a36Sopenharmony_ci wcss->dev = &pdev->dev; 102362306a36Sopenharmony_ci wcss->version = desc->version; 102462306a36Sopenharmony_ci 102562306a36Sopenharmony_ci wcss->version = desc->version; 102662306a36Sopenharmony_ci wcss->requires_force_stop = desc->requires_force_stop; 102762306a36Sopenharmony_ci 102862306a36Sopenharmony_ci ret = q6v5_wcss_init_mmio(wcss, pdev); 102962306a36Sopenharmony_ci if (ret) 103062306a36Sopenharmony_ci goto free_rproc; 103162306a36Sopenharmony_ci 103262306a36Sopenharmony_ci ret = q6v5_alloc_memory_region(wcss); 103362306a36Sopenharmony_ci if (ret) 103462306a36Sopenharmony_ci goto free_rproc; 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_ci if (wcss->version == WCSS_QCS404) { 103762306a36Sopenharmony_ci ret = q6v5_wcss_init_clock(wcss); 103862306a36Sopenharmony_ci if (ret) 103962306a36Sopenharmony_ci goto free_rproc; 104062306a36Sopenharmony_ci 104162306a36Sopenharmony_ci ret = q6v5_wcss_init_regulator(wcss); 104262306a36Sopenharmony_ci if (ret) 104362306a36Sopenharmony_ci goto free_rproc; 104462306a36Sopenharmony_ci } 104562306a36Sopenharmony_ci 104662306a36Sopenharmony_ci ret = q6v5_wcss_init_reset(wcss, desc); 104762306a36Sopenharmony_ci if (ret) 104862306a36Sopenharmony_ci goto free_rproc; 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_ci ret = qcom_q6v5_init(&wcss->q6v5, pdev, rproc, desc->crash_reason_smem, NULL, NULL); 105162306a36Sopenharmony_ci if (ret) 105262306a36Sopenharmony_ci goto free_rproc; 105362306a36Sopenharmony_ci 105462306a36Sopenharmony_ci qcom_add_glink_subdev(rproc, &wcss->glink_subdev, "q6wcss"); 105562306a36Sopenharmony_ci qcom_add_ssr_subdev(rproc, &wcss->ssr_subdev, "q6wcss"); 105662306a36Sopenharmony_ci 105762306a36Sopenharmony_ci if (desc->ssctl_id) 105862306a36Sopenharmony_ci wcss->sysmon = qcom_add_sysmon_subdev(rproc, 105962306a36Sopenharmony_ci desc->sysmon_name, 106062306a36Sopenharmony_ci desc->ssctl_id); 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_ci ret = rproc_add(rproc); 106362306a36Sopenharmony_ci if (ret) 106462306a36Sopenharmony_ci goto free_rproc; 106562306a36Sopenharmony_ci 106662306a36Sopenharmony_ci platform_set_drvdata(pdev, rproc); 106762306a36Sopenharmony_ci 106862306a36Sopenharmony_ci return 0; 106962306a36Sopenharmony_ci 107062306a36Sopenharmony_cifree_rproc: 107162306a36Sopenharmony_ci rproc_free(rproc); 107262306a36Sopenharmony_ci 107362306a36Sopenharmony_ci return ret; 107462306a36Sopenharmony_ci} 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_cistatic void q6v5_wcss_remove(struct platform_device *pdev) 107762306a36Sopenharmony_ci{ 107862306a36Sopenharmony_ci struct rproc *rproc = platform_get_drvdata(pdev); 107962306a36Sopenharmony_ci struct q6v5_wcss *wcss = rproc->priv; 108062306a36Sopenharmony_ci 108162306a36Sopenharmony_ci qcom_q6v5_deinit(&wcss->q6v5); 108262306a36Sopenharmony_ci rproc_del(rproc); 108362306a36Sopenharmony_ci rproc_free(rproc); 108462306a36Sopenharmony_ci} 108562306a36Sopenharmony_ci 108662306a36Sopenharmony_cistatic const struct wcss_data wcss_ipq8074_res_init = { 108762306a36Sopenharmony_ci .firmware_name = "IPQ8074/q6_fw.mdt", 108862306a36Sopenharmony_ci .crash_reason_smem = WCSS_CRASH_REASON, 108962306a36Sopenharmony_ci .aon_reset_required = true, 109062306a36Sopenharmony_ci .wcss_q6_reset_required = true, 109162306a36Sopenharmony_ci .ops = &q6v5_wcss_ipq8074_ops, 109262306a36Sopenharmony_ci .requires_force_stop = true, 109362306a36Sopenharmony_ci}; 109462306a36Sopenharmony_ci 109562306a36Sopenharmony_cistatic const struct wcss_data wcss_qcs404_res_init = { 109662306a36Sopenharmony_ci .crash_reason_smem = WCSS_CRASH_REASON, 109762306a36Sopenharmony_ci .firmware_name = "wcnss.mdt", 109862306a36Sopenharmony_ci .version = WCSS_QCS404, 109962306a36Sopenharmony_ci .aon_reset_required = false, 110062306a36Sopenharmony_ci .wcss_q6_reset_required = false, 110162306a36Sopenharmony_ci .ssr_name = "mpss", 110262306a36Sopenharmony_ci .sysmon_name = "wcnss", 110362306a36Sopenharmony_ci .ssctl_id = 0x12, 110462306a36Sopenharmony_ci .ops = &q6v5_wcss_qcs404_ops, 110562306a36Sopenharmony_ci .requires_force_stop = false, 110662306a36Sopenharmony_ci}; 110762306a36Sopenharmony_ci 110862306a36Sopenharmony_cistatic const struct of_device_id q6v5_wcss_of_match[] = { 110962306a36Sopenharmony_ci { .compatible = "qcom,ipq8074-wcss-pil", .data = &wcss_ipq8074_res_init }, 111062306a36Sopenharmony_ci { .compatible = "qcom,qcs404-wcss-pil", .data = &wcss_qcs404_res_init }, 111162306a36Sopenharmony_ci { }, 111262306a36Sopenharmony_ci}; 111362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, q6v5_wcss_of_match); 111462306a36Sopenharmony_ci 111562306a36Sopenharmony_cistatic struct platform_driver q6v5_wcss_driver = { 111662306a36Sopenharmony_ci .probe = q6v5_wcss_probe, 111762306a36Sopenharmony_ci .remove_new = q6v5_wcss_remove, 111862306a36Sopenharmony_ci .driver = { 111962306a36Sopenharmony_ci .name = "qcom-q6v5-wcss-pil", 112062306a36Sopenharmony_ci .of_match_table = q6v5_wcss_of_match, 112162306a36Sopenharmony_ci }, 112262306a36Sopenharmony_ci}; 112362306a36Sopenharmony_cimodule_platform_driver(q6v5_wcss_driver); 112462306a36Sopenharmony_ci 112562306a36Sopenharmony_ciMODULE_DESCRIPTION("Hexagon WCSS Peripheral Image Loader"); 112662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1127