162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Qualcomm self-authenticating modem subsystem remoteproc driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2016 Linaro Ltd.
662306a36Sopenharmony_ci * Copyright (C) 2014 Sony Mobile Communications AB
762306a36Sopenharmony_ci * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/clk.h>
1162306a36Sopenharmony_ci#include <linux/delay.h>
1262306a36Sopenharmony_ci#include <linux/devcoredump.h>
1362306a36Sopenharmony_ci#include <linux/dma-mapping.h>
1462306a36Sopenharmony_ci#include <linux/interrupt.h>
1562306a36Sopenharmony_ci#include <linux/kernel.h>
1662306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1762306a36Sopenharmony_ci#include <linux/module.h>
1862306a36Sopenharmony_ci#include <linux/of.h>
1962306a36Sopenharmony_ci#include <linux/of_reserved_mem.h>
2062306a36Sopenharmony_ci#include <linux/of_platform.h>
2162306a36Sopenharmony_ci#include <linux/platform_device.h>
2262306a36Sopenharmony_ci#include <linux/pm_domain.h>
2362306a36Sopenharmony_ci#include <linux/pm_runtime.h>
2462306a36Sopenharmony_ci#include <linux/regmap.h>
2562306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
2662306a36Sopenharmony_ci#include <linux/remoteproc.h>
2762306a36Sopenharmony_ci#include <linux/reset.h>
2862306a36Sopenharmony_ci#include <linux/soc/qcom/mdt_loader.h>
2962306a36Sopenharmony_ci#include <linux/iopoll.h>
3062306a36Sopenharmony_ci#include <linux/slab.h>
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#include "remoteproc_internal.h"
3362306a36Sopenharmony_ci#include "qcom_common.h"
3462306a36Sopenharmony_ci#include "qcom_pil_info.h"
3562306a36Sopenharmony_ci#include "qcom_q6v5.h"
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci#include <linux/firmware/qcom/qcom_scm.h>
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define MPSS_CRASH_REASON_SMEM		421
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci#define MBA_LOG_SIZE			SZ_4K
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci#define MPSS_PAS_ID			5
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci/* RMB Status Register Values */
4662306a36Sopenharmony_ci#define RMB_PBL_SUCCESS			0x1
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci#define RMB_MBA_XPU_UNLOCKED		0x1
4962306a36Sopenharmony_ci#define RMB_MBA_XPU_UNLOCKED_SCRIBBLED	0x2
5062306a36Sopenharmony_ci#define RMB_MBA_META_DATA_AUTH_SUCCESS	0x3
5162306a36Sopenharmony_ci#define RMB_MBA_AUTH_COMPLETE		0x4
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci/* PBL/MBA interface registers */
5462306a36Sopenharmony_ci#define RMB_MBA_IMAGE_REG		0x00
5562306a36Sopenharmony_ci#define RMB_PBL_STATUS_REG		0x04
5662306a36Sopenharmony_ci#define RMB_MBA_COMMAND_REG		0x08
5762306a36Sopenharmony_ci#define RMB_MBA_STATUS_REG		0x0C
5862306a36Sopenharmony_ci#define RMB_PMI_META_DATA_REG		0x10
5962306a36Sopenharmony_ci#define RMB_PMI_CODE_START_REG		0x14
6062306a36Sopenharmony_ci#define RMB_PMI_CODE_LENGTH_REG		0x18
6162306a36Sopenharmony_ci#define RMB_MBA_MSS_STATUS		0x40
6262306a36Sopenharmony_ci#define RMB_MBA_ALT_RESET		0x44
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci#define RMB_CMD_META_DATA_READY		0x1
6562306a36Sopenharmony_ci#define RMB_CMD_LOAD_READY		0x2
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci/* QDSP6SS Register Offsets */
6862306a36Sopenharmony_ci#define QDSP6SS_RESET_REG		0x014
6962306a36Sopenharmony_ci#define QDSP6SS_GFMUX_CTL_REG		0x020
7062306a36Sopenharmony_ci#define QDSP6SS_PWR_CTL_REG		0x030
7162306a36Sopenharmony_ci#define QDSP6SS_MEM_PWR_CTL		0x0B0
7262306a36Sopenharmony_ci#define QDSP6V6SS_MEM_PWR_CTL		0x034
7362306a36Sopenharmony_ci#define QDSP6SS_STRAP_ACC		0x110
7462306a36Sopenharmony_ci#define QDSP6V62SS_BHS_STATUS		0x0C4
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci/* AXI Halt Register Offsets */
7762306a36Sopenharmony_ci#define AXI_HALTREQ_REG			0x0
7862306a36Sopenharmony_ci#define AXI_HALTACK_REG			0x4
7962306a36Sopenharmony_ci#define AXI_IDLE_REG			0x8
8062306a36Sopenharmony_ci#define AXI_GATING_VALID_OVERRIDE	BIT(0)
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci#define HALT_ACK_TIMEOUT_US		100000
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci/* QACCEPT Register Offsets */
8562306a36Sopenharmony_ci#define QACCEPT_ACCEPT_REG		0x0
8662306a36Sopenharmony_ci#define QACCEPT_ACTIVE_REG		0x4
8762306a36Sopenharmony_ci#define QACCEPT_DENY_REG		0x8
8862306a36Sopenharmony_ci#define QACCEPT_REQ_REG			0xC
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci#define QACCEPT_TIMEOUT_US		50
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci/* QDSP6SS_RESET */
9362306a36Sopenharmony_ci#define Q6SS_STOP_CORE			BIT(0)
9462306a36Sopenharmony_ci#define Q6SS_CORE_ARES			BIT(1)
9562306a36Sopenharmony_ci#define Q6SS_BUS_ARES_ENABLE		BIT(2)
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci/* QDSP6SS CBCR */
9862306a36Sopenharmony_ci#define Q6SS_CBCR_CLKEN			BIT(0)
9962306a36Sopenharmony_ci#define Q6SS_CBCR_CLKOFF		BIT(31)
10062306a36Sopenharmony_ci#define Q6SS_CBCR_TIMEOUT_US		200
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci/* QDSP6SS_GFMUX_CTL */
10362306a36Sopenharmony_ci#define Q6SS_CLK_ENABLE			BIT(1)
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci/* QDSP6SS_PWR_CTL */
10662306a36Sopenharmony_ci#define Q6SS_L2DATA_SLP_NRET_N_0	BIT(0)
10762306a36Sopenharmony_ci#define Q6SS_L2DATA_SLP_NRET_N_1	BIT(1)
10862306a36Sopenharmony_ci#define Q6SS_L2DATA_SLP_NRET_N_2	BIT(2)
10962306a36Sopenharmony_ci#define Q6SS_L2TAG_SLP_NRET_N		BIT(16)
11062306a36Sopenharmony_ci#define Q6SS_ETB_SLP_NRET_N		BIT(17)
11162306a36Sopenharmony_ci#define Q6SS_L2DATA_STBY_N		BIT(18)
11262306a36Sopenharmony_ci#define Q6SS_SLP_RET_N			BIT(19)
11362306a36Sopenharmony_ci#define Q6SS_CLAMP_IO			BIT(20)
11462306a36Sopenharmony_ci#define QDSS_BHS_ON			BIT(21)
11562306a36Sopenharmony_ci#define QDSS_LDO_BYP			BIT(22)
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci/* QDSP6v55 parameters */
11862306a36Sopenharmony_ci#define QDSP6V55_MEM_BITS		GENMASK(16, 8)
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci/* QDSP6v56 parameters */
12162306a36Sopenharmony_ci#define QDSP6v56_LDO_BYP		BIT(25)
12262306a36Sopenharmony_ci#define QDSP6v56_BHS_ON		BIT(24)
12362306a36Sopenharmony_ci#define QDSP6v56_CLAMP_WL		BIT(21)
12462306a36Sopenharmony_ci#define QDSP6v56_CLAMP_QMC_MEM		BIT(22)
12562306a36Sopenharmony_ci#define QDSP6SS_XO_CBCR		0x0038
12662306a36Sopenharmony_ci#define QDSP6SS_ACC_OVERRIDE_VAL		0x20
12762306a36Sopenharmony_ci#define QDSP6v55_BHS_EN_REST_ACK	BIT(0)
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci/* QDSP6v65 parameters */
13062306a36Sopenharmony_ci#define QDSP6SS_CORE_CBCR		0x20
13162306a36Sopenharmony_ci#define QDSP6SS_SLEEP                   0x3C
13262306a36Sopenharmony_ci#define QDSP6SS_BOOT_CORE_START         0x400
13362306a36Sopenharmony_ci#define QDSP6SS_BOOT_CMD                0x404
13462306a36Sopenharmony_ci#define BOOT_FSM_TIMEOUT                10000
13562306a36Sopenharmony_ci#define BHS_CHECK_MAX_LOOPS             200
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistruct reg_info {
13862306a36Sopenharmony_ci	struct regulator *reg;
13962306a36Sopenharmony_ci	int uV;
14062306a36Sopenharmony_ci	int uA;
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistruct qcom_mss_reg_res {
14462306a36Sopenharmony_ci	const char *supply;
14562306a36Sopenharmony_ci	int uV;
14662306a36Sopenharmony_ci	int uA;
14762306a36Sopenharmony_ci};
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistruct rproc_hexagon_res {
15062306a36Sopenharmony_ci	const char *hexagon_mba_image;
15162306a36Sopenharmony_ci	struct qcom_mss_reg_res *proxy_supply;
15262306a36Sopenharmony_ci	struct qcom_mss_reg_res *fallback_proxy_supply;
15362306a36Sopenharmony_ci	struct qcom_mss_reg_res *active_supply;
15462306a36Sopenharmony_ci	char **proxy_clk_names;
15562306a36Sopenharmony_ci	char **reset_clk_names;
15662306a36Sopenharmony_ci	char **active_clk_names;
15762306a36Sopenharmony_ci	char **proxy_pd_names;
15862306a36Sopenharmony_ci	int version;
15962306a36Sopenharmony_ci	bool need_mem_protection;
16062306a36Sopenharmony_ci	bool has_alt_reset;
16162306a36Sopenharmony_ci	bool has_mba_logs;
16262306a36Sopenharmony_ci	bool has_spare_reg;
16362306a36Sopenharmony_ci	bool has_qaccept_regs;
16462306a36Sopenharmony_ci	bool has_ext_cntl_regs;
16562306a36Sopenharmony_ci	bool has_vq6;
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistruct q6v5 {
16962306a36Sopenharmony_ci	struct device *dev;
17062306a36Sopenharmony_ci	struct rproc *rproc;
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	void __iomem *reg_base;
17362306a36Sopenharmony_ci	void __iomem *rmb_base;
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	struct regmap *halt_map;
17662306a36Sopenharmony_ci	struct regmap *conn_map;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	u32 halt_q6;
17962306a36Sopenharmony_ci	u32 halt_modem;
18062306a36Sopenharmony_ci	u32 halt_nc;
18162306a36Sopenharmony_ci	u32 halt_vq6;
18262306a36Sopenharmony_ci	u32 conn_box;
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	u32 qaccept_mdm;
18562306a36Sopenharmony_ci	u32 qaccept_cx;
18662306a36Sopenharmony_ci	u32 qaccept_axi;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	u32 axim1_clk_off;
18962306a36Sopenharmony_ci	u32 crypto_clk_off;
19062306a36Sopenharmony_ci	u32 force_clk_on;
19162306a36Sopenharmony_ci	u32 rscc_disable;
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	struct reset_control *mss_restart;
19462306a36Sopenharmony_ci	struct reset_control *pdc_reset;
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	struct qcom_q6v5 q6v5;
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	struct clk *active_clks[8];
19962306a36Sopenharmony_ci	struct clk *reset_clks[4];
20062306a36Sopenharmony_ci	struct clk *proxy_clks[4];
20162306a36Sopenharmony_ci	struct device *proxy_pds[3];
20262306a36Sopenharmony_ci	int active_clk_count;
20362306a36Sopenharmony_ci	int reset_clk_count;
20462306a36Sopenharmony_ci	int proxy_clk_count;
20562306a36Sopenharmony_ci	int proxy_pd_count;
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	struct reg_info active_regs[1];
20862306a36Sopenharmony_ci	struct reg_info proxy_regs[1];
20962306a36Sopenharmony_ci	struct reg_info fallback_proxy_regs[2];
21062306a36Sopenharmony_ci	int active_reg_count;
21162306a36Sopenharmony_ci	int proxy_reg_count;
21262306a36Sopenharmony_ci	int fallback_proxy_reg_count;
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	bool dump_mba_loaded;
21562306a36Sopenharmony_ci	size_t current_dump_size;
21662306a36Sopenharmony_ci	size_t total_dump_size;
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	phys_addr_t mba_phys;
21962306a36Sopenharmony_ci	size_t mba_size;
22062306a36Sopenharmony_ci	size_t dp_size;
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	phys_addr_t mdata_phys;
22362306a36Sopenharmony_ci	size_t mdata_size;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	phys_addr_t mpss_phys;
22662306a36Sopenharmony_ci	phys_addr_t mpss_reloc;
22762306a36Sopenharmony_ci	size_t mpss_size;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	struct qcom_rproc_glink glink_subdev;
23062306a36Sopenharmony_ci	struct qcom_rproc_subdev smd_subdev;
23162306a36Sopenharmony_ci	struct qcom_rproc_ssr ssr_subdev;
23262306a36Sopenharmony_ci	struct qcom_sysmon *sysmon;
23362306a36Sopenharmony_ci	struct platform_device *bam_dmux;
23462306a36Sopenharmony_ci	bool need_mem_protection;
23562306a36Sopenharmony_ci	bool has_alt_reset;
23662306a36Sopenharmony_ci	bool has_mba_logs;
23762306a36Sopenharmony_ci	bool has_spare_reg;
23862306a36Sopenharmony_ci	bool has_qaccept_regs;
23962306a36Sopenharmony_ci	bool has_ext_cntl_regs;
24062306a36Sopenharmony_ci	bool has_vq6;
24162306a36Sopenharmony_ci	u64 mpss_perm;
24262306a36Sopenharmony_ci	u64 mba_perm;
24362306a36Sopenharmony_ci	const char *hexagon_mdt_image;
24462306a36Sopenharmony_ci	int version;
24562306a36Sopenharmony_ci};
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cienum {
24862306a36Sopenharmony_ci	MSS_MSM8909,
24962306a36Sopenharmony_ci	MSS_MSM8916,
25062306a36Sopenharmony_ci	MSS_MSM8953,
25162306a36Sopenharmony_ci	MSS_MSM8974,
25262306a36Sopenharmony_ci	MSS_MSM8996,
25362306a36Sopenharmony_ci	MSS_MSM8998,
25462306a36Sopenharmony_ci	MSS_SC7180,
25562306a36Sopenharmony_ci	MSS_SC7280,
25662306a36Sopenharmony_ci	MSS_SDM660,
25762306a36Sopenharmony_ci	MSS_SDM845,
25862306a36Sopenharmony_ci};
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_cistatic int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
26162306a36Sopenharmony_ci			       const struct qcom_mss_reg_res *reg_res)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	int rc;
26462306a36Sopenharmony_ci	int i;
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	if (!reg_res)
26762306a36Sopenharmony_ci		return 0;
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	for (i = 0; reg_res[i].supply; i++) {
27062306a36Sopenharmony_ci		regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
27162306a36Sopenharmony_ci		if (IS_ERR(regs[i].reg)) {
27262306a36Sopenharmony_ci			rc = PTR_ERR(regs[i].reg);
27362306a36Sopenharmony_ci			if (rc != -EPROBE_DEFER)
27462306a36Sopenharmony_ci				dev_err(dev, "Failed to get %s\n regulator",
27562306a36Sopenharmony_ci					reg_res[i].supply);
27662306a36Sopenharmony_ci			return rc;
27762306a36Sopenharmony_ci		}
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci		regs[i].uV = reg_res[i].uV;
28062306a36Sopenharmony_ci		regs[i].uA = reg_res[i].uA;
28162306a36Sopenharmony_ci	}
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	return i;
28462306a36Sopenharmony_ci}
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic int q6v5_regulator_enable(struct q6v5 *qproc,
28762306a36Sopenharmony_ci				 struct reg_info *regs, int count)
28862306a36Sopenharmony_ci{
28962306a36Sopenharmony_ci	int ret;
29062306a36Sopenharmony_ci	int i;
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	for (i = 0; i < count; i++) {
29362306a36Sopenharmony_ci		if (regs[i].uV > 0) {
29462306a36Sopenharmony_ci			ret = regulator_set_voltage(regs[i].reg,
29562306a36Sopenharmony_ci					regs[i].uV, INT_MAX);
29662306a36Sopenharmony_ci			if (ret) {
29762306a36Sopenharmony_ci				dev_err(qproc->dev,
29862306a36Sopenharmony_ci					"Failed to request voltage for %d.\n",
29962306a36Sopenharmony_ci						i);
30062306a36Sopenharmony_ci				goto err;
30162306a36Sopenharmony_ci			}
30262306a36Sopenharmony_ci		}
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci		if (regs[i].uA > 0) {
30562306a36Sopenharmony_ci			ret = regulator_set_load(regs[i].reg,
30662306a36Sopenharmony_ci						 regs[i].uA);
30762306a36Sopenharmony_ci			if (ret < 0) {
30862306a36Sopenharmony_ci				dev_err(qproc->dev,
30962306a36Sopenharmony_ci					"Failed to set regulator mode\n");
31062306a36Sopenharmony_ci				goto err;
31162306a36Sopenharmony_ci			}
31262306a36Sopenharmony_ci		}
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci		ret = regulator_enable(regs[i].reg);
31562306a36Sopenharmony_ci		if (ret) {
31662306a36Sopenharmony_ci			dev_err(qproc->dev, "Regulator enable failed\n");
31762306a36Sopenharmony_ci			goto err;
31862306a36Sopenharmony_ci		}
31962306a36Sopenharmony_ci	}
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	return 0;
32262306a36Sopenharmony_cierr:
32362306a36Sopenharmony_ci	for (; i >= 0; i--) {
32462306a36Sopenharmony_ci		if (regs[i].uV > 0)
32562306a36Sopenharmony_ci			regulator_set_voltage(regs[i].reg, 0, INT_MAX);
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci		if (regs[i].uA > 0)
32862306a36Sopenharmony_ci			regulator_set_load(regs[i].reg, 0);
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci		regulator_disable(regs[i].reg);
33162306a36Sopenharmony_ci	}
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci	return ret;
33462306a36Sopenharmony_ci}
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_cistatic void q6v5_regulator_disable(struct q6v5 *qproc,
33762306a36Sopenharmony_ci				   struct reg_info *regs, int count)
33862306a36Sopenharmony_ci{
33962306a36Sopenharmony_ci	int i;
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	for (i = 0; i < count; i++) {
34262306a36Sopenharmony_ci		if (regs[i].uV > 0)
34362306a36Sopenharmony_ci			regulator_set_voltage(regs[i].reg, 0, INT_MAX);
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci		if (regs[i].uA > 0)
34662306a36Sopenharmony_ci			regulator_set_load(regs[i].reg, 0);
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci		regulator_disable(regs[i].reg);
34962306a36Sopenharmony_ci	}
35062306a36Sopenharmony_ci}
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_cistatic int q6v5_clk_enable(struct device *dev,
35362306a36Sopenharmony_ci			   struct clk **clks, int count)
35462306a36Sopenharmony_ci{
35562306a36Sopenharmony_ci	int rc;
35662306a36Sopenharmony_ci	int i;
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	for (i = 0; i < count; i++) {
35962306a36Sopenharmony_ci		rc = clk_prepare_enable(clks[i]);
36062306a36Sopenharmony_ci		if (rc) {
36162306a36Sopenharmony_ci			dev_err(dev, "Clock enable failed\n");
36262306a36Sopenharmony_ci			goto err;
36362306a36Sopenharmony_ci		}
36462306a36Sopenharmony_ci	}
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	return 0;
36762306a36Sopenharmony_cierr:
36862306a36Sopenharmony_ci	for (i--; i >= 0; i--)
36962306a36Sopenharmony_ci		clk_disable_unprepare(clks[i]);
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci	return rc;
37262306a36Sopenharmony_ci}
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_cistatic void q6v5_clk_disable(struct device *dev,
37562306a36Sopenharmony_ci			     struct clk **clks, int count)
37662306a36Sopenharmony_ci{
37762306a36Sopenharmony_ci	int i;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	for (i = 0; i < count; i++)
38062306a36Sopenharmony_ci		clk_disable_unprepare(clks[i]);
38162306a36Sopenharmony_ci}
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_cistatic int q6v5_pds_enable(struct q6v5 *qproc, struct device **pds,
38462306a36Sopenharmony_ci			   size_t pd_count)
38562306a36Sopenharmony_ci{
38662306a36Sopenharmony_ci	int ret;
38762306a36Sopenharmony_ci	int i;
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	for (i = 0; i < pd_count; i++) {
39062306a36Sopenharmony_ci		dev_pm_genpd_set_performance_state(pds[i], INT_MAX);
39162306a36Sopenharmony_ci		ret = pm_runtime_get_sync(pds[i]);
39262306a36Sopenharmony_ci		if (ret < 0) {
39362306a36Sopenharmony_ci			pm_runtime_put_noidle(pds[i]);
39462306a36Sopenharmony_ci			dev_pm_genpd_set_performance_state(pds[i], 0);
39562306a36Sopenharmony_ci			goto unroll_pd_votes;
39662306a36Sopenharmony_ci		}
39762306a36Sopenharmony_ci	}
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci	return 0;
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ciunroll_pd_votes:
40262306a36Sopenharmony_ci	for (i--; i >= 0; i--) {
40362306a36Sopenharmony_ci		dev_pm_genpd_set_performance_state(pds[i], 0);
40462306a36Sopenharmony_ci		pm_runtime_put(pds[i]);
40562306a36Sopenharmony_ci	}
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	return ret;
40862306a36Sopenharmony_ci}
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_cistatic void q6v5_pds_disable(struct q6v5 *qproc, struct device **pds,
41162306a36Sopenharmony_ci			     size_t pd_count)
41262306a36Sopenharmony_ci{
41362306a36Sopenharmony_ci	int i;
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	for (i = 0; i < pd_count; i++) {
41662306a36Sopenharmony_ci		dev_pm_genpd_set_performance_state(pds[i], 0);
41762306a36Sopenharmony_ci		pm_runtime_put(pds[i]);
41862306a36Sopenharmony_ci	}
41962306a36Sopenharmony_ci}
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_cistatic int q6v5_xfer_mem_ownership(struct q6v5 *qproc, u64 *current_perm,
42262306a36Sopenharmony_ci				   bool local, bool remote, phys_addr_t addr,
42362306a36Sopenharmony_ci				   size_t size)
42462306a36Sopenharmony_ci{
42562306a36Sopenharmony_ci	struct qcom_scm_vmperm next[2];
42662306a36Sopenharmony_ci	int perms = 0;
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	if (!qproc->need_mem_protection)
42962306a36Sopenharmony_ci		return 0;
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci	if (local == !!(*current_perm & BIT(QCOM_SCM_VMID_HLOS)) &&
43262306a36Sopenharmony_ci	    remote == !!(*current_perm & BIT(QCOM_SCM_VMID_MSS_MSA)))
43362306a36Sopenharmony_ci		return 0;
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ci	if (local) {
43662306a36Sopenharmony_ci		next[perms].vmid = QCOM_SCM_VMID_HLOS;
43762306a36Sopenharmony_ci		next[perms].perm = QCOM_SCM_PERM_RWX;
43862306a36Sopenharmony_ci		perms++;
43962306a36Sopenharmony_ci	}
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci	if (remote) {
44262306a36Sopenharmony_ci		next[perms].vmid = QCOM_SCM_VMID_MSS_MSA;
44362306a36Sopenharmony_ci		next[perms].perm = QCOM_SCM_PERM_RW;
44462306a36Sopenharmony_ci		perms++;
44562306a36Sopenharmony_ci	}
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	return qcom_scm_assign_mem(addr, ALIGN(size, SZ_4K),
44862306a36Sopenharmony_ci				   current_perm, next, perms);
44962306a36Sopenharmony_ci}
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_cistatic void q6v5_debug_policy_load(struct q6v5 *qproc, void *mba_region)
45262306a36Sopenharmony_ci{
45362306a36Sopenharmony_ci	const struct firmware *dp_fw;
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	if (request_firmware_direct(&dp_fw, "msadp", qproc->dev))
45662306a36Sopenharmony_ci		return;
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ci	if (SZ_1M + dp_fw->size <= qproc->mba_size) {
45962306a36Sopenharmony_ci		memcpy(mba_region + SZ_1M, dp_fw->data, dp_fw->size);
46062306a36Sopenharmony_ci		qproc->dp_size = dp_fw->size;
46162306a36Sopenharmony_ci	}
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci	release_firmware(dp_fw);
46462306a36Sopenharmony_ci}
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_cistatic int q6v5_load(struct rproc *rproc, const struct firmware *fw)
46762306a36Sopenharmony_ci{
46862306a36Sopenharmony_ci	struct q6v5 *qproc = rproc->priv;
46962306a36Sopenharmony_ci	void *mba_region;
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci	/* MBA is restricted to a maximum size of 1M */
47262306a36Sopenharmony_ci	if (fw->size > qproc->mba_size || fw->size > SZ_1M) {
47362306a36Sopenharmony_ci		dev_err(qproc->dev, "MBA firmware load failed\n");
47462306a36Sopenharmony_ci		return -EINVAL;
47562306a36Sopenharmony_ci	}
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	mba_region = memremap(qproc->mba_phys, qproc->mba_size, MEMREMAP_WC);
47862306a36Sopenharmony_ci	if (!mba_region) {
47962306a36Sopenharmony_ci		dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
48062306a36Sopenharmony_ci			&qproc->mba_phys, qproc->mba_size);
48162306a36Sopenharmony_ci		return -EBUSY;
48262306a36Sopenharmony_ci	}
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	memcpy(mba_region, fw->data, fw->size);
48562306a36Sopenharmony_ci	q6v5_debug_policy_load(qproc, mba_region);
48662306a36Sopenharmony_ci	memunmap(mba_region);
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci	return 0;
48962306a36Sopenharmony_ci}
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_cistatic int q6v5_reset_assert(struct q6v5 *qproc)
49262306a36Sopenharmony_ci{
49362306a36Sopenharmony_ci	int ret;
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_ci	if (qproc->has_alt_reset) {
49662306a36Sopenharmony_ci		reset_control_assert(qproc->pdc_reset);
49762306a36Sopenharmony_ci		ret = reset_control_reset(qproc->mss_restart);
49862306a36Sopenharmony_ci		reset_control_deassert(qproc->pdc_reset);
49962306a36Sopenharmony_ci	} else if (qproc->has_spare_reg) {
50062306a36Sopenharmony_ci		/*
50162306a36Sopenharmony_ci		 * When the AXI pipeline is being reset with the Q6 modem partly
50262306a36Sopenharmony_ci		 * operational there is possibility of AXI valid signal to
50362306a36Sopenharmony_ci		 * glitch, leading to spurious transactions and Q6 hangs. A work
50462306a36Sopenharmony_ci		 * around is employed by asserting the AXI_GATING_VALID_OVERRIDE
50562306a36Sopenharmony_ci		 * BIT before triggering Q6 MSS reset. AXI_GATING_VALID_OVERRIDE
50662306a36Sopenharmony_ci		 * is withdrawn post MSS assert followed by a MSS deassert,
50762306a36Sopenharmony_ci		 * while holding the PDC reset.
50862306a36Sopenharmony_ci		 */
50962306a36Sopenharmony_ci		reset_control_assert(qproc->pdc_reset);
51062306a36Sopenharmony_ci		regmap_update_bits(qproc->conn_map, qproc->conn_box,
51162306a36Sopenharmony_ci				   AXI_GATING_VALID_OVERRIDE, 1);
51262306a36Sopenharmony_ci		reset_control_assert(qproc->mss_restart);
51362306a36Sopenharmony_ci		reset_control_deassert(qproc->pdc_reset);
51462306a36Sopenharmony_ci		regmap_update_bits(qproc->conn_map, qproc->conn_box,
51562306a36Sopenharmony_ci				   AXI_GATING_VALID_OVERRIDE, 0);
51662306a36Sopenharmony_ci		ret = reset_control_deassert(qproc->mss_restart);
51762306a36Sopenharmony_ci	} else if (qproc->has_ext_cntl_regs) {
51862306a36Sopenharmony_ci		regmap_write(qproc->conn_map, qproc->rscc_disable, 0);
51962306a36Sopenharmony_ci		reset_control_assert(qproc->pdc_reset);
52062306a36Sopenharmony_ci		reset_control_assert(qproc->mss_restart);
52162306a36Sopenharmony_ci		reset_control_deassert(qproc->pdc_reset);
52262306a36Sopenharmony_ci		ret = reset_control_deassert(qproc->mss_restart);
52362306a36Sopenharmony_ci	} else {
52462306a36Sopenharmony_ci		ret = reset_control_assert(qproc->mss_restart);
52562306a36Sopenharmony_ci	}
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	return ret;
52862306a36Sopenharmony_ci}
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_cistatic int q6v5_reset_deassert(struct q6v5 *qproc)
53162306a36Sopenharmony_ci{
53262306a36Sopenharmony_ci	int ret;
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci	if (qproc->has_alt_reset) {
53562306a36Sopenharmony_ci		reset_control_assert(qproc->pdc_reset);
53662306a36Sopenharmony_ci		writel(1, qproc->rmb_base + RMB_MBA_ALT_RESET);
53762306a36Sopenharmony_ci		ret = reset_control_reset(qproc->mss_restart);
53862306a36Sopenharmony_ci		writel(0, qproc->rmb_base + RMB_MBA_ALT_RESET);
53962306a36Sopenharmony_ci		reset_control_deassert(qproc->pdc_reset);
54062306a36Sopenharmony_ci	} else if (qproc->has_spare_reg || qproc->has_ext_cntl_regs) {
54162306a36Sopenharmony_ci		ret = reset_control_reset(qproc->mss_restart);
54262306a36Sopenharmony_ci	} else {
54362306a36Sopenharmony_ci		ret = reset_control_deassert(qproc->mss_restart);
54462306a36Sopenharmony_ci	}
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_ci	return ret;
54762306a36Sopenharmony_ci}
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_cistatic int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
55062306a36Sopenharmony_ci{
55162306a36Sopenharmony_ci	unsigned long timeout;
55262306a36Sopenharmony_ci	s32 val;
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci	timeout = jiffies + msecs_to_jiffies(ms);
55562306a36Sopenharmony_ci	for (;;) {
55662306a36Sopenharmony_ci		val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
55762306a36Sopenharmony_ci		if (val)
55862306a36Sopenharmony_ci			break;
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_ci		if (time_after(jiffies, timeout))
56162306a36Sopenharmony_ci			return -ETIMEDOUT;
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_ci		msleep(1);
56462306a36Sopenharmony_ci	}
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci	return val;
56762306a36Sopenharmony_ci}
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_cistatic int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
57062306a36Sopenharmony_ci{
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	unsigned long timeout;
57362306a36Sopenharmony_ci	s32 val;
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	timeout = jiffies + msecs_to_jiffies(ms);
57662306a36Sopenharmony_ci	for (;;) {
57762306a36Sopenharmony_ci		val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
57862306a36Sopenharmony_ci		if (val < 0)
57962306a36Sopenharmony_ci			break;
58062306a36Sopenharmony_ci
58162306a36Sopenharmony_ci		if (!status && val)
58262306a36Sopenharmony_ci			break;
58362306a36Sopenharmony_ci		else if (status && val == status)
58462306a36Sopenharmony_ci			break;
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci		if (time_after(jiffies, timeout))
58762306a36Sopenharmony_ci			return -ETIMEDOUT;
58862306a36Sopenharmony_ci
58962306a36Sopenharmony_ci		msleep(1);
59062306a36Sopenharmony_ci	}
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci	return val;
59362306a36Sopenharmony_ci}
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_cistatic void q6v5_dump_mba_logs(struct q6v5 *qproc)
59662306a36Sopenharmony_ci{
59762306a36Sopenharmony_ci	struct rproc *rproc = qproc->rproc;
59862306a36Sopenharmony_ci	void *data;
59962306a36Sopenharmony_ci	void *mba_region;
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	if (!qproc->has_mba_logs)
60262306a36Sopenharmony_ci		return;
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci	if (q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false, qproc->mba_phys,
60562306a36Sopenharmony_ci				    qproc->mba_size))
60662306a36Sopenharmony_ci		return;
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci	mba_region = memremap(qproc->mba_phys, qproc->mba_size, MEMREMAP_WC);
60962306a36Sopenharmony_ci	if (!mba_region)
61062306a36Sopenharmony_ci		return;
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci	data = vmalloc(MBA_LOG_SIZE);
61362306a36Sopenharmony_ci	if (data) {
61462306a36Sopenharmony_ci		memcpy(data, mba_region, MBA_LOG_SIZE);
61562306a36Sopenharmony_ci		dev_coredumpv(&rproc->dev, data, MBA_LOG_SIZE, GFP_KERNEL);
61662306a36Sopenharmony_ci	}
61762306a36Sopenharmony_ci	memunmap(mba_region);
61862306a36Sopenharmony_ci}
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_cistatic int q6v5proc_reset(struct q6v5 *qproc)
62162306a36Sopenharmony_ci{
62262306a36Sopenharmony_ci	u32 val;
62362306a36Sopenharmony_ci	int ret;
62462306a36Sopenharmony_ci	int i;
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci	if (qproc->version == MSS_SDM845) {
62762306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_SLEEP);
62862306a36Sopenharmony_ci		val |= Q6SS_CBCR_CLKEN;
62962306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_SLEEP);
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_ci		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
63262306a36Sopenharmony_ci					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
63362306a36Sopenharmony_ci					 Q6SS_CBCR_TIMEOUT_US);
63462306a36Sopenharmony_ci		if (ret) {
63562306a36Sopenharmony_ci			dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
63662306a36Sopenharmony_ci			return -ETIMEDOUT;
63762306a36Sopenharmony_ci		}
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci		/* De-assert QDSP6 stop core */
64062306a36Sopenharmony_ci		writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);
64162306a36Sopenharmony_ci		/* Trigger boot FSM */
64262306a36Sopenharmony_ci		writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_ci		ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
64562306a36Sopenharmony_ci				val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
64662306a36Sopenharmony_ci		if (ret) {
64762306a36Sopenharmony_ci			dev_err(qproc->dev, "Boot FSM failed to complete.\n");
64862306a36Sopenharmony_ci			/* Reset the modem so that boot FSM is in reset state */
64962306a36Sopenharmony_ci			q6v5_reset_deassert(qproc);
65062306a36Sopenharmony_ci			return ret;
65162306a36Sopenharmony_ci		}
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_ci		goto pbl_wait;
65462306a36Sopenharmony_ci	} else if (qproc->version == MSS_SC7180 || qproc->version == MSS_SC7280) {
65562306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_SLEEP);
65662306a36Sopenharmony_ci		val |= Q6SS_CBCR_CLKEN;
65762306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_SLEEP);
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_ci		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
66062306a36Sopenharmony_ci					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
66162306a36Sopenharmony_ci					 Q6SS_CBCR_TIMEOUT_US);
66262306a36Sopenharmony_ci		if (ret) {
66362306a36Sopenharmony_ci			dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
66462306a36Sopenharmony_ci			return -ETIMEDOUT;
66562306a36Sopenharmony_ci		}
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci		/* Turn on the XO clock needed for PLL setup */
66862306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
66962306a36Sopenharmony_ci		val |= Q6SS_CBCR_CLKEN;
67062306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_ci		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
67362306a36Sopenharmony_ci					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
67462306a36Sopenharmony_ci					 Q6SS_CBCR_TIMEOUT_US);
67562306a36Sopenharmony_ci		if (ret) {
67662306a36Sopenharmony_ci			dev_err(qproc->dev, "QDSP6SS XO clock timed out\n");
67762306a36Sopenharmony_ci			return -ETIMEDOUT;
67862306a36Sopenharmony_ci		}
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci		/* Configure Q6 core CBCR to auto-enable after reset sequence */
68162306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_CORE_CBCR);
68262306a36Sopenharmony_ci		val |= Q6SS_CBCR_CLKEN;
68362306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_CORE_CBCR);
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_ci		/* De-assert the Q6 stop core signal */
68662306a36Sopenharmony_ci		writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci		/* Wait for 10 us for any staggering logic to settle */
68962306a36Sopenharmony_ci		usleep_range(10, 20);
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_ci		/* Trigger the boot FSM to start the Q6 out-of-reset sequence */
69262306a36Sopenharmony_ci		writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);
69362306a36Sopenharmony_ci
69462306a36Sopenharmony_ci		/* Poll the MSS_STATUS for FSM completion */
69562306a36Sopenharmony_ci		ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
69662306a36Sopenharmony_ci					 val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
69762306a36Sopenharmony_ci		if (ret) {
69862306a36Sopenharmony_ci			dev_err(qproc->dev, "Boot FSM failed to complete.\n");
69962306a36Sopenharmony_ci			/* Reset the modem so that boot FSM is in reset state */
70062306a36Sopenharmony_ci			q6v5_reset_deassert(qproc);
70162306a36Sopenharmony_ci			return ret;
70262306a36Sopenharmony_ci		}
70362306a36Sopenharmony_ci		goto pbl_wait;
70462306a36Sopenharmony_ci	} else if (qproc->version == MSS_MSM8909 ||
70562306a36Sopenharmony_ci		   qproc->version == MSS_MSM8953 ||
70662306a36Sopenharmony_ci		   qproc->version == MSS_MSM8996 ||
70762306a36Sopenharmony_ci		   qproc->version == MSS_MSM8998 ||
70862306a36Sopenharmony_ci		   qproc->version == MSS_SDM660) {
70962306a36Sopenharmony_ci
71062306a36Sopenharmony_ci		if (qproc->version != MSS_MSM8909 &&
71162306a36Sopenharmony_ci		    qproc->version != MSS_MSM8953)
71262306a36Sopenharmony_ci			/* Override the ACC value if required */
71362306a36Sopenharmony_ci			writel(QDSP6SS_ACC_OVERRIDE_VAL,
71462306a36Sopenharmony_ci			       qproc->reg_base + QDSP6SS_STRAP_ACC);
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_ci		/* Assert resets, stop core */
71762306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
71862306a36Sopenharmony_ci		val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
71962306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci		/* BHS require xo cbcr to be enabled */
72262306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
72362306a36Sopenharmony_ci		val |= Q6SS_CBCR_CLKEN;
72462306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_ci		/* Read CLKOFF bit to go low indicating CLK is enabled */
72762306a36Sopenharmony_ci		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
72862306a36Sopenharmony_ci					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
72962306a36Sopenharmony_ci					 Q6SS_CBCR_TIMEOUT_US);
73062306a36Sopenharmony_ci		if (ret) {
73162306a36Sopenharmony_ci			dev_err(qproc->dev,
73262306a36Sopenharmony_ci				"xo cbcr enabling timed out (rc:%d)\n", ret);
73362306a36Sopenharmony_ci			return ret;
73462306a36Sopenharmony_ci		}
73562306a36Sopenharmony_ci		/* Enable power block headswitch and wait for it to stabilize */
73662306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
73762306a36Sopenharmony_ci		val |= QDSP6v56_BHS_ON;
73862306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
73962306a36Sopenharmony_ci		val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
74062306a36Sopenharmony_ci		udelay(1);
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_ci		if (qproc->version == MSS_SDM660) {
74362306a36Sopenharmony_ci			ret = readl_relaxed_poll_timeout(qproc->reg_base + QDSP6V62SS_BHS_STATUS,
74462306a36Sopenharmony_ci							 i, (i & QDSP6v55_BHS_EN_REST_ACK),
74562306a36Sopenharmony_ci							 1, BHS_CHECK_MAX_LOOPS);
74662306a36Sopenharmony_ci			if (ret == -ETIMEDOUT) {
74762306a36Sopenharmony_ci				dev_err(qproc->dev, "BHS_EN_REST_ACK not set!\n");
74862306a36Sopenharmony_ci				return -ETIMEDOUT;
74962306a36Sopenharmony_ci			}
75062306a36Sopenharmony_ci		}
75162306a36Sopenharmony_ci
75262306a36Sopenharmony_ci		/* Put LDO in bypass mode */
75362306a36Sopenharmony_ci		val |= QDSP6v56_LDO_BYP;
75462306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_ci		if (qproc->version != MSS_MSM8909) {
75762306a36Sopenharmony_ci			int mem_pwr_ctl;
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_ci			/* Deassert QDSP6 compiler memory clamp */
76062306a36Sopenharmony_ci			val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
76162306a36Sopenharmony_ci			val &= ~QDSP6v56_CLAMP_QMC_MEM;
76262306a36Sopenharmony_ci			writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci			/* Deassert memory peripheral sleep and L2 memory standby */
76562306a36Sopenharmony_ci			val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N;
76662306a36Sopenharmony_ci			writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci			/* Turn on L1, L2, ETB and JU memories 1 at a time */
76962306a36Sopenharmony_ci			if (qproc->version == MSS_MSM8953 ||
77062306a36Sopenharmony_ci			    qproc->version == MSS_MSM8996) {
77162306a36Sopenharmony_ci				mem_pwr_ctl = QDSP6SS_MEM_PWR_CTL;
77262306a36Sopenharmony_ci				i = 19;
77362306a36Sopenharmony_ci			} else {
77462306a36Sopenharmony_ci				/* MSS_MSM8998, MSS_SDM660 */
77562306a36Sopenharmony_ci				mem_pwr_ctl = QDSP6V6SS_MEM_PWR_CTL;
77662306a36Sopenharmony_ci				i = 28;
77762306a36Sopenharmony_ci			}
77862306a36Sopenharmony_ci			val = readl(qproc->reg_base + mem_pwr_ctl);
77962306a36Sopenharmony_ci			for (; i >= 0; i--) {
78062306a36Sopenharmony_ci				val |= BIT(i);
78162306a36Sopenharmony_ci				writel(val, qproc->reg_base + mem_pwr_ctl);
78262306a36Sopenharmony_ci				/*
78362306a36Sopenharmony_ci				 * Read back value to ensure the write is done then
78462306a36Sopenharmony_ci				 * wait for 1us for both memory peripheral and data
78562306a36Sopenharmony_ci				 * array to turn on.
78662306a36Sopenharmony_ci				 */
78762306a36Sopenharmony_ci				val |= readl(qproc->reg_base + mem_pwr_ctl);
78862306a36Sopenharmony_ci				udelay(1);
78962306a36Sopenharmony_ci			}
79062306a36Sopenharmony_ci		} else {
79162306a36Sopenharmony_ci			/* Turn on memories */
79262306a36Sopenharmony_ci			val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
79362306a36Sopenharmony_ci			val |= Q6SS_SLP_RET_N | Q6SS_L2DATA_STBY_N |
79462306a36Sopenharmony_ci			       Q6SS_ETB_SLP_NRET_N | QDSP6V55_MEM_BITS;
79562306a36Sopenharmony_ci			writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_ci			/* Turn on L2 banks 1 at a time */
79862306a36Sopenharmony_ci			for (i = 0; i <= 7; i++) {
79962306a36Sopenharmony_ci				val |= BIT(i);
80062306a36Sopenharmony_ci				writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
80162306a36Sopenharmony_ci			}
80262306a36Sopenharmony_ci		}
80362306a36Sopenharmony_ci
80462306a36Sopenharmony_ci		/* Remove word line clamp */
80562306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
80662306a36Sopenharmony_ci		val &= ~QDSP6v56_CLAMP_WL;
80762306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
80862306a36Sopenharmony_ci	} else {
80962306a36Sopenharmony_ci		/* Assert resets, stop core */
81062306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
81162306a36Sopenharmony_ci		val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
81262306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci		/* Enable power block headswitch and wait for it to stabilize */
81562306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
81662306a36Sopenharmony_ci		val |= QDSS_BHS_ON | QDSS_LDO_BYP;
81762306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
81862306a36Sopenharmony_ci		val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
81962306a36Sopenharmony_ci		udelay(1);
82062306a36Sopenharmony_ci		/*
82162306a36Sopenharmony_ci		 * Turn on memories. L2 banks should be done individually
82262306a36Sopenharmony_ci		 * to minimize inrush current.
82362306a36Sopenharmony_ci		 */
82462306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
82562306a36Sopenharmony_ci		val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
82662306a36Sopenharmony_ci			Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
82762306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
82862306a36Sopenharmony_ci		val |= Q6SS_L2DATA_SLP_NRET_N_2;
82962306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
83062306a36Sopenharmony_ci		val |= Q6SS_L2DATA_SLP_NRET_N_1;
83162306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
83262306a36Sopenharmony_ci		val |= Q6SS_L2DATA_SLP_NRET_N_0;
83362306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
83462306a36Sopenharmony_ci	}
83562306a36Sopenharmony_ci	/* Remove IO clamp */
83662306a36Sopenharmony_ci	val &= ~Q6SS_CLAMP_IO;
83762306a36Sopenharmony_ci	writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_ci	/* Bring core out of reset */
84062306a36Sopenharmony_ci	val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
84162306a36Sopenharmony_ci	val &= ~Q6SS_CORE_ARES;
84262306a36Sopenharmony_ci	writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_ci	/* Turn on core clock */
84562306a36Sopenharmony_ci	val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
84662306a36Sopenharmony_ci	val |= Q6SS_CLK_ENABLE;
84762306a36Sopenharmony_ci	writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci	/* Start core execution */
85062306a36Sopenharmony_ci	val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
85162306a36Sopenharmony_ci	val &= ~Q6SS_STOP_CORE;
85262306a36Sopenharmony_ci	writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
85362306a36Sopenharmony_ci
85462306a36Sopenharmony_cipbl_wait:
85562306a36Sopenharmony_ci	/* Wait for PBL status */
85662306a36Sopenharmony_ci	ret = q6v5_rmb_pbl_wait(qproc, 1000);
85762306a36Sopenharmony_ci	if (ret == -ETIMEDOUT) {
85862306a36Sopenharmony_ci		dev_err(qproc->dev, "PBL boot timed out\n");
85962306a36Sopenharmony_ci	} else if (ret != RMB_PBL_SUCCESS) {
86062306a36Sopenharmony_ci		dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
86162306a36Sopenharmony_ci		ret = -EINVAL;
86262306a36Sopenharmony_ci	} else {
86362306a36Sopenharmony_ci		ret = 0;
86462306a36Sopenharmony_ci	}
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ci	return ret;
86762306a36Sopenharmony_ci}
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_cistatic int q6v5proc_enable_qchannel(struct q6v5 *qproc, struct regmap *map, u32 offset)
87062306a36Sopenharmony_ci{
87162306a36Sopenharmony_ci	unsigned int val;
87262306a36Sopenharmony_ci	int ret;
87362306a36Sopenharmony_ci
87462306a36Sopenharmony_ci	if (!qproc->has_qaccept_regs)
87562306a36Sopenharmony_ci		return 0;
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_ci	if (qproc->has_ext_cntl_regs) {
87862306a36Sopenharmony_ci		regmap_write(qproc->conn_map, qproc->rscc_disable, 0);
87962306a36Sopenharmony_ci		regmap_write(qproc->conn_map, qproc->force_clk_on, 1);
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci		ret = regmap_read_poll_timeout(qproc->halt_map, qproc->axim1_clk_off, val,
88262306a36Sopenharmony_ci					       !val, 1, Q6SS_CBCR_TIMEOUT_US);
88362306a36Sopenharmony_ci		if (ret) {
88462306a36Sopenharmony_ci			dev_err(qproc->dev, "failed to enable axim1 clock\n");
88562306a36Sopenharmony_ci			return -ETIMEDOUT;
88662306a36Sopenharmony_ci		}
88762306a36Sopenharmony_ci	}
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_ci	regmap_write(map, offset + QACCEPT_REQ_REG, 1);
89062306a36Sopenharmony_ci
89162306a36Sopenharmony_ci	/* Wait for accept */
89262306a36Sopenharmony_ci	ret = regmap_read_poll_timeout(map, offset + QACCEPT_ACCEPT_REG, val, val, 5,
89362306a36Sopenharmony_ci				       QACCEPT_TIMEOUT_US);
89462306a36Sopenharmony_ci	if (ret) {
89562306a36Sopenharmony_ci		dev_err(qproc->dev, "qchannel enable failed\n");
89662306a36Sopenharmony_ci		return -ETIMEDOUT;
89762306a36Sopenharmony_ci	}
89862306a36Sopenharmony_ci
89962306a36Sopenharmony_ci	return 0;
90062306a36Sopenharmony_ci}
90162306a36Sopenharmony_ci
90262306a36Sopenharmony_cistatic void q6v5proc_disable_qchannel(struct q6v5 *qproc, struct regmap *map, u32 offset)
90362306a36Sopenharmony_ci{
90462306a36Sopenharmony_ci	int ret;
90562306a36Sopenharmony_ci	unsigned int val, retry;
90662306a36Sopenharmony_ci	unsigned int nretry = 10;
90762306a36Sopenharmony_ci	bool takedown_complete = false;
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci	if (!qproc->has_qaccept_regs)
91062306a36Sopenharmony_ci		return;
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_ci	while (!takedown_complete && nretry) {
91362306a36Sopenharmony_ci		nretry--;
91462306a36Sopenharmony_ci
91562306a36Sopenharmony_ci		/* Wait for active transactions to complete */
91662306a36Sopenharmony_ci		regmap_read_poll_timeout(map, offset + QACCEPT_ACTIVE_REG, val, !val, 5,
91762306a36Sopenharmony_ci					 QACCEPT_TIMEOUT_US);
91862306a36Sopenharmony_ci
91962306a36Sopenharmony_ci		/* Request Q-channel transaction takedown */
92062306a36Sopenharmony_ci		regmap_write(map, offset + QACCEPT_REQ_REG, 0);
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_ci		/*
92362306a36Sopenharmony_ci		 * If the request is denied, reset the Q-channel takedown request,
92462306a36Sopenharmony_ci		 * wait for active transactions to complete and retry takedown.
92562306a36Sopenharmony_ci		 */
92662306a36Sopenharmony_ci		retry = 10;
92762306a36Sopenharmony_ci		while (retry) {
92862306a36Sopenharmony_ci			usleep_range(5, 10);
92962306a36Sopenharmony_ci			retry--;
93062306a36Sopenharmony_ci			ret = regmap_read(map, offset + QACCEPT_DENY_REG, &val);
93162306a36Sopenharmony_ci			if (!ret && val) {
93262306a36Sopenharmony_ci				regmap_write(map, offset + QACCEPT_REQ_REG, 1);
93362306a36Sopenharmony_ci				break;
93462306a36Sopenharmony_ci			}
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_ci			ret = regmap_read(map, offset + QACCEPT_ACCEPT_REG, &val);
93762306a36Sopenharmony_ci			if (!ret && !val) {
93862306a36Sopenharmony_ci				takedown_complete = true;
93962306a36Sopenharmony_ci				break;
94062306a36Sopenharmony_ci			}
94162306a36Sopenharmony_ci		}
94262306a36Sopenharmony_ci
94362306a36Sopenharmony_ci		if (!retry)
94462306a36Sopenharmony_ci			break;
94562306a36Sopenharmony_ci	}
94662306a36Sopenharmony_ci
94762306a36Sopenharmony_ci	/* Rely on mss_restart to clear out pending transactions on takedown failure */
94862306a36Sopenharmony_ci	if (!takedown_complete)
94962306a36Sopenharmony_ci		dev_err(qproc->dev, "qchannel takedown failed\n");
95062306a36Sopenharmony_ci}
95162306a36Sopenharmony_ci
95262306a36Sopenharmony_cistatic void q6v5proc_halt_axi_port(struct q6v5 *qproc,
95362306a36Sopenharmony_ci				   struct regmap *halt_map,
95462306a36Sopenharmony_ci				   u32 offset)
95562306a36Sopenharmony_ci{
95662306a36Sopenharmony_ci	unsigned int val;
95762306a36Sopenharmony_ci	int ret;
95862306a36Sopenharmony_ci
95962306a36Sopenharmony_ci	/* Check if we're already idle */
96062306a36Sopenharmony_ci	ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
96162306a36Sopenharmony_ci	if (!ret && val)
96262306a36Sopenharmony_ci		return;
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_ci	/* Assert halt request */
96562306a36Sopenharmony_ci	regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_ci	/* Wait for halt */
96862306a36Sopenharmony_ci	regmap_read_poll_timeout(halt_map, offset + AXI_HALTACK_REG, val,
96962306a36Sopenharmony_ci				 val, 1000, HALT_ACK_TIMEOUT_US);
97062306a36Sopenharmony_ci
97162306a36Sopenharmony_ci	ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
97262306a36Sopenharmony_ci	if (ret || !val)
97362306a36Sopenharmony_ci		dev_err(qproc->dev, "port failed halt\n");
97462306a36Sopenharmony_ci
97562306a36Sopenharmony_ci	/* Clear halt request (port will remain halted until reset) */
97662306a36Sopenharmony_ci	regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
97762306a36Sopenharmony_ci}
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_cistatic int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw,
98062306a36Sopenharmony_ci				const char *fw_name)
98162306a36Sopenharmony_ci{
98262306a36Sopenharmony_ci	unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
98362306a36Sopenharmony_ci	dma_addr_t phys;
98462306a36Sopenharmony_ci	void *metadata;
98562306a36Sopenharmony_ci	u64 mdata_perm;
98662306a36Sopenharmony_ci	int xferop_ret;
98762306a36Sopenharmony_ci	size_t size;
98862306a36Sopenharmony_ci	void *ptr;
98962306a36Sopenharmony_ci	int ret;
99062306a36Sopenharmony_ci
99162306a36Sopenharmony_ci	metadata = qcom_mdt_read_metadata(fw, &size, fw_name, qproc->dev);
99262306a36Sopenharmony_ci	if (IS_ERR(metadata))
99362306a36Sopenharmony_ci		return PTR_ERR(metadata);
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_ci	if (qproc->mdata_phys) {
99662306a36Sopenharmony_ci		if (size > qproc->mdata_size) {
99762306a36Sopenharmony_ci			ret = -EINVAL;
99862306a36Sopenharmony_ci			dev_err(qproc->dev, "metadata size outside memory range\n");
99962306a36Sopenharmony_ci			goto free_metadata;
100062306a36Sopenharmony_ci		}
100162306a36Sopenharmony_ci
100262306a36Sopenharmony_ci		phys = qproc->mdata_phys;
100362306a36Sopenharmony_ci		ptr = memremap(qproc->mdata_phys, size, MEMREMAP_WC);
100462306a36Sopenharmony_ci		if (!ptr) {
100562306a36Sopenharmony_ci			ret = -EBUSY;
100662306a36Sopenharmony_ci			dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
100762306a36Sopenharmony_ci				&qproc->mdata_phys, size);
100862306a36Sopenharmony_ci			goto free_metadata;
100962306a36Sopenharmony_ci		}
101062306a36Sopenharmony_ci	} else {
101162306a36Sopenharmony_ci		ptr = dma_alloc_attrs(qproc->dev, size, &phys, GFP_KERNEL, dma_attrs);
101262306a36Sopenharmony_ci		if (!ptr) {
101362306a36Sopenharmony_ci			ret = -ENOMEM;
101462306a36Sopenharmony_ci			dev_err(qproc->dev, "failed to allocate mdt buffer\n");
101562306a36Sopenharmony_ci			goto free_metadata;
101662306a36Sopenharmony_ci		}
101762306a36Sopenharmony_ci	}
101862306a36Sopenharmony_ci
101962306a36Sopenharmony_ci	memcpy(ptr, metadata, size);
102062306a36Sopenharmony_ci
102162306a36Sopenharmony_ci	if (qproc->mdata_phys)
102262306a36Sopenharmony_ci		memunmap(ptr);
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_ci	/* Hypervisor mapping to access metadata by modem */
102562306a36Sopenharmony_ci	mdata_perm = BIT(QCOM_SCM_VMID_HLOS);
102662306a36Sopenharmony_ci	ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, false, true,
102762306a36Sopenharmony_ci				      phys, size);
102862306a36Sopenharmony_ci	if (ret) {
102962306a36Sopenharmony_ci		dev_err(qproc->dev,
103062306a36Sopenharmony_ci			"assigning Q6 access to metadata failed: %d\n", ret);
103162306a36Sopenharmony_ci		ret = -EAGAIN;
103262306a36Sopenharmony_ci		goto free_dma_attrs;
103362306a36Sopenharmony_ci	}
103462306a36Sopenharmony_ci
103562306a36Sopenharmony_ci	writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
103662306a36Sopenharmony_ci	writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_ci	ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
103962306a36Sopenharmony_ci	if (ret == -ETIMEDOUT)
104062306a36Sopenharmony_ci		dev_err(qproc->dev, "MPSS header authentication timed out\n");
104162306a36Sopenharmony_ci	else if (ret < 0)
104262306a36Sopenharmony_ci		dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);
104362306a36Sopenharmony_ci
104462306a36Sopenharmony_ci	/* Metadata authentication done, remove modem access */
104562306a36Sopenharmony_ci	xferop_ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, true, false,
104662306a36Sopenharmony_ci					     phys, size);
104762306a36Sopenharmony_ci	if (xferop_ret)
104862306a36Sopenharmony_ci		dev_warn(qproc->dev,
104962306a36Sopenharmony_ci			 "mdt buffer not reclaimed system may become unstable\n");
105062306a36Sopenharmony_ci
105162306a36Sopenharmony_cifree_dma_attrs:
105262306a36Sopenharmony_ci	if (!qproc->mdata_phys)
105362306a36Sopenharmony_ci		dma_free_attrs(qproc->dev, size, ptr, phys, dma_attrs);
105462306a36Sopenharmony_cifree_metadata:
105562306a36Sopenharmony_ci	kfree(metadata);
105662306a36Sopenharmony_ci
105762306a36Sopenharmony_ci	return ret < 0 ? ret : 0;
105862306a36Sopenharmony_ci}
105962306a36Sopenharmony_ci
106062306a36Sopenharmony_cistatic bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
106162306a36Sopenharmony_ci{
106262306a36Sopenharmony_ci	if (phdr->p_type != PT_LOAD)
106362306a36Sopenharmony_ci		return false;
106462306a36Sopenharmony_ci
106562306a36Sopenharmony_ci	if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
106662306a36Sopenharmony_ci		return false;
106762306a36Sopenharmony_ci
106862306a36Sopenharmony_ci	if (!phdr->p_memsz)
106962306a36Sopenharmony_ci		return false;
107062306a36Sopenharmony_ci
107162306a36Sopenharmony_ci	return true;
107262306a36Sopenharmony_ci}
107362306a36Sopenharmony_ci
107462306a36Sopenharmony_cistatic int q6v5_mba_load(struct q6v5 *qproc)
107562306a36Sopenharmony_ci{
107662306a36Sopenharmony_ci	int ret;
107762306a36Sopenharmony_ci	int xfermemop_ret;
107862306a36Sopenharmony_ci	bool mba_load_err = false;
107962306a36Sopenharmony_ci
108062306a36Sopenharmony_ci	ret = qcom_q6v5_prepare(&qproc->q6v5);
108162306a36Sopenharmony_ci	if (ret)
108262306a36Sopenharmony_ci		return ret;
108362306a36Sopenharmony_ci
108462306a36Sopenharmony_ci	ret = q6v5_pds_enable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
108562306a36Sopenharmony_ci	if (ret < 0) {
108662306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to enable proxy power domains\n");
108762306a36Sopenharmony_ci		goto disable_irqs;
108862306a36Sopenharmony_ci	}
108962306a36Sopenharmony_ci
109062306a36Sopenharmony_ci	ret = q6v5_regulator_enable(qproc, qproc->fallback_proxy_regs,
109162306a36Sopenharmony_ci				    qproc->fallback_proxy_reg_count);
109262306a36Sopenharmony_ci	if (ret) {
109362306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to enable fallback proxy supplies\n");
109462306a36Sopenharmony_ci		goto disable_proxy_pds;
109562306a36Sopenharmony_ci	}
109662306a36Sopenharmony_ci
109762306a36Sopenharmony_ci	ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
109862306a36Sopenharmony_ci				    qproc->proxy_reg_count);
109962306a36Sopenharmony_ci	if (ret) {
110062306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to enable proxy supplies\n");
110162306a36Sopenharmony_ci		goto disable_fallback_proxy_reg;
110262306a36Sopenharmony_ci	}
110362306a36Sopenharmony_ci
110462306a36Sopenharmony_ci	ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
110562306a36Sopenharmony_ci			      qproc->proxy_clk_count);
110662306a36Sopenharmony_ci	if (ret) {
110762306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to enable proxy clocks\n");
110862306a36Sopenharmony_ci		goto disable_proxy_reg;
110962306a36Sopenharmony_ci	}
111062306a36Sopenharmony_ci
111162306a36Sopenharmony_ci	ret = q6v5_regulator_enable(qproc, qproc->active_regs,
111262306a36Sopenharmony_ci				    qproc->active_reg_count);
111362306a36Sopenharmony_ci	if (ret) {
111462306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to enable supplies\n");
111562306a36Sopenharmony_ci		goto disable_proxy_clk;
111662306a36Sopenharmony_ci	}
111762306a36Sopenharmony_ci
111862306a36Sopenharmony_ci	ret = q6v5_clk_enable(qproc->dev, qproc->reset_clks,
111962306a36Sopenharmony_ci			      qproc->reset_clk_count);
112062306a36Sopenharmony_ci	if (ret) {
112162306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to enable reset clocks\n");
112262306a36Sopenharmony_ci		goto disable_vdd;
112362306a36Sopenharmony_ci	}
112462306a36Sopenharmony_ci
112562306a36Sopenharmony_ci	ret = q6v5_reset_deassert(qproc);
112662306a36Sopenharmony_ci	if (ret) {
112762306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to deassert mss restart\n");
112862306a36Sopenharmony_ci		goto disable_reset_clks;
112962306a36Sopenharmony_ci	}
113062306a36Sopenharmony_ci
113162306a36Sopenharmony_ci	ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
113262306a36Sopenharmony_ci			      qproc->active_clk_count);
113362306a36Sopenharmony_ci	if (ret) {
113462306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to enable clocks\n");
113562306a36Sopenharmony_ci		goto assert_reset;
113662306a36Sopenharmony_ci	}
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci	ret = q6v5proc_enable_qchannel(qproc, qproc->halt_map, qproc->qaccept_axi);
113962306a36Sopenharmony_ci	if (ret) {
114062306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to enable axi bridge\n");
114162306a36Sopenharmony_ci		goto disable_active_clks;
114262306a36Sopenharmony_ci	}
114362306a36Sopenharmony_ci
114462306a36Sopenharmony_ci	/*
114562306a36Sopenharmony_ci	 * Some versions of the MBA firmware will upon boot wipe the MPSS region as well, so provide
114662306a36Sopenharmony_ci	 * the Q6 access to this region.
114762306a36Sopenharmony_ci	 */
114862306a36Sopenharmony_ci	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false, true,
114962306a36Sopenharmony_ci				      qproc->mpss_phys, qproc->mpss_size);
115062306a36Sopenharmony_ci	if (ret) {
115162306a36Sopenharmony_ci		dev_err(qproc->dev, "assigning Q6 access to mpss memory failed: %d\n", ret);
115262306a36Sopenharmony_ci		goto disable_active_clks;
115362306a36Sopenharmony_ci	}
115462306a36Sopenharmony_ci
115562306a36Sopenharmony_ci	/* Assign MBA image access in DDR to q6 */
115662306a36Sopenharmony_ci	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false, true,
115762306a36Sopenharmony_ci				      qproc->mba_phys, qproc->mba_size);
115862306a36Sopenharmony_ci	if (ret) {
115962306a36Sopenharmony_ci		dev_err(qproc->dev,
116062306a36Sopenharmony_ci			"assigning Q6 access to mba memory failed: %d\n", ret);
116162306a36Sopenharmony_ci		goto disable_active_clks;
116262306a36Sopenharmony_ci	}
116362306a36Sopenharmony_ci
116462306a36Sopenharmony_ci	writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
116562306a36Sopenharmony_ci	if (qproc->dp_size) {
116662306a36Sopenharmony_ci		writel(qproc->mba_phys + SZ_1M, qproc->rmb_base + RMB_PMI_CODE_START_REG);
116762306a36Sopenharmony_ci		writel(qproc->dp_size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
116862306a36Sopenharmony_ci	}
116962306a36Sopenharmony_ci
117062306a36Sopenharmony_ci	ret = q6v5proc_reset(qproc);
117162306a36Sopenharmony_ci	if (ret)
117262306a36Sopenharmony_ci		goto reclaim_mba;
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_ci	if (qproc->has_mba_logs)
117562306a36Sopenharmony_ci		qcom_pil_info_store("mba", qproc->mba_phys, MBA_LOG_SIZE);
117662306a36Sopenharmony_ci
117762306a36Sopenharmony_ci	ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
117862306a36Sopenharmony_ci	if (ret == -ETIMEDOUT) {
117962306a36Sopenharmony_ci		dev_err(qproc->dev, "MBA boot timed out\n");
118062306a36Sopenharmony_ci		goto halt_axi_ports;
118162306a36Sopenharmony_ci	} else if (ret != RMB_MBA_XPU_UNLOCKED &&
118262306a36Sopenharmony_ci		   ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
118362306a36Sopenharmony_ci		dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
118462306a36Sopenharmony_ci		ret = -EINVAL;
118562306a36Sopenharmony_ci		goto halt_axi_ports;
118662306a36Sopenharmony_ci	}
118762306a36Sopenharmony_ci
118862306a36Sopenharmony_ci	qproc->dump_mba_loaded = true;
118962306a36Sopenharmony_ci	return 0;
119062306a36Sopenharmony_ci
119162306a36Sopenharmony_cihalt_axi_ports:
119262306a36Sopenharmony_ci	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
119362306a36Sopenharmony_ci	if (qproc->has_vq6)
119462306a36Sopenharmony_ci		q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_vq6);
119562306a36Sopenharmony_ci	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
119662306a36Sopenharmony_ci	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
119762306a36Sopenharmony_ci	q6v5proc_disable_qchannel(qproc, qproc->halt_map, qproc->qaccept_mdm);
119862306a36Sopenharmony_ci	q6v5proc_disable_qchannel(qproc, qproc->halt_map, qproc->qaccept_cx);
119962306a36Sopenharmony_ci	q6v5proc_disable_qchannel(qproc, qproc->halt_map, qproc->qaccept_axi);
120062306a36Sopenharmony_ci	mba_load_err = true;
120162306a36Sopenharmony_cireclaim_mba:
120262306a36Sopenharmony_ci	xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
120362306a36Sopenharmony_ci						false, qproc->mba_phys,
120462306a36Sopenharmony_ci						qproc->mba_size);
120562306a36Sopenharmony_ci	if (xfermemop_ret) {
120662306a36Sopenharmony_ci		dev_err(qproc->dev,
120762306a36Sopenharmony_ci			"Failed to reclaim mba buffer, system may become unstable\n");
120862306a36Sopenharmony_ci	} else if (mba_load_err) {
120962306a36Sopenharmony_ci		q6v5_dump_mba_logs(qproc);
121062306a36Sopenharmony_ci	}
121162306a36Sopenharmony_ci
121262306a36Sopenharmony_cidisable_active_clks:
121362306a36Sopenharmony_ci	q6v5_clk_disable(qproc->dev, qproc->active_clks,
121462306a36Sopenharmony_ci			 qproc->active_clk_count);
121562306a36Sopenharmony_ciassert_reset:
121662306a36Sopenharmony_ci	q6v5_reset_assert(qproc);
121762306a36Sopenharmony_cidisable_reset_clks:
121862306a36Sopenharmony_ci	q6v5_clk_disable(qproc->dev, qproc->reset_clks,
121962306a36Sopenharmony_ci			 qproc->reset_clk_count);
122062306a36Sopenharmony_cidisable_vdd:
122162306a36Sopenharmony_ci	q6v5_regulator_disable(qproc, qproc->active_regs,
122262306a36Sopenharmony_ci			       qproc->active_reg_count);
122362306a36Sopenharmony_cidisable_proxy_clk:
122462306a36Sopenharmony_ci	q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
122562306a36Sopenharmony_ci			 qproc->proxy_clk_count);
122662306a36Sopenharmony_cidisable_proxy_reg:
122762306a36Sopenharmony_ci	q6v5_regulator_disable(qproc, qproc->proxy_regs,
122862306a36Sopenharmony_ci			       qproc->proxy_reg_count);
122962306a36Sopenharmony_cidisable_fallback_proxy_reg:
123062306a36Sopenharmony_ci	q6v5_regulator_disable(qproc, qproc->fallback_proxy_regs,
123162306a36Sopenharmony_ci			       qproc->fallback_proxy_reg_count);
123262306a36Sopenharmony_cidisable_proxy_pds:
123362306a36Sopenharmony_ci	q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
123462306a36Sopenharmony_cidisable_irqs:
123562306a36Sopenharmony_ci	qcom_q6v5_unprepare(&qproc->q6v5);
123662306a36Sopenharmony_ci
123762306a36Sopenharmony_ci	return ret;
123862306a36Sopenharmony_ci}
123962306a36Sopenharmony_ci
124062306a36Sopenharmony_cistatic void q6v5_mba_reclaim(struct q6v5 *qproc)
124162306a36Sopenharmony_ci{
124262306a36Sopenharmony_ci	int ret;
124362306a36Sopenharmony_ci	u32 val;
124462306a36Sopenharmony_ci
124562306a36Sopenharmony_ci	qproc->dump_mba_loaded = false;
124662306a36Sopenharmony_ci	qproc->dp_size = 0;
124762306a36Sopenharmony_ci
124862306a36Sopenharmony_ci	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
124962306a36Sopenharmony_ci	if (qproc->has_vq6)
125062306a36Sopenharmony_ci		q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_vq6);
125162306a36Sopenharmony_ci	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
125262306a36Sopenharmony_ci	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
125362306a36Sopenharmony_ci	if (qproc->version == MSS_MSM8996) {
125462306a36Sopenharmony_ci		/*
125562306a36Sopenharmony_ci		 * To avoid high MX current during LPASS/MSS restart.
125662306a36Sopenharmony_ci		 */
125762306a36Sopenharmony_ci		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
125862306a36Sopenharmony_ci		val |= Q6SS_CLAMP_IO | QDSP6v56_CLAMP_WL |
125962306a36Sopenharmony_ci			QDSP6v56_CLAMP_QMC_MEM;
126062306a36Sopenharmony_ci		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
126162306a36Sopenharmony_ci	}
126262306a36Sopenharmony_ci
126362306a36Sopenharmony_ci	if (qproc->has_ext_cntl_regs) {
126462306a36Sopenharmony_ci		regmap_write(qproc->conn_map, qproc->rscc_disable, 1);
126562306a36Sopenharmony_ci
126662306a36Sopenharmony_ci		ret = regmap_read_poll_timeout(qproc->halt_map, qproc->axim1_clk_off, val,
126762306a36Sopenharmony_ci					       !val, 1, Q6SS_CBCR_TIMEOUT_US);
126862306a36Sopenharmony_ci		if (ret)
126962306a36Sopenharmony_ci			dev_err(qproc->dev, "failed to enable axim1 clock\n");
127062306a36Sopenharmony_ci
127162306a36Sopenharmony_ci		ret = regmap_read_poll_timeout(qproc->halt_map, qproc->crypto_clk_off, val,
127262306a36Sopenharmony_ci					       !val, 1, Q6SS_CBCR_TIMEOUT_US);
127362306a36Sopenharmony_ci		if (ret)
127462306a36Sopenharmony_ci			dev_err(qproc->dev, "failed to enable crypto clock\n");
127562306a36Sopenharmony_ci	}
127662306a36Sopenharmony_ci
127762306a36Sopenharmony_ci	q6v5proc_disable_qchannel(qproc, qproc->halt_map, qproc->qaccept_mdm);
127862306a36Sopenharmony_ci	q6v5proc_disable_qchannel(qproc, qproc->halt_map, qproc->qaccept_cx);
127962306a36Sopenharmony_ci	q6v5proc_disable_qchannel(qproc, qproc->halt_map, qproc->qaccept_axi);
128062306a36Sopenharmony_ci
128162306a36Sopenharmony_ci	q6v5_reset_assert(qproc);
128262306a36Sopenharmony_ci
128362306a36Sopenharmony_ci	q6v5_clk_disable(qproc->dev, qproc->reset_clks,
128462306a36Sopenharmony_ci			 qproc->reset_clk_count);
128562306a36Sopenharmony_ci	q6v5_clk_disable(qproc->dev, qproc->active_clks,
128662306a36Sopenharmony_ci			 qproc->active_clk_count);
128762306a36Sopenharmony_ci	q6v5_regulator_disable(qproc, qproc->active_regs,
128862306a36Sopenharmony_ci			       qproc->active_reg_count);
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_ci	/* In case of failure or coredump scenario where reclaiming MBA memory
129162306a36Sopenharmony_ci	 * could not happen reclaim it here.
129262306a36Sopenharmony_ci	 */
129362306a36Sopenharmony_ci	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false,
129462306a36Sopenharmony_ci				      qproc->mba_phys,
129562306a36Sopenharmony_ci				      qproc->mba_size);
129662306a36Sopenharmony_ci	WARN_ON(ret);
129762306a36Sopenharmony_ci
129862306a36Sopenharmony_ci	ret = qcom_q6v5_unprepare(&qproc->q6v5);
129962306a36Sopenharmony_ci	if (ret) {
130062306a36Sopenharmony_ci		q6v5_pds_disable(qproc, qproc->proxy_pds,
130162306a36Sopenharmony_ci				 qproc->proxy_pd_count);
130262306a36Sopenharmony_ci		q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
130362306a36Sopenharmony_ci				 qproc->proxy_clk_count);
130462306a36Sopenharmony_ci		q6v5_regulator_disable(qproc, qproc->fallback_proxy_regs,
130562306a36Sopenharmony_ci				       qproc->fallback_proxy_reg_count);
130662306a36Sopenharmony_ci		q6v5_regulator_disable(qproc, qproc->proxy_regs,
130762306a36Sopenharmony_ci				       qproc->proxy_reg_count);
130862306a36Sopenharmony_ci	}
130962306a36Sopenharmony_ci}
131062306a36Sopenharmony_ci
131162306a36Sopenharmony_cistatic int q6v5_reload_mba(struct rproc *rproc)
131262306a36Sopenharmony_ci{
131362306a36Sopenharmony_ci	struct q6v5 *qproc = rproc->priv;
131462306a36Sopenharmony_ci	const struct firmware *fw;
131562306a36Sopenharmony_ci	int ret;
131662306a36Sopenharmony_ci
131762306a36Sopenharmony_ci	ret = request_firmware(&fw, rproc->firmware, qproc->dev);
131862306a36Sopenharmony_ci	if (ret < 0)
131962306a36Sopenharmony_ci		return ret;
132062306a36Sopenharmony_ci
132162306a36Sopenharmony_ci	q6v5_load(rproc, fw);
132262306a36Sopenharmony_ci	ret = q6v5_mba_load(qproc);
132362306a36Sopenharmony_ci	release_firmware(fw);
132462306a36Sopenharmony_ci
132562306a36Sopenharmony_ci	return ret;
132662306a36Sopenharmony_ci}
132762306a36Sopenharmony_ci
132862306a36Sopenharmony_cistatic int q6v5_mpss_load(struct q6v5 *qproc)
132962306a36Sopenharmony_ci{
133062306a36Sopenharmony_ci	const struct elf32_phdr *phdrs;
133162306a36Sopenharmony_ci	const struct elf32_phdr *phdr;
133262306a36Sopenharmony_ci	const struct firmware *seg_fw;
133362306a36Sopenharmony_ci	const struct firmware *fw;
133462306a36Sopenharmony_ci	struct elf32_hdr *ehdr;
133562306a36Sopenharmony_ci	phys_addr_t mpss_reloc;
133662306a36Sopenharmony_ci	phys_addr_t boot_addr;
133762306a36Sopenharmony_ci	phys_addr_t min_addr = PHYS_ADDR_MAX;
133862306a36Sopenharmony_ci	phys_addr_t max_addr = 0;
133962306a36Sopenharmony_ci	u32 code_length;
134062306a36Sopenharmony_ci	bool relocate = false;
134162306a36Sopenharmony_ci	char *fw_name;
134262306a36Sopenharmony_ci	size_t fw_name_len;
134362306a36Sopenharmony_ci	ssize_t offset;
134462306a36Sopenharmony_ci	size_t size = 0;
134562306a36Sopenharmony_ci	void *ptr;
134662306a36Sopenharmony_ci	int ret;
134762306a36Sopenharmony_ci	int i;
134862306a36Sopenharmony_ci
134962306a36Sopenharmony_ci	fw_name_len = strlen(qproc->hexagon_mdt_image);
135062306a36Sopenharmony_ci	if (fw_name_len <= 4)
135162306a36Sopenharmony_ci		return -EINVAL;
135262306a36Sopenharmony_ci
135362306a36Sopenharmony_ci	fw_name = kstrdup(qproc->hexagon_mdt_image, GFP_KERNEL);
135462306a36Sopenharmony_ci	if (!fw_name)
135562306a36Sopenharmony_ci		return -ENOMEM;
135662306a36Sopenharmony_ci
135762306a36Sopenharmony_ci	ret = request_firmware(&fw, fw_name, qproc->dev);
135862306a36Sopenharmony_ci	if (ret < 0) {
135962306a36Sopenharmony_ci		dev_err(qproc->dev, "unable to load %s\n", fw_name);
136062306a36Sopenharmony_ci		goto out;
136162306a36Sopenharmony_ci	}
136262306a36Sopenharmony_ci
136362306a36Sopenharmony_ci	/* Initialize the RMB validator */
136462306a36Sopenharmony_ci	writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_ci	ret = q6v5_mpss_init_image(qproc, fw, qproc->hexagon_mdt_image);
136762306a36Sopenharmony_ci	if (ret)
136862306a36Sopenharmony_ci		goto release_firmware;
136962306a36Sopenharmony_ci
137062306a36Sopenharmony_ci	ehdr = (struct elf32_hdr *)fw->data;
137162306a36Sopenharmony_ci	phdrs = (struct elf32_phdr *)(ehdr + 1);
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_ci	for (i = 0; i < ehdr->e_phnum; i++) {
137462306a36Sopenharmony_ci		phdr = &phdrs[i];
137562306a36Sopenharmony_ci
137662306a36Sopenharmony_ci		if (!q6v5_phdr_valid(phdr))
137762306a36Sopenharmony_ci			continue;
137862306a36Sopenharmony_ci
137962306a36Sopenharmony_ci		if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
138062306a36Sopenharmony_ci			relocate = true;
138162306a36Sopenharmony_ci
138262306a36Sopenharmony_ci		if (phdr->p_paddr < min_addr)
138362306a36Sopenharmony_ci			min_addr = phdr->p_paddr;
138462306a36Sopenharmony_ci
138562306a36Sopenharmony_ci		if (phdr->p_paddr + phdr->p_memsz > max_addr)
138662306a36Sopenharmony_ci			max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
138762306a36Sopenharmony_ci	}
138862306a36Sopenharmony_ci
138962306a36Sopenharmony_ci	if (qproc->version == MSS_MSM8953) {
139062306a36Sopenharmony_ci		ret = qcom_scm_pas_mem_setup(MPSS_PAS_ID, qproc->mpss_phys, qproc->mpss_size);
139162306a36Sopenharmony_ci		if (ret) {
139262306a36Sopenharmony_ci			dev_err(qproc->dev,
139362306a36Sopenharmony_ci				"setting up mpss memory failed: %d\n", ret);
139462306a36Sopenharmony_ci			goto release_firmware;
139562306a36Sopenharmony_ci		}
139662306a36Sopenharmony_ci	}
139762306a36Sopenharmony_ci
139862306a36Sopenharmony_ci	/*
139962306a36Sopenharmony_ci	 * In case of a modem subsystem restart on secure devices, the modem
140062306a36Sopenharmony_ci	 * memory can be reclaimed only after MBA is loaded.
140162306a36Sopenharmony_ci	 */
140262306a36Sopenharmony_ci	q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, false,
140362306a36Sopenharmony_ci				qproc->mpss_phys, qproc->mpss_size);
140462306a36Sopenharmony_ci
140562306a36Sopenharmony_ci	/* Share ownership between Linux and MSS, during segment loading */
140662306a36Sopenharmony_ci	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, true,
140762306a36Sopenharmony_ci				      qproc->mpss_phys, qproc->mpss_size);
140862306a36Sopenharmony_ci	if (ret) {
140962306a36Sopenharmony_ci		dev_err(qproc->dev,
141062306a36Sopenharmony_ci			"assigning Q6 access to mpss memory failed: %d\n", ret);
141162306a36Sopenharmony_ci		ret = -EAGAIN;
141262306a36Sopenharmony_ci		goto release_firmware;
141362306a36Sopenharmony_ci	}
141462306a36Sopenharmony_ci
141562306a36Sopenharmony_ci	mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
141662306a36Sopenharmony_ci	qproc->mpss_reloc = mpss_reloc;
141762306a36Sopenharmony_ci	/* Load firmware segments */
141862306a36Sopenharmony_ci	for (i = 0; i < ehdr->e_phnum; i++) {
141962306a36Sopenharmony_ci		phdr = &phdrs[i];
142062306a36Sopenharmony_ci
142162306a36Sopenharmony_ci		if (!q6v5_phdr_valid(phdr))
142262306a36Sopenharmony_ci			continue;
142362306a36Sopenharmony_ci
142462306a36Sopenharmony_ci		offset = phdr->p_paddr - mpss_reloc;
142562306a36Sopenharmony_ci		if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
142662306a36Sopenharmony_ci			dev_err(qproc->dev, "segment outside memory range\n");
142762306a36Sopenharmony_ci			ret = -EINVAL;
142862306a36Sopenharmony_ci			goto release_firmware;
142962306a36Sopenharmony_ci		}
143062306a36Sopenharmony_ci
143162306a36Sopenharmony_ci		if (phdr->p_filesz > phdr->p_memsz) {
143262306a36Sopenharmony_ci			dev_err(qproc->dev,
143362306a36Sopenharmony_ci				"refusing to load segment %d with p_filesz > p_memsz\n",
143462306a36Sopenharmony_ci				i);
143562306a36Sopenharmony_ci			ret = -EINVAL;
143662306a36Sopenharmony_ci			goto release_firmware;
143762306a36Sopenharmony_ci		}
143862306a36Sopenharmony_ci
143962306a36Sopenharmony_ci		ptr = memremap(qproc->mpss_phys + offset, phdr->p_memsz, MEMREMAP_WC);
144062306a36Sopenharmony_ci		if (!ptr) {
144162306a36Sopenharmony_ci			dev_err(qproc->dev,
144262306a36Sopenharmony_ci				"unable to map memory region: %pa+%zx-%x\n",
144362306a36Sopenharmony_ci				&qproc->mpss_phys, offset, phdr->p_memsz);
144462306a36Sopenharmony_ci			goto release_firmware;
144562306a36Sopenharmony_ci		}
144662306a36Sopenharmony_ci
144762306a36Sopenharmony_ci		if (phdr->p_filesz && phdr->p_offset < fw->size) {
144862306a36Sopenharmony_ci			/* Firmware is large enough to be non-split */
144962306a36Sopenharmony_ci			if (phdr->p_offset + phdr->p_filesz > fw->size) {
145062306a36Sopenharmony_ci				dev_err(qproc->dev,
145162306a36Sopenharmony_ci					"failed to load segment %d from truncated file %s\n",
145262306a36Sopenharmony_ci					i, fw_name);
145362306a36Sopenharmony_ci				ret = -EINVAL;
145462306a36Sopenharmony_ci				memunmap(ptr);
145562306a36Sopenharmony_ci				goto release_firmware;
145662306a36Sopenharmony_ci			}
145762306a36Sopenharmony_ci
145862306a36Sopenharmony_ci			memcpy(ptr, fw->data + phdr->p_offset, phdr->p_filesz);
145962306a36Sopenharmony_ci		} else if (phdr->p_filesz) {
146062306a36Sopenharmony_ci			/* Replace "xxx.xxx" with "xxx.bxx" */
146162306a36Sopenharmony_ci			sprintf(fw_name + fw_name_len - 3, "b%02d", i);
146262306a36Sopenharmony_ci			ret = request_firmware_into_buf(&seg_fw, fw_name, qproc->dev,
146362306a36Sopenharmony_ci							ptr, phdr->p_filesz);
146462306a36Sopenharmony_ci			if (ret) {
146562306a36Sopenharmony_ci				dev_err(qproc->dev, "failed to load %s\n", fw_name);
146662306a36Sopenharmony_ci				memunmap(ptr);
146762306a36Sopenharmony_ci				goto release_firmware;
146862306a36Sopenharmony_ci			}
146962306a36Sopenharmony_ci
147062306a36Sopenharmony_ci			if (seg_fw->size != phdr->p_filesz) {
147162306a36Sopenharmony_ci				dev_err(qproc->dev,
147262306a36Sopenharmony_ci					"failed to load segment %d from truncated file %s\n",
147362306a36Sopenharmony_ci					i, fw_name);
147462306a36Sopenharmony_ci				ret = -EINVAL;
147562306a36Sopenharmony_ci				release_firmware(seg_fw);
147662306a36Sopenharmony_ci				memunmap(ptr);
147762306a36Sopenharmony_ci				goto release_firmware;
147862306a36Sopenharmony_ci			}
147962306a36Sopenharmony_ci
148062306a36Sopenharmony_ci			release_firmware(seg_fw);
148162306a36Sopenharmony_ci		}
148262306a36Sopenharmony_ci
148362306a36Sopenharmony_ci		if (phdr->p_memsz > phdr->p_filesz) {
148462306a36Sopenharmony_ci			memset(ptr + phdr->p_filesz, 0,
148562306a36Sopenharmony_ci			       phdr->p_memsz - phdr->p_filesz);
148662306a36Sopenharmony_ci		}
148762306a36Sopenharmony_ci		memunmap(ptr);
148862306a36Sopenharmony_ci		size += phdr->p_memsz;
148962306a36Sopenharmony_ci
149062306a36Sopenharmony_ci		code_length = readl(qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
149162306a36Sopenharmony_ci		if (!code_length) {
149262306a36Sopenharmony_ci			boot_addr = relocate ? qproc->mpss_phys : min_addr;
149362306a36Sopenharmony_ci			writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
149462306a36Sopenharmony_ci			writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
149562306a36Sopenharmony_ci		}
149662306a36Sopenharmony_ci		writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
149762306a36Sopenharmony_ci
149862306a36Sopenharmony_ci		ret = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
149962306a36Sopenharmony_ci		if (ret < 0) {
150062306a36Sopenharmony_ci			dev_err(qproc->dev, "MPSS authentication failed: %d\n",
150162306a36Sopenharmony_ci				ret);
150262306a36Sopenharmony_ci			goto release_firmware;
150362306a36Sopenharmony_ci		}
150462306a36Sopenharmony_ci	}
150562306a36Sopenharmony_ci
150662306a36Sopenharmony_ci	/* Transfer ownership of modem ddr region to q6 */
150762306a36Sopenharmony_ci	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false, true,
150862306a36Sopenharmony_ci				      qproc->mpss_phys, qproc->mpss_size);
150962306a36Sopenharmony_ci	if (ret) {
151062306a36Sopenharmony_ci		dev_err(qproc->dev,
151162306a36Sopenharmony_ci			"assigning Q6 access to mpss memory failed: %d\n", ret);
151262306a36Sopenharmony_ci		ret = -EAGAIN;
151362306a36Sopenharmony_ci		goto release_firmware;
151462306a36Sopenharmony_ci	}
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_ci	ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
151762306a36Sopenharmony_ci	if (ret == -ETIMEDOUT)
151862306a36Sopenharmony_ci		dev_err(qproc->dev, "MPSS authentication timed out\n");
151962306a36Sopenharmony_ci	else if (ret < 0)
152062306a36Sopenharmony_ci		dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);
152162306a36Sopenharmony_ci
152262306a36Sopenharmony_ci	qcom_pil_info_store("modem", qproc->mpss_phys, qproc->mpss_size);
152362306a36Sopenharmony_ci
152462306a36Sopenharmony_cirelease_firmware:
152562306a36Sopenharmony_ci	release_firmware(fw);
152662306a36Sopenharmony_ciout:
152762306a36Sopenharmony_ci	kfree(fw_name);
152862306a36Sopenharmony_ci
152962306a36Sopenharmony_ci	return ret < 0 ? ret : 0;
153062306a36Sopenharmony_ci}
153162306a36Sopenharmony_ci
153262306a36Sopenharmony_cistatic void qcom_q6v5_dump_segment(struct rproc *rproc,
153362306a36Sopenharmony_ci				   struct rproc_dump_segment *segment,
153462306a36Sopenharmony_ci				   void *dest, size_t cp_offset, size_t size)
153562306a36Sopenharmony_ci{
153662306a36Sopenharmony_ci	int ret = 0;
153762306a36Sopenharmony_ci	struct q6v5 *qproc = rproc->priv;
153862306a36Sopenharmony_ci	int offset = segment->da - qproc->mpss_reloc;
153962306a36Sopenharmony_ci	void *ptr = NULL;
154062306a36Sopenharmony_ci
154162306a36Sopenharmony_ci	/* Unlock mba before copying segments */
154262306a36Sopenharmony_ci	if (!qproc->dump_mba_loaded) {
154362306a36Sopenharmony_ci		ret = q6v5_reload_mba(rproc);
154462306a36Sopenharmony_ci		if (!ret) {
154562306a36Sopenharmony_ci			/* Reset ownership back to Linux to copy segments */
154662306a36Sopenharmony_ci			ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
154762306a36Sopenharmony_ci						      true, false,
154862306a36Sopenharmony_ci						      qproc->mpss_phys,
154962306a36Sopenharmony_ci						      qproc->mpss_size);
155062306a36Sopenharmony_ci		}
155162306a36Sopenharmony_ci	}
155262306a36Sopenharmony_ci
155362306a36Sopenharmony_ci	if (!ret)
155462306a36Sopenharmony_ci		ptr = memremap(qproc->mpss_phys + offset + cp_offset, size, MEMREMAP_WC);
155562306a36Sopenharmony_ci
155662306a36Sopenharmony_ci	if (ptr) {
155762306a36Sopenharmony_ci		memcpy(dest, ptr, size);
155862306a36Sopenharmony_ci		memunmap(ptr);
155962306a36Sopenharmony_ci	} else {
156062306a36Sopenharmony_ci		memset(dest, 0xff, size);
156162306a36Sopenharmony_ci	}
156262306a36Sopenharmony_ci
156362306a36Sopenharmony_ci	qproc->current_dump_size += size;
156462306a36Sopenharmony_ci
156562306a36Sopenharmony_ci	/* Reclaim mba after copying segments */
156662306a36Sopenharmony_ci	if (qproc->current_dump_size == qproc->total_dump_size) {
156762306a36Sopenharmony_ci		if (qproc->dump_mba_loaded) {
156862306a36Sopenharmony_ci			/* Try to reset ownership back to Q6 */
156962306a36Sopenharmony_ci			q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
157062306a36Sopenharmony_ci						false, true,
157162306a36Sopenharmony_ci						qproc->mpss_phys,
157262306a36Sopenharmony_ci						qproc->mpss_size);
157362306a36Sopenharmony_ci			q6v5_mba_reclaim(qproc);
157462306a36Sopenharmony_ci		}
157562306a36Sopenharmony_ci	}
157662306a36Sopenharmony_ci}
157762306a36Sopenharmony_ci
157862306a36Sopenharmony_cistatic int q6v5_start(struct rproc *rproc)
157962306a36Sopenharmony_ci{
158062306a36Sopenharmony_ci	struct q6v5 *qproc = rproc->priv;
158162306a36Sopenharmony_ci	int xfermemop_ret;
158262306a36Sopenharmony_ci	int ret;
158362306a36Sopenharmony_ci
158462306a36Sopenharmony_ci	ret = q6v5_mba_load(qproc);
158562306a36Sopenharmony_ci	if (ret)
158662306a36Sopenharmony_ci		return ret;
158762306a36Sopenharmony_ci
158862306a36Sopenharmony_ci	dev_info(qproc->dev, "MBA booted with%s debug policy, loading mpss\n",
158962306a36Sopenharmony_ci		 qproc->dp_size ? "" : "out");
159062306a36Sopenharmony_ci
159162306a36Sopenharmony_ci	ret = q6v5_mpss_load(qproc);
159262306a36Sopenharmony_ci	if (ret)
159362306a36Sopenharmony_ci		goto reclaim_mpss;
159462306a36Sopenharmony_ci
159562306a36Sopenharmony_ci	ret = qcom_q6v5_wait_for_start(&qproc->q6v5, msecs_to_jiffies(5000));
159662306a36Sopenharmony_ci	if (ret == -ETIMEDOUT) {
159762306a36Sopenharmony_ci		dev_err(qproc->dev, "start timed out\n");
159862306a36Sopenharmony_ci		goto reclaim_mpss;
159962306a36Sopenharmony_ci	}
160062306a36Sopenharmony_ci
160162306a36Sopenharmony_ci	xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
160262306a36Sopenharmony_ci						false, qproc->mba_phys,
160362306a36Sopenharmony_ci						qproc->mba_size);
160462306a36Sopenharmony_ci	if (xfermemop_ret)
160562306a36Sopenharmony_ci		dev_err(qproc->dev,
160662306a36Sopenharmony_ci			"Failed to reclaim mba buffer system may become unstable\n");
160762306a36Sopenharmony_ci
160862306a36Sopenharmony_ci	/* Reset Dump Segment Mask */
160962306a36Sopenharmony_ci	qproc->current_dump_size = 0;
161062306a36Sopenharmony_ci
161162306a36Sopenharmony_ci	return 0;
161262306a36Sopenharmony_ci
161362306a36Sopenharmony_cireclaim_mpss:
161462306a36Sopenharmony_ci	q6v5_mba_reclaim(qproc);
161562306a36Sopenharmony_ci	q6v5_dump_mba_logs(qproc);
161662306a36Sopenharmony_ci
161762306a36Sopenharmony_ci	return ret;
161862306a36Sopenharmony_ci}
161962306a36Sopenharmony_ci
162062306a36Sopenharmony_cistatic int q6v5_stop(struct rproc *rproc)
162162306a36Sopenharmony_ci{
162262306a36Sopenharmony_ci	struct q6v5 *qproc = rproc->priv;
162362306a36Sopenharmony_ci	int ret;
162462306a36Sopenharmony_ci
162562306a36Sopenharmony_ci	ret = qcom_q6v5_request_stop(&qproc->q6v5, qproc->sysmon);
162662306a36Sopenharmony_ci	if (ret == -ETIMEDOUT)
162762306a36Sopenharmony_ci		dev_err(qproc->dev, "timed out on wait\n");
162862306a36Sopenharmony_ci
162962306a36Sopenharmony_ci	q6v5_mba_reclaim(qproc);
163062306a36Sopenharmony_ci
163162306a36Sopenharmony_ci	return 0;
163262306a36Sopenharmony_ci}
163362306a36Sopenharmony_ci
163462306a36Sopenharmony_cistatic int qcom_q6v5_register_dump_segments(struct rproc *rproc,
163562306a36Sopenharmony_ci					    const struct firmware *mba_fw)
163662306a36Sopenharmony_ci{
163762306a36Sopenharmony_ci	const struct firmware *fw;
163862306a36Sopenharmony_ci	const struct elf32_phdr *phdrs;
163962306a36Sopenharmony_ci	const struct elf32_phdr *phdr;
164062306a36Sopenharmony_ci	const struct elf32_hdr *ehdr;
164162306a36Sopenharmony_ci	struct q6v5 *qproc = rproc->priv;
164262306a36Sopenharmony_ci	unsigned long i;
164362306a36Sopenharmony_ci	int ret;
164462306a36Sopenharmony_ci
164562306a36Sopenharmony_ci	ret = request_firmware(&fw, qproc->hexagon_mdt_image, qproc->dev);
164662306a36Sopenharmony_ci	if (ret < 0) {
164762306a36Sopenharmony_ci		dev_err(qproc->dev, "unable to load %s\n",
164862306a36Sopenharmony_ci			qproc->hexagon_mdt_image);
164962306a36Sopenharmony_ci		return ret;
165062306a36Sopenharmony_ci	}
165162306a36Sopenharmony_ci
165262306a36Sopenharmony_ci	rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);
165362306a36Sopenharmony_ci
165462306a36Sopenharmony_ci	ehdr = (struct elf32_hdr *)fw->data;
165562306a36Sopenharmony_ci	phdrs = (struct elf32_phdr *)(ehdr + 1);
165662306a36Sopenharmony_ci	qproc->total_dump_size = 0;
165762306a36Sopenharmony_ci
165862306a36Sopenharmony_ci	for (i = 0; i < ehdr->e_phnum; i++) {
165962306a36Sopenharmony_ci		phdr = &phdrs[i];
166062306a36Sopenharmony_ci
166162306a36Sopenharmony_ci		if (!q6v5_phdr_valid(phdr))
166262306a36Sopenharmony_ci			continue;
166362306a36Sopenharmony_ci
166462306a36Sopenharmony_ci		ret = rproc_coredump_add_custom_segment(rproc, phdr->p_paddr,
166562306a36Sopenharmony_ci							phdr->p_memsz,
166662306a36Sopenharmony_ci							qcom_q6v5_dump_segment,
166762306a36Sopenharmony_ci							NULL);
166862306a36Sopenharmony_ci		if (ret)
166962306a36Sopenharmony_ci			break;
167062306a36Sopenharmony_ci
167162306a36Sopenharmony_ci		qproc->total_dump_size += phdr->p_memsz;
167262306a36Sopenharmony_ci	}
167362306a36Sopenharmony_ci
167462306a36Sopenharmony_ci	release_firmware(fw);
167562306a36Sopenharmony_ci	return ret;
167662306a36Sopenharmony_ci}
167762306a36Sopenharmony_ci
167862306a36Sopenharmony_cistatic unsigned long q6v5_panic(struct rproc *rproc)
167962306a36Sopenharmony_ci{
168062306a36Sopenharmony_ci	struct q6v5 *qproc = rproc->priv;
168162306a36Sopenharmony_ci
168262306a36Sopenharmony_ci	return qcom_q6v5_panic(&qproc->q6v5);
168362306a36Sopenharmony_ci}
168462306a36Sopenharmony_ci
168562306a36Sopenharmony_cistatic const struct rproc_ops q6v5_ops = {
168662306a36Sopenharmony_ci	.start = q6v5_start,
168762306a36Sopenharmony_ci	.stop = q6v5_stop,
168862306a36Sopenharmony_ci	.parse_fw = qcom_q6v5_register_dump_segments,
168962306a36Sopenharmony_ci	.load = q6v5_load,
169062306a36Sopenharmony_ci	.panic = q6v5_panic,
169162306a36Sopenharmony_ci};
169262306a36Sopenharmony_ci
169362306a36Sopenharmony_cistatic void qcom_msa_handover(struct qcom_q6v5 *q6v5)
169462306a36Sopenharmony_ci{
169562306a36Sopenharmony_ci	struct q6v5 *qproc = container_of(q6v5, struct q6v5, q6v5);
169662306a36Sopenharmony_ci
169762306a36Sopenharmony_ci	q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
169862306a36Sopenharmony_ci			 qproc->proxy_clk_count);
169962306a36Sopenharmony_ci	q6v5_regulator_disable(qproc, qproc->proxy_regs,
170062306a36Sopenharmony_ci			       qproc->proxy_reg_count);
170162306a36Sopenharmony_ci	q6v5_regulator_disable(qproc, qproc->fallback_proxy_regs,
170262306a36Sopenharmony_ci			       qproc->fallback_proxy_reg_count);
170362306a36Sopenharmony_ci	q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
170462306a36Sopenharmony_ci}
170562306a36Sopenharmony_ci
170662306a36Sopenharmony_cistatic int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
170762306a36Sopenharmony_ci{
170862306a36Sopenharmony_ci	struct of_phandle_args args;
170962306a36Sopenharmony_ci	int halt_cell_cnt = 3;
171062306a36Sopenharmony_ci	int ret;
171162306a36Sopenharmony_ci
171262306a36Sopenharmony_ci	qproc->reg_base = devm_platform_ioremap_resource_byname(pdev, "qdsp6");
171362306a36Sopenharmony_ci	if (IS_ERR(qproc->reg_base))
171462306a36Sopenharmony_ci		return PTR_ERR(qproc->reg_base);
171562306a36Sopenharmony_ci
171662306a36Sopenharmony_ci	qproc->rmb_base = devm_platform_ioremap_resource_byname(pdev, "rmb");
171762306a36Sopenharmony_ci	if (IS_ERR(qproc->rmb_base))
171862306a36Sopenharmony_ci		return PTR_ERR(qproc->rmb_base);
171962306a36Sopenharmony_ci
172062306a36Sopenharmony_ci	if (qproc->has_vq6)
172162306a36Sopenharmony_ci		halt_cell_cnt++;
172262306a36Sopenharmony_ci
172362306a36Sopenharmony_ci	ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
172462306a36Sopenharmony_ci					       "qcom,halt-regs", halt_cell_cnt, 0, &args);
172562306a36Sopenharmony_ci	if (ret < 0) {
172662306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
172762306a36Sopenharmony_ci		return -EINVAL;
172862306a36Sopenharmony_ci	}
172962306a36Sopenharmony_ci
173062306a36Sopenharmony_ci	qproc->halt_map = syscon_node_to_regmap(args.np);
173162306a36Sopenharmony_ci	of_node_put(args.np);
173262306a36Sopenharmony_ci	if (IS_ERR(qproc->halt_map))
173362306a36Sopenharmony_ci		return PTR_ERR(qproc->halt_map);
173462306a36Sopenharmony_ci
173562306a36Sopenharmony_ci	qproc->halt_q6 = args.args[0];
173662306a36Sopenharmony_ci	qproc->halt_modem = args.args[1];
173762306a36Sopenharmony_ci	qproc->halt_nc = args.args[2];
173862306a36Sopenharmony_ci
173962306a36Sopenharmony_ci	if (qproc->has_vq6)
174062306a36Sopenharmony_ci		qproc->halt_vq6 = args.args[3];
174162306a36Sopenharmony_ci
174262306a36Sopenharmony_ci	if (qproc->has_qaccept_regs) {
174362306a36Sopenharmony_ci		ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
174462306a36Sopenharmony_ci						       "qcom,qaccept-regs",
174562306a36Sopenharmony_ci						       3, 0, &args);
174662306a36Sopenharmony_ci		if (ret < 0) {
174762306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to parse qaccept-regs\n");
174862306a36Sopenharmony_ci			return -EINVAL;
174962306a36Sopenharmony_ci		}
175062306a36Sopenharmony_ci
175162306a36Sopenharmony_ci		qproc->qaccept_mdm = args.args[0];
175262306a36Sopenharmony_ci		qproc->qaccept_cx = args.args[1];
175362306a36Sopenharmony_ci		qproc->qaccept_axi = args.args[2];
175462306a36Sopenharmony_ci	}
175562306a36Sopenharmony_ci
175662306a36Sopenharmony_ci	if (qproc->has_ext_cntl_regs) {
175762306a36Sopenharmony_ci		ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
175862306a36Sopenharmony_ci						       "qcom,ext-regs",
175962306a36Sopenharmony_ci						       2, 0, &args);
176062306a36Sopenharmony_ci		if (ret < 0) {
176162306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to parse ext-regs index 0\n");
176262306a36Sopenharmony_ci			return -EINVAL;
176362306a36Sopenharmony_ci		}
176462306a36Sopenharmony_ci
176562306a36Sopenharmony_ci		qproc->conn_map = syscon_node_to_regmap(args.np);
176662306a36Sopenharmony_ci		of_node_put(args.np);
176762306a36Sopenharmony_ci		if (IS_ERR(qproc->conn_map))
176862306a36Sopenharmony_ci			return PTR_ERR(qproc->conn_map);
176962306a36Sopenharmony_ci
177062306a36Sopenharmony_ci		qproc->force_clk_on = args.args[0];
177162306a36Sopenharmony_ci		qproc->rscc_disable = args.args[1];
177262306a36Sopenharmony_ci
177362306a36Sopenharmony_ci		ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
177462306a36Sopenharmony_ci						       "qcom,ext-regs",
177562306a36Sopenharmony_ci						       2, 1, &args);
177662306a36Sopenharmony_ci		if (ret < 0) {
177762306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to parse ext-regs index 1\n");
177862306a36Sopenharmony_ci			return -EINVAL;
177962306a36Sopenharmony_ci		}
178062306a36Sopenharmony_ci
178162306a36Sopenharmony_ci		qproc->axim1_clk_off = args.args[0];
178262306a36Sopenharmony_ci		qproc->crypto_clk_off = args.args[1];
178362306a36Sopenharmony_ci	}
178462306a36Sopenharmony_ci
178562306a36Sopenharmony_ci	if (qproc->has_spare_reg) {
178662306a36Sopenharmony_ci		ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
178762306a36Sopenharmony_ci						       "qcom,spare-regs",
178862306a36Sopenharmony_ci						       1, 0, &args);
178962306a36Sopenharmony_ci		if (ret < 0) {
179062306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to parse spare-regs\n");
179162306a36Sopenharmony_ci			return -EINVAL;
179262306a36Sopenharmony_ci		}
179362306a36Sopenharmony_ci
179462306a36Sopenharmony_ci		qproc->conn_map = syscon_node_to_regmap(args.np);
179562306a36Sopenharmony_ci		of_node_put(args.np);
179662306a36Sopenharmony_ci		if (IS_ERR(qproc->conn_map))
179762306a36Sopenharmony_ci			return PTR_ERR(qproc->conn_map);
179862306a36Sopenharmony_ci
179962306a36Sopenharmony_ci		qproc->conn_box = args.args[0];
180062306a36Sopenharmony_ci	}
180162306a36Sopenharmony_ci
180262306a36Sopenharmony_ci	return 0;
180362306a36Sopenharmony_ci}
180462306a36Sopenharmony_ci
180562306a36Sopenharmony_cistatic int q6v5_init_clocks(struct device *dev, struct clk **clks,
180662306a36Sopenharmony_ci		char **clk_names)
180762306a36Sopenharmony_ci{
180862306a36Sopenharmony_ci	int i;
180962306a36Sopenharmony_ci
181062306a36Sopenharmony_ci	if (!clk_names)
181162306a36Sopenharmony_ci		return 0;
181262306a36Sopenharmony_ci
181362306a36Sopenharmony_ci	for (i = 0; clk_names[i]; i++) {
181462306a36Sopenharmony_ci		clks[i] = devm_clk_get(dev, clk_names[i]);
181562306a36Sopenharmony_ci		if (IS_ERR(clks[i])) {
181662306a36Sopenharmony_ci			int rc = PTR_ERR(clks[i]);
181762306a36Sopenharmony_ci
181862306a36Sopenharmony_ci			if (rc != -EPROBE_DEFER)
181962306a36Sopenharmony_ci				dev_err(dev, "Failed to get %s clock\n",
182062306a36Sopenharmony_ci					clk_names[i]);
182162306a36Sopenharmony_ci			return rc;
182262306a36Sopenharmony_ci		}
182362306a36Sopenharmony_ci	}
182462306a36Sopenharmony_ci
182562306a36Sopenharmony_ci	return i;
182662306a36Sopenharmony_ci}
182762306a36Sopenharmony_ci
182862306a36Sopenharmony_cistatic int q6v5_pds_attach(struct device *dev, struct device **devs,
182962306a36Sopenharmony_ci			   char **pd_names)
183062306a36Sopenharmony_ci{
183162306a36Sopenharmony_ci	size_t num_pds = 0;
183262306a36Sopenharmony_ci	int ret;
183362306a36Sopenharmony_ci	int i;
183462306a36Sopenharmony_ci
183562306a36Sopenharmony_ci	if (!pd_names)
183662306a36Sopenharmony_ci		return 0;
183762306a36Sopenharmony_ci
183862306a36Sopenharmony_ci	while (pd_names[num_pds])
183962306a36Sopenharmony_ci		num_pds++;
184062306a36Sopenharmony_ci
184162306a36Sopenharmony_ci	for (i = 0; i < num_pds; i++) {
184262306a36Sopenharmony_ci		devs[i] = dev_pm_domain_attach_by_name(dev, pd_names[i]);
184362306a36Sopenharmony_ci		if (IS_ERR_OR_NULL(devs[i])) {
184462306a36Sopenharmony_ci			ret = PTR_ERR(devs[i]) ? : -ENODATA;
184562306a36Sopenharmony_ci			goto unroll_attach;
184662306a36Sopenharmony_ci		}
184762306a36Sopenharmony_ci	}
184862306a36Sopenharmony_ci
184962306a36Sopenharmony_ci	return num_pds;
185062306a36Sopenharmony_ci
185162306a36Sopenharmony_ciunroll_attach:
185262306a36Sopenharmony_ci	for (i--; i >= 0; i--)
185362306a36Sopenharmony_ci		dev_pm_domain_detach(devs[i], false);
185462306a36Sopenharmony_ci
185562306a36Sopenharmony_ci	return ret;
185662306a36Sopenharmony_ci}
185762306a36Sopenharmony_ci
185862306a36Sopenharmony_cistatic void q6v5_pds_detach(struct q6v5 *qproc, struct device **pds,
185962306a36Sopenharmony_ci			    size_t pd_count)
186062306a36Sopenharmony_ci{
186162306a36Sopenharmony_ci	int i;
186262306a36Sopenharmony_ci
186362306a36Sopenharmony_ci	for (i = 0; i < pd_count; i++)
186462306a36Sopenharmony_ci		dev_pm_domain_detach(pds[i], false);
186562306a36Sopenharmony_ci}
186662306a36Sopenharmony_ci
186762306a36Sopenharmony_cistatic int q6v5_init_reset(struct q6v5 *qproc)
186862306a36Sopenharmony_ci{
186962306a36Sopenharmony_ci	qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev,
187062306a36Sopenharmony_ci							      "mss_restart");
187162306a36Sopenharmony_ci	if (IS_ERR(qproc->mss_restart)) {
187262306a36Sopenharmony_ci		dev_err(qproc->dev, "failed to acquire mss restart\n");
187362306a36Sopenharmony_ci		return PTR_ERR(qproc->mss_restart);
187462306a36Sopenharmony_ci	}
187562306a36Sopenharmony_ci
187662306a36Sopenharmony_ci	if (qproc->has_alt_reset || qproc->has_spare_reg || qproc->has_ext_cntl_regs) {
187762306a36Sopenharmony_ci		qproc->pdc_reset = devm_reset_control_get_exclusive(qproc->dev,
187862306a36Sopenharmony_ci								    "pdc_reset");
187962306a36Sopenharmony_ci		if (IS_ERR(qproc->pdc_reset)) {
188062306a36Sopenharmony_ci			dev_err(qproc->dev, "failed to acquire pdc reset\n");
188162306a36Sopenharmony_ci			return PTR_ERR(qproc->pdc_reset);
188262306a36Sopenharmony_ci		}
188362306a36Sopenharmony_ci	}
188462306a36Sopenharmony_ci
188562306a36Sopenharmony_ci	return 0;
188662306a36Sopenharmony_ci}
188762306a36Sopenharmony_ci
188862306a36Sopenharmony_cistatic int q6v5_alloc_memory_region(struct q6v5 *qproc)
188962306a36Sopenharmony_ci{
189062306a36Sopenharmony_ci	struct device_node *child;
189162306a36Sopenharmony_ci	struct reserved_mem *rmem;
189262306a36Sopenharmony_ci	struct device_node *node;
189362306a36Sopenharmony_ci
189462306a36Sopenharmony_ci	/*
189562306a36Sopenharmony_ci	 * In the absence of mba/mpss sub-child, extract the mba and mpss
189662306a36Sopenharmony_ci	 * reserved memory regions from device's memory-region property.
189762306a36Sopenharmony_ci	 */
189862306a36Sopenharmony_ci	child = of_get_child_by_name(qproc->dev->of_node, "mba");
189962306a36Sopenharmony_ci	if (!child) {
190062306a36Sopenharmony_ci		node = of_parse_phandle(qproc->dev->of_node,
190162306a36Sopenharmony_ci					"memory-region", 0);
190262306a36Sopenharmony_ci	} else {
190362306a36Sopenharmony_ci		node = of_parse_phandle(child, "memory-region", 0);
190462306a36Sopenharmony_ci		of_node_put(child);
190562306a36Sopenharmony_ci	}
190662306a36Sopenharmony_ci
190762306a36Sopenharmony_ci	if (!node) {
190862306a36Sopenharmony_ci		dev_err(qproc->dev, "no mba memory-region specified\n");
190962306a36Sopenharmony_ci		return -EINVAL;
191062306a36Sopenharmony_ci	}
191162306a36Sopenharmony_ci
191262306a36Sopenharmony_ci	rmem = of_reserved_mem_lookup(node);
191362306a36Sopenharmony_ci	of_node_put(node);
191462306a36Sopenharmony_ci	if (!rmem) {
191562306a36Sopenharmony_ci		dev_err(qproc->dev, "unable to resolve mba region\n");
191662306a36Sopenharmony_ci		return -EINVAL;
191762306a36Sopenharmony_ci	}
191862306a36Sopenharmony_ci
191962306a36Sopenharmony_ci	qproc->mba_phys = rmem->base;
192062306a36Sopenharmony_ci	qproc->mba_size = rmem->size;
192162306a36Sopenharmony_ci
192262306a36Sopenharmony_ci	if (!child) {
192362306a36Sopenharmony_ci		node = of_parse_phandle(qproc->dev->of_node,
192462306a36Sopenharmony_ci					"memory-region", 1);
192562306a36Sopenharmony_ci	} else {
192662306a36Sopenharmony_ci		child = of_get_child_by_name(qproc->dev->of_node, "mpss");
192762306a36Sopenharmony_ci		node = of_parse_phandle(child, "memory-region", 0);
192862306a36Sopenharmony_ci		of_node_put(child);
192962306a36Sopenharmony_ci	}
193062306a36Sopenharmony_ci
193162306a36Sopenharmony_ci	if (!node) {
193262306a36Sopenharmony_ci		dev_err(qproc->dev, "no mpss memory-region specified\n");
193362306a36Sopenharmony_ci		return -EINVAL;
193462306a36Sopenharmony_ci	}
193562306a36Sopenharmony_ci
193662306a36Sopenharmony_ci	rmem = of_reserved_mem_lookup(node);
193762306a36Sopenharmony_ci	of_node_put(node);
193862306a36Sopenharmony_ci	if (!rmem) {
193962306a36Sopenharmony_ci		dev_err(qproc->dev, "unable to resolve mpss region\n");
194062306a36Sopenharmony_ci		return -EINVAL;
194162306a36Sopenharmony_ci	}
194262306a36Sopenharmony_ci
194362306a36Sopenharmony_ci	qproc->mpss_phys = qproc->mpss_reloc = rmem->base;
194462306a36Sopenharmony_ci	qproc->mpss_size = rmem->size;
194562306a36Sopenharmony_ci
194662306a36Sopenharmony_ci	if (!child) {
194762306a36Sopenharmony_ci		node = of_parse_phandle(qproc->dev->of_node, "memory-region", 2);
194862306a36Sopenharmony_ci	} else {
194962306a36Sopenharmony_ci		child = of_get_child_by_name(qproc->dev->of_node, "metadata");
195062306a36Sopenharmony_ci		node = of_parse_phandle(child, "memory-region", 0);
195162306a36Sopenharmony_ci		of_node_put(child);
195262306a36Sopenharmony_ci	}
195362306a36Sopenharmony_ci
195462306a36Sopenharmony_ci	if (!node)
195562306a36Sopenharmony_ci		return 0;
195662306a36Sopenharmony_ci
195762306a36Sopenharmony_ci	rmem = of_reserved_mem_lookup(node);
195862306a36Sopenharmony_ci	if (!rmem) {
195962306a36Sopenharmony_ci		dev_err(qproc->dev, "unable to resolve metadata region\n");
196062306a36Sopenharmony_ci		return -EINVAL;
196162306a36Sopenharmony_ci	}
196262306a36Sopenharmony_ci
196362306a36Sopenharmony_ci	qproc->mdata_phys = rmem->base;
196462306a36Sopenharmony_ci	qproc->mdata_size = rmem->size;
196562306a36Sopenharmony_ci
196662306a36Sopenharmony_ci	return 0;
196762306a36Sopenharmony_ci}
196862306a36Sopenharmony_ci
196962306a36Sopenharmony_cistatic int q6v5_probe(struct platform_device *pdev)
197062306a36Sopenharmony_ci{
197162306a36Sopenharmony_ci	const struct rproc_hexagon_res *desc;
197262306a36Sopenharmony_ci	struct device_node *node;
197362306a36Sopenharmony_ci	struct q6v5 *qproc;
197462306a36Sopenharmony_ci	struct rproc *rproc;
197562306a36Sopenharmony_ci	const char *mba_image;
197662306a36Sopenharmony_ci	int ret;
197762306a36Sopenharmony_ci
197862306a36Sopenharmony_ci	desc = of_device_get_match_data(&pdev->dev);
197962306a36Sopenharmony_ci	if (!desc)
198062306a36Sopenharmony_ci		return -EINVAL;
198162306a36Sopenharmony_ci
198262306a36Sopenharmony_ci	if (desc->need_mem_protection && !qcom_scm_is_available())
198362306a36Sopenharmony_ci		return -EPROBE_DEFER;
198462306a36Sopenharmony_ci
198562306a36Sopenharmony_ci	mba_image = desc->hexagon_mba_image;
198662306a36Sopenharmony_ci	ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
198762306a36Sopenharmony_ci					    0, &mba_image);
198862306a36Sopenharmony_ci	if (ret < 0 && ret != -EINVAL) {
198962306a36Sopenharmony_ci		dev_err(&pdev->dev, "unable to read mba firmware-name\n");
199062306a36Sopenharmony_ci		return ret;
199162306a36Sopenharmony_ci	}
199262306a36Sopenharmony_ci
199362306a36Sopenharmony_ci	rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
199462306a36Sopenharmony_ci			    mba_image, sizeof(*qproc));
199562306a36Sopenharmony_ci	if (!rproc) {
199662306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to allocate rproc\n");
199762306a36Sopenharmony_ci		return -ENOMEM;
199862306a36Sopenharmony_ci	}
199962306a36Sopenharmony_ci
200062306a36Sopenharmony_ci	rproc->auto_boot = false;
200162306a36Sopenharmony_ci	rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);
200262306a36Sopenharmony_ci
200362306a36Sopenharmony_ci	qproc = rproc->priv;
200462306a36Sopenharmony_ci	qproc->dev = &pdev->dev;
200562306a36Sopenharmony_ci	qproc->rproc = rproc;
200662306a36Sopenharmony_ci	qproc->hexagon_mdt_image = "modem.mdt";
200762306a36Sopenharmony_ci	ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
200862306a36Sopenharmony_ci					    1, &qproc->hexagon_mdt_image);
200962306a36Sopenharmony_ci	if (ret < 0 && ret != -EINVAL) {
201062306a36Sopenharmony_ci		dev_err(&pdev->dev, "unable to read mpss firmware-name\n");
201162306a36Sopenharmony_ci		goto free_rproc;
201262306a36Sopenharmony_ci	}
201362306a36Sopenharmony_ci
201462306a36Sopenharmony_ci	platform_set_drvdata(pdev, qproc);
201562306a36Sopenharmony_ci
201662306a36Sopenharmony_ci	qproc->has_qaccept_regs = desc->has_qaccept_regs;
201762306a36Sopenharmony_ci	qproc->has_ext_cntl_regs = desc->has_ext_cntl_regs;
201862306a36Sopenharmony_ci	qproc->has_vq6 = desc->has_vq6;
201962306a36Sopenharmony_ci	qproc->has_spare_reg = desc->has_spare_reg;
202062306a36Sopenharmony_ci	ret = q6v5_init_mem(qproc, pdev);
202162306a36Sopenharmony_ci	if (ret)
202262306a36Sopenharmony_ci		goto free_rproc;
202362306a36Sopenharmony_ci
202462306a36Sopenharmony_ci	ret = q6v5_alloc_memory_region(qproc);
202562306a36Sopenharmony_ci	if (ret)
202662306a36Sopenharmony_ci		goto free_rproc;
202762306a36Sopenharmony_ci
202862306a36Sopenharmony_ci	ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
202962306a36Sopenharmony_ci			       desc->proxy_clk_names);
203062306a36Sopenharmony_ci	if (ret < 0) {
203162306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
203262306a36Sopenharmony_ci		goto free_rproc;
203362306a36Sopenharmony_ci	}
203462306a36Sopenharmony_ci	qproc->proxy_clk_count = ret;
203562306a36Sopenharmony_ci
203662306a36Sopenharmony_ci	ret = q6v5_init_clocks(&pdev->dev, qproc->reset_clks,
203762306a36Sopenharmony_ci			       desc->reset_clk_names);
203862306a36Sopenharmony_ci	if (ret < 0) {
203962306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to get reset clocks.\n");
204062306a36Sopenharmony_ci		goto free_rproc;
204162306a36Sopenharmony_ci	}
204262306a36Sopenharmony_ci	qproc->reset_clk_count = ret;
204362306a36Sopenharmony_ci
204462306a36Sopenharmony_ci	ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
204562306a36Sopenharmony_ci			       desc->active_clk_names);
204662306a36Sopenharmony_ci	if (ret < 0) {
204762306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to get active clocks.\n");
204862306a36Sopenharmony_ci		goto free_rproc;
204962306a36Sopenharmony_ci	}
205062306a36Sopenharmony_ci	qproc->active_clk_count = ret;
205162306a36Sopenharmony_ci
205262306a36Sopenharmony_ci	ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
205362306a36Sopenharmony_ci				  desc->proxy_supply);
205462306a36Sopenharmony_ci	if (ret < 0) {
205562306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
205662306a36Sopenharmony_ci		goto free_rproc;
205762306a36Sopenharmony_ci	}
205862306a36Sopenharmony_ci	qproc->proxy_reg_count = ret;
205962306a36Sopenharmony_ci
206062306a36Sopenharmony_ci	ret = q6v5_regulator_init(&pdev->dev,  qproc->active_regs,
206162306a36Sopenharmony_ci				  desc->active_supply);
206262306a36Sopenharmony_ci	if (ret < 0) {
206362306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to get active regulators.\n");
206462306a36Sopenharmony_ci		goto free_rproc;
206562306a36Sopenharmony_ci	}
206662306a36Sopenharmony_ci	qproc->active_reg_count = ret;
206762306a36Sopenharmony_ci
206862306a36Sopenharmony_ci	ret = q6v5_pds_attach(&pdev->dev, qproc->proxy_pds,
206962306a36Sopenharmony_ci			      desc->proxy_pd_names);
207062306a36Sopenharmony_ci	/* Fallback to regulators for old device trees */
207162306a36Sopenharmony_ci	if (ret == -ENODATA && desc->fallback_proxy_supply) {
207262306a36Sopenharmony_ci		ret = q6v5_regulator_init(&pdev->dev,
207362306a36Sopenharmony_ci					  qproc->fallback_proxy_regs,
207462306a36Sopenharmony_ci					  desc->fallback_proxy_supply);
207562306a36Sopenharmony_ci		if (ret < 0) {
207662306a36Sopenharmony_ci			dev_err(&pdev->dev, "Failed to get fallback proxy regulators.\n");
207762306a36Sopenharmony_ci			goto free_rproc;
207862306a36Sopenharmony_ci		}
207962306a36Sopenharmony_ci		qproc->fallback_proxy_reg_count = ret;
208062306a36Sopenharmony_ci	} else if (ret < 0) {
208162306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to init power domains\n");
208262306a36Sopenharmony_ci		goto free_rproc;
208362306a36Sopenharmony_ci	} else {
208462306a36Sopenharmony_ci		qproc->proxy_pd_count = ret;
208562306a36Sopenharmony_ci	}
208662306a36Sopenharmony_ci
208762306a36Sopenharmony_ci	qproc->has_alt_reset = desc->has_alt_reset;
208862306a36Sopenharmony_ci	ret = q6v5_init_reset(qproc);
208962306a36Sopenharmony_ci	if (ret)
209062306a36Sopenharmony_ci		goto detach_proxy_pds;
209162306a36Sopenharmony_ci
209262306a36Sopenharmony_ci	qproc->version = desc->version;
209362306a36Sopenharmony_ci	qproc->need_mem_protection = desc->need_mem_protection;
209462306a36Sopenharmony_ci	qproc->has_mba_logs = desc->has_mba_logs;
209562306a36Sopenharmony_ci
209662306a36Sopenharmony_ci	ret = qcom_q6v5_init(&qproc->q6v5, pdev, rproc, MPSS_CRASH_REASON_SMEM, "modem",
209762306a36Sopenharmony_ci			     qcom_msa_handover);
209862306a36Sopenharmony_ci	if (ret)
209962306a36Sopenharmony_ci		goto detach_proxy_pds;
210062306a36Sopenharmony_ci
210162306a36Sopenharmony_ci	qproc->mpss_perm = BIT(QCOM_SCM_VMID_HLOS);
210262306a36Sopenharmony_ci	qproc->mba_perm = BIT(QCOM_SCM_VMID_HLOS);
210362306a36Sopenharmony_ci	qcom_add_glink_subdev(rproc, &qproc->glink_subdev, "mpss");
210462306a36Sopenharmony_ci	qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
210562306a36Sopenharmony_ci	qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss");
210662306a36Sopenharmony_ci	qproc->sysmon = qcom_add_sysmon_subdev(rproc, "modem", 0x12);
210762306a36Sopenharmony_ci	if (IS_ERR(qproc->sysmon)) {
210862306a36Sopenharmony_ci		ret = PTR_ERR(qproc->sysmon);
210962306a36Sopenharmony_ci		goto remove_subdevs;
211062306a36Sopenharmony_ci	}
211162306a36Sopenharmony_ci
211262306a36Sopenharmony_ci	ret = rproc_add(rproc);
211362306a36Sopenharmony_ci	if (ret)
211462306a36Sopenharmony_ci		goto remove_sysmon_subdev;
211562306a36Sopenharmony_ci
211662306a36Sopenharmony_ci	node = of_get_compatible_child(pdev->dev.of_node, "qcom,bam-dmux");
211762306a36Sopenharmony_ci	qproc->bam_dmux = of_platform_device_create(node, NULL, &pdev->dev);
211862306a36Sopenharmony_ci	of_node_put(node);
211962306a36Sopenharmony_ci
212062306a36Sopenharmony_ci	return 0;
212162306a36Sopenharmony_ci
212262306a36Sopenharmony_ciremove_sysmon_subdev:
212362306a36Sopenharmony_ci	qcom_remove_sysmon_subdev(qproc->sysmon);
212462306a36Sopenharmony_ciremove_subdevs:
212562306a36Sopenharmony_ci	qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev);
212662306a36Sopenharmony_ci	qcom_remove_smd_subdev(rproc, &qproc->smd_subdev);
212762306a36Sopenharmony_ci	qcom_remove_glink_subdev(rproc, &qproc->glink_subdev);
212862306a36Sopenharmony_cidetach_proxy_pds:
212962306a36Sopenharmony_ci	q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
213062306a36Sopenharmony_cifree_rproc:
213162306a36Sopenharmony_ci	rproc_free(rproc);
213262306a36Sopenharmony_ci
213362306a36Sopenharmony_ci	return ret;
213462306a36Sopenharmony_ci}
213562306a36Sopenharmony_ci
213662306a36Sopenharmony_cistatic void q6v5_remove(struct platform_device *pdev)
213762306a36Sopenharmony_ci{
213862306a36Sopenharmony_ci	struct q6v5 *qproc = platform_get_drvdata(pdev);
213962306a36Sopenharmony_ci	struct rproc *rproc = qproc->rproc;
214062306a36Sopenharmony_ci
214162306a36Sopenharmony_ci	if (qproc->bam_dmux)
214262306a36Sopenharmony_ci		of_platform_device_destroy(&qproc->bam_dmux->dev, NULL);
214362306a36Sopenharmony_ci	rproc_del(rproc);
214462306a36Sopenharmony_ci
214562306a36Sopenharmony_ci	qcom_q6v5_deinit(&qproc->q6v5);
214662306a36Sopenharmony_ci	qcom_remove_sysmon_subdev(qproc->sysmon);
214762306a36Sopenharmony_ci	qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev);
214862306a36Sopenharmony_ci	qcom_remove_smd_subdev(rproc, &qproc->smd_subdev);
214962306a36Sopenharmony_ci	qcom_remove_glink_subdev(rproc, &qproc->glink_subdev);
215062306a36Sopenharmony_ci
215162306a36Sopenharmony_ci	q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
215262306a36Sopenharmony_ci
215362306a36Sopenharmony_ci	rproc_free(rproc);
215462306a36Sopenharmony_ci}
215562306a36Sopenharmony_ci
215662306a36Sopenharmony_cistatic const struct rproc_hexagon_res sc7180_mss = {
215762306a36Sopenharmony_ci	.hexagon_mba_image = "mba.mbn",
215862306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
215962306a36Sopenharmony_ci		"xo",
216062306a36Sopenharmony_ci		NULL
216162306a36Sopenharmony_ci	},
216262306a36Sopenharmony_ci	.reset_clk_names = (char*[]){
216362306a36Sopenharmony_ci		"iface",
216462306a36Sopenharmony_ci		"bus",
216562306a36Sopenharmony_ci		"snoc_axi",
216662306a36Sopenharmony_ci		NULL
216762306a36Sopenharmony_ci	},
216862306a36Sopenharmony_ci	.active_clk_names = (char*[]){
216962306a36Sopenharmony_ci		"mnoc_axi",
217062306a36Sopenharmony_ci		"nav",
217162306a36Sopenharmony_ci		NULL
217262306a36Sopenharmony_ci	},
217362306a36Sopenharmony_ci	.proxy_pd_names = (char*[]){
217462306a36Sopenharmony_ci		"cx",
217562306a36Sopenharmony_ci		"mx",
217662306a36Sopenharmony_ci		"mss",
217762306a36Sopenharmony_ci		NULL
217862306a36Sopenharmony_ci	},
217962306a36Sopenharmony_ci	.need_mem_protection = true,
218062306a36Sopenharmony_ci	.has_alt_reset = false,
218162306a36Sopenharmony_ci	.has_mba_logs = true,
218262306a36Sopenharmony_ci	.has_spare_reg = true,
218362306a36Sopenharmony_ci	.has_qaccept_regs = false,
218462306a36Sopenharmony_ci	.has_ext_cntl_regs = false,
218562306a36Sopenharmony_ci	.has_vq6 = false,
218662306a36Sopenharmony_ci	.version = MSS_SC7180,
218762306a36Sopenharmony_ci};
218862306a36Sopenharmony_ci
218962306a36Sopenharmony_cistatic const struct rproc_hexagon_res sc7280_mss = {
219062306a36Sopenharmony_ci	.hexagon_mba_image = "mba.mbn",
219162306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
219262306a36Sopenharmony_ci		"xo",
219362306a36Sopenharmony_ci		"pka",
219462306a36Sopenharmony_ci		NULL
219562306a36Sopenharmony_ci	},
219662306a36Sopenharmony_ci	.active_clk_names = (char*[]){
219762306a36Sopenharmony_ci		"iface",
219862306a36Sopenharmony_ci		"offline",
219962306a36Sopenharmony_ci		"snoc_axi",
220062306a36Sopenharmony_ci		NULL
220162306a36Sopenharmony_ci	},
220262306a36Sopenharmony_ci	.proxy_pd_names = (char*[]){
220362306a36Sopenharmony_ci		"cx",
220462306a36Sopenharmony_ci		"mss",
220562306a36Sopenharmony_ci		NULL
220662306a36Sopenharmony_ci	},
220762306a36Sopenharmony_ci	.need_mem_protection = true,
220862306a36Sopenharmony_ci	.has_alt_reset = false,
220962306a36Sopenharmony_ci	.has_mba_logs = true,
221062306a36Sopenharmony_ci	.has_spare_reg = false,
221162306a36Sopenharmony_ci	.has_qaccept_regs = true,
221262306a36Sopenharmony_ci	.has_ext_cntl_regs = true,
221362306a36Sopenharmony_ci	.has_vq6 = true,
221462306a36Sopenharmony_ci	.version = MSS_SC7280,
221562306a36Sopenharmony_ci};
221662306a36Sopenharmony_ci
221762306a36Sopenharmony_cistatic const struct rproc_hexagon_res sdm660_mss = {
221862306a36Sopenharmony_ci	.hexagon_mba_image = "mba.mbn",
221962306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
222062306a36Sopenharmony_ci			"xo",
222162306a36Sopenharmony_ci			"qdss",
222262306a36Sopenharmony_ci			"mem",
222362306a36Sopenharmony_ci			NULL
222462306a36Sopenharmony_ci	},
222562306a36Sopenharmony_ci	.active_clk_names = (char*[]){
222662306a36Sopenharmony_ci			"iface",
222762306a36Sopenharmony_ci			"bus",
222862306a36Sopenharmony_ci			"gpll0_mss",
222962306a36Sopenharmony_ci			"mnoc_axi",
223062306a36Sopenharmony_ci			"snoc_axi",
223162306a36Sopenharmony_ci			NULL
223262306a36Sopenharmony_ci	},
223362306a36Sopenharmony_ci	.proxy_pd_names = (char*[]){
223462306a36Sopenharmony_ci			"cx",
223562306a36Sopenharmony_ci			"mx",
223662306a36Sopenharmony_ci			NULL
223762306a36Sopenharmony_ci	},
223862306a36Sopenharmony_ci	.need_mem_protection = true,
223962306a36Sopenharmony_ci	.has_alt_reset = false,
224062306a36Sopenharmony_ci	.has_mba_logs = false,
224162306a36Sopenharmony_ci	.has_spare_reg = false,
224262306a36Sopenharmony_ci	.has_qaccept_regs = false,
224362306a36Sopenharmony_ci	.has_ext_cntl_regs = false,
224462306a36Sopenharmony_ci	.has_vq6 = false,
224562306a36Sopenharmony_ci	.version = MSS_SDM660,
224662306a36Sopenharmony_ci};
224762306a36Sopenharmony_ci
224862306a36Sopenharmony_cistatic const struct rproc_hexagon_res sdm845_mss = {
224962306a36Sopenharmony_ci	.hexagon_mba_image = "mba.mbn",
225062306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
225162306a36Sopenharmony_ci			"xo",
225262306a36Sopenharmony_ci			"prng",
225362306a36Sopenharmony_ci			NULL
225462306a36Sopenharmony_ci	},
225562306a36Sopenharmony_ci	.reset_clk_names = (char*[]){
225662306a36Sopenharmony_ci			"iface",
225762306a36Sopenharmony_ci			"snoc_axi",
225862306a36Sopenharmony_ci			NULL
225962306a36Sopenharmony_ci	},
226062306a36Sopenharmony_ci	.active_clk_names = (char*[]){
226162306a36Sopenharmony_ci			"bus",
226262306a36Sopenharmony_ci			"mem",
226362306a36Sopenharmony_ci			"gpll0_mss",
226462306a36Sopenharmony_ci			"mnoc_axi",
226562306a36Sopenharmony_ci			NULL
226662306a36Sopenharmony_ci	},
226762306a36Sopenharmony_ci	.proxy_pd_names = (char*[]){
226862306a36Sopenharmony_ci			"cx",
226962306a36Sopenharmony_ci			"mx",
227062306a36Sopenharmony_ci			"mss",
227162306a36Sopenharmony_ci			NULL
227262306a36Sopenharmony_ci	},
227362306a36Sopenharmony_ci	.need_mem_protection = true,
227462306a36Sopenharmony_ci	.has_alt_reset = true,
227562306a36Sopenharmony_ci	.has_mba_logs = false,
227662306a36Sopenharmony_ci	.has_spare_reg = false,
227762306a36Sopenharmony_ci	.has_qaccept_regs = false,
227862306a36Sopenharmony_ci	.has_ext_cntl_regs = false,
227962306a36Sopenharmony_ci	.has_vq6 = false,
228062306a36Sopenharmony_ci	.version = MSS_SDM845,
228162306a36Sopenharmony_ci};
228262306a36Sopenharmony_ci
228362306a36Sopenharmony_cistatic const struct rproc_hexagon_res msm8998_mss = {
228462306a36Sopenharmony_ci	.hexagon_mba_image = "mba.mbn",
228562306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
228662306a36Sopenharmony_ci			"xo",
228762306a36Sopenharmony_ci			"qdss",
228862306a36Sopenharmony_ci			"mem",
228962306a36Sopenharmony_ci			NULL
229062306a36Sopenharmony_ci	},
229162306a36Sopenharmony_ci	.active_clk_names = (char*[]){
229262306a36Sopenharmony_ci			"iface",
229362306a36Sopenharmony_ci			"bus",
229462306a36Sopenharmony_ci			"gpll0_mss",
229562306a36Sopenharmony_ci			"mnoc_axi",
229662306a36Sopenharmony_ci			"snoc_axi",
229762306a36Sopenharmony_ci			NULL
229862306a36Sopenharmony_ci	},
229962306a36Sopenharmony_ci	.proxy_pd_names = (char*[]){
230062306a36Sopenharmony_ci			"cx",
230162306a36Sopenharmony_ci			"mx",
230262306a36Sopenharmony_ci			NULL
230362306a36Sopenharmony_ci	},
230462306a36Sopenharmony_ci	.need_mem_protection = true,
230562306a36Sopenharmony_ci	.has_alt_reset = false,
230662306a36Sopenharmony_ci	.has_mba_logs = false,
230762306a36Sopenharmony_ci	.has_spare_reg = false,
230862306a36Sopenharmony_ci	.has_qaccept_regs = false,
230962306a36Sopenharmony_ci	.has_ext_cntl_regs = false,
231062306a36Sopenharmony_ci	.has_vq6 = false,
231162306a36Sopenharmony_ci	.version = MSS_MSM8998,
231262306a36Sopenharmony_ci};
231362306a36Sopenharmony_ci
231462306a36Sopenharmony_cistatic const struct rproc_hexagon_res msm8996_mss = {
231562306a36Sopenharmony_ci	.hexagon_mba_image = "mba.mbn",
231662306a36Sopenharmony_ci	.proxy_supply = (struct qcom_mss_reg_res[]) {
231762306a36Sopenharmony_ci		{
231862306a36Sopenharmony_ci			.supply = "pll",
231962306a36Sopenharmony_ci			.uA = 100000,
232062306a36Sopenharmony_ci		},
232162306a36Sopenharmony_ci		{}
232262306a36Sopenharmony_ci	},
232362306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
232462306a36Sopenharmony_ci			"xo",
232562306a36Sopenharmony_ci			"pnoc",
232662306a36Sopenharmony_ci			"qdss",
232762306a36Sopenharmony_ci			NULL
232862306a36Sopenharmony_ci	},
232962306a36Sopenharmony_ci	.active_clk_names = (char*[]){
233062306a36Sopenharmony_ci			"iface",
233162306a36Sopenharmony_ci			"bus",
233262306a36Sopenharmony_ci			"mem",
233362306a36Sopenharmony_ci			"gpll0_mss",
233462306a36Sopenharmony_ci			"snoc_axi",
233562306a36Sopenharmony_ci			"mnoc_axi",
233662306a36Sopenharmony_ci			NULL
233762306a36Sopenharmony_ci	},
233862306a36Sopenharmony_ci	.proxy_pd_names = (char*[]){
233962306a36Sopenharmony_ci			"mx",
234062306a36Sopenharmony_ci			"cx",
234162306a36Sopenharmony_ci			NULL
234262306a36Sopenharmony_ci	},
234362306a36Sopenharmony_ci	.need_mem_protection = true,
234462306a36Sopenharmony_ci	.has_alt_reset = false,
234562306a36Sopenharmony_ci	.has_mba_logs = false,
234662306a36Sopenharmony_ci	.has_spare_reg = false,
234762306a36Sopenharmony_ci	.has_qaccept_regs = false,
234862306a36Sopenharmony_ci	.has_ext_cntl_regs = false,
234962306a36Sopenharmony_ci	.has_vq6 = false,
235062306a36Sopenharmony_ci	.version = MSS_MSM8996,
235162306a36Sopenharmony_ci};
235262306a36Sopenharmony_ci
235362306a36Sopenharmony_cistatic const struct rproc_hexagon_res msm8909_mss = {
235462306a36Sopenharmony_ci	.hexagon_mba_image = "mba.mbn",
235562306a36Sopenharmony_ci	.proxy_supply = (struct qcom_mss_reg_res[]) {
235662306a36Sopenharmony_ci		{
235762306a36Sopenharmony_ci			.supply = "pll",
235862306a36Sopenharmony_ci			.uA = 100000,
235962306a36Sopenharmony_ci		},
236062306a36Sopenharmony_ci		{}
236162306a36Sopenharmony_ci	},
236262306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
236362306a36Sopenharmony_ci		"xo",
236462306a36Sopenharmony_ci		NULL
236562306a36Sopenharmony_ci	},
236662306a36Sopenharmony_ci	.active_clk_names = (char*[]){
236762306a36Sopenharmony_ci		"iface",
236862306a36Sopenharmony_ci		"bus",
236962306a36Sopenharmony_ci		"mem",
237062306a36Sopenharmony_ci		NULL
237162306a36Sopenharmony_ci	},
237262306a36Sopenharmony_ci	.proxy_pd_names = (char*[]){
237362306a36Sopenharmony_ci		"mx",
237462306a36Sopenharmony_ci		"cx",
237562306a36Sopenharmony_ci		NULL
237662306a36Sopenharmony_ci	},
237762306a36Sopenharmony_ci	.need_mem_protection = false,
237862306a36Sopenharmony_ci	.has_alt_reset = false,
237962306a36Sopenharmony_ci	.has_mba_logs = false,
238062306a36Sopenharmony_ci	.has_spare_reg = false,
238162306a36Sopenharmony_ci	.has_qaccept_regs = false,
238262306a36Sopenharmony_ci	.has_ext_cntl_regs = false,
238362306a36Sopenharmony_ci	.has_vq6 = false,
238462306a36Sopenharmony_ci	.version = MSS_MSM8909,
238562306a36Sopenharmony_ci};
238662306a36Sopenharmony_ci
238762306a36Sopenharmony_cistatic const struct rproc_hexagon_res msm8916_mss = {
238862306a36Sopenharmony_ci	.hexagon_mba_image = "mba.mbn",
238962306a36Sopenharmony_ci	.proxy_supply = (struct qcom_mss_reg_res[]) {
239062306a36Sopenharmony_ci		{
239162306a36Sopenharmony_ci			.supply = "pll",
239262306a36Sopenharmony_ci			.uA = 100000,
239362306a36Sopenharmony_ci		},
239462306a36Sopenharmony_ci		{}
239562306a36Sopenharmony_ci	},
239662306a36Sopenharmony_ci	.fallback_proxy_supply = (struct qcom_mss_reg_res[]) {
239762306a36Sopenharmony_ci		{
239862306a36Sopenharmony_ci			.supply = "mx",
239962306a36Sopenharmony_ci			.uV = 1050000,
240062306a36Sopenharmony_ci		},
240162306a36Sopenharmony_ci		{
240262306a36Sopenharmony_ci			.supply = "cx",
240362306a36Sopenharmony_ci			.uA = 100000,
240462306a36Sopenharmony_ci		},
240562306a36Sopenharmony_ci		{}
240662306a36Sopenharmony_ci	},
240762306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
240862306a36Sopenharmony_ci		"xo",
240962306a36Sopenharmony_ci		NULL
241062306a36Sopenharmony_ci	},
241162306a36Sopenharmony_ci	.active_clk_names = (char*[]){
241262306a36Sopenharmony_ci		"iface",
241362306a36Sopenharmony_ci		"bus",
241462306a36Sopenharmony_ci		"mem",
241562306a36Sopenharmony_ci		NULL
241662306a36Sopenharmony_ci	},
241762306a36Sopenharmony_ci	.proxy_pd_names = (char*[]){
241862306a36Sopenharmony_ci		"mx",
241962306a36Sopenharmony_ci		"cx",
242062306a36Sopenharmony_ci		NULL
242162306a36Sopenharmony_ci	},
242262306a36Sopenharmony_ci	.need_mem_protection = false,
242362306a36Sopenharmony_ci	.has_alt_reset = false,
242462306a36Sopenharmony_ci	.has_mba_logs = false,
242562306a36Sopenharmony_ci	.has_spare_reg = false,
242662306a36Sopenharmony_ci	.has_qaccept_regs = false,
242762306a36Sopenharmony_ci	.has_ext_cntl_regs = false,
242862306a36Sopenharmony_ci	.has_vq6 = false,
242962306a36Sopenharmony_ci	.version = MSS_MSM8916,
243062306a36Sopenharmony_ci};
243162306a36Sopenharmony_ci
243262306a36Sopenharmony_cistatic const struct rproc_hexagon_res msm8953_mss = {
243362306a36Sopenharmony_ci	.hexagon_mba_image = "mba.mbn",
243462306a36Sopenharmony_ci	.proxy_supply = (struct qcom_mss_reg_res[]) {
243562306a36Sopenharmony_ci		{
243662306a36Sopenharmony_ci			.supply = "pll",
243762306a36Sopenharmony_ci			.uA = 100000,
243862306a36Sopenharmony_ci		},
243962306a36Sopenharmony_ci		{}
244062306a36Sopenharmony_ci	},
244162306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
244262306a36Sopenharmony_ci		"xo",
244362306a36Sopenharmony_ci		NULL
244462306a36Sopenharmony_ci	},
244562306a36Sopenharmony_ci	.active_clk_names = (char*[]){
244662306a36Sopenharmony_ci		"iface",
244762306a36Sopenharmony_ci		"bus",
244862306a36Sopenharmony_ci		"mem",
244962306a36Sopenharmony_ci		NULL
245062306a36Sopenharmony_ci	},
245162306a36Sopenharmony_ci	.proxy_pd_names = (char*[]) {
245262306a36Sopenharmony_ci		"cx",
245362306a36Sopenharmony_ci		"mx",
245462306a36Sopenharmony_ci		"mss",
245562306a36Sopenharmony_ci		NULL
245662306a36Sopenharmony_ci	},
245762306a36Sopenharmony_ci	.need_mem_protection = false,
245862306a36Sopenharmony_ci	.has_alt_reset = false,
245962306a36Sopenharmony_ci	.has_mba_logs = false,
246062306a36Sopenharmony_ci	.has_spare_reg = false,
246162306a36Sopenharmony_ci	.has_qaccept_regs = false,
246262306a36Sopenharmony_ci	.has_ext_cntl_regs = false,
246362306a36Sopenharmony_ci	.has_vq6 = false,
246462306a36Sopenharmony_ci	.version = MSS_MSM8953,
246562306a36Sopenharmony_ci};
246662306a36Sopenharmony_ci
246762306a36Sopenharmony_cistatic const struct rproc_hexagon_res msm8974_mss = {
246862306a36Sopenharmony_ci	.hexagon_mba_image = "mba.b00",
246962306a36Sopenharmony_ci	.proxy_supply = (struct qcom_mss_reg_res[]) {
247062306a36Sopenharmony_ci		{
247162306a36Sopenharmony_ci			.supply = "pll",
247262306a36Sopenharmony_ci			.uA = 100000,
247362306a36Sopenharmony_ci		},
247462306a36Sopenharmony_ci		{}
247562306a36Sopenharmony_ci	},
247662306a36Sopenharmony_ci	.fallback_proxy_supply = (struct qcom_mss_reg_res[]) {
247762306a36Sopenharmony_ci		{
247862306a36Sopenharmony_ci			.supply = "mx",
247962306a36Sopenharmony_ci			.uV = 1050000,
248062306a36Sopenharmony_ci		},
248162306a36Sopenharmony_ci		{
248262306a36Sopenharmony_ci			.supply = "cx",
248362306a36Sopenharmony_ci			.uA = 100000,
248462306a36Sopenharmony_ci		},
248562306a36Sopenharmony_ci		{}
248662306a36Sopenharmony_ci	},
248762306a36Sopenharmony_ci	.active_supply = (struct qcom_mss_reg_res[]) {
248862306a36Sopenharmony_ci		{
248962306a36Sopenharmony_ci			.supply = "mss",
249062306a36Sopenharmony_ci			.uV = 1050000,
249162306a36Sopenharmony_ci			.uA = 100000,
249262306a36Sopenharmony_ci		},
249362306a36Sopenharmony_ci		{}
249462306a36Sopenharmony_ci	},
249562306a36Sopenharmony_ci	.proxy_clk_names = (char*[]){
249662306a36Sopenharmony_ci		"xo",
249762306a36Sopenharmony_ci		NULL
249862306a36Sopenharmony_ci	},
249962306a36Sopenharmony_ci	.active_clk_names = (char*[]){
250062306a36Sopenharmony_ci		"iface",
250162306a36Sopenharmony_ci		"bus",
250262306a36Sopenharmony_ci		"mem",
250362306a36Sopenharmony_ci		NULL
250462306a36Sopenharmony_ci	},
250562306a36Sopenharmony_ci	.proxy_pd_names = (char*[]){
250662306a36Sopenharmony_ci		"mx",
250762306a36Sopenharmony_ci		"cx",
250862306a36Sopenharmony_ci		NULL
250962306a36Sopenharmony_ci	},
251062306a36Sopenharmony_ci	.need_mem_protection = false,
251162306a36Sopenharmony_ci	.has_alt_reset = false,
251262306a36Sopenharmony_ci	.has_mba_logs = false,
251362306a36Sopenharmony_ci	.has_spare_reg = false,
251462306a36Sopenharmony_ci	.has_qaccept_regs = false,
251562306a36Sopenharmony_ci	.has_ext_cntl_regs = false,
251662306a36Sopenharmony_ci	.has_vq6 = false,
251762306a36Sopenharmony_ci	.version = MSS_MSM8974,
251862306a36Sopenharmony_ci};
251962306a36Sopenharmony_ci
252062306a36Sopenharmony_cistatic const struct of_device_id q6v5_of_match[] = {
252162306a36Sopenharmony_ci	{ .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
252262306a36Sopenharmony_ci	{ .compatible = "qcom,msm8909-mss-pil", .data = &msm8909_mss},
252362306a36Sopenharmony_ci	{ .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
252462306a36Sopenharmony_ci	{ .compatible = "qcom,msm8953-mss-pil", .data = &msm8953_mss},
252562306a36Sopenharmony_ci	{ .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
252662306a36Sopenharmony_ci	{ .compatible = "qcom,msm8996-mss-pil", .data = &msm8996_mss},
252762306a36Sopenharmony_ci	{ .compatible = "qcom,msm8998-mss-pil", .data = &msm8998_mss},
252862306a36Sopenharmony_ci	{ .compatible = "qcom,sc7180-mss-pil", .data = &sc7180_mss},
252962306a36Sopenharmony_ci	{ .compatible = "qcom,sc7280-mss-pil", .data = &sc7280_mss},
253062306a36Sopenharmony_ci	{ .compatible = "qcom,sdm660-mss-pil", .data = &sdm660_mss},
253162306a36Sopenharmony_ci	{ .compatible = "qcom,sdm845-mss-pil", .data = &sdm845_mss},
253262306a36Sopenharmony_ci	{ },
253362306a36Sopenharmony_ci};
253462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, q6v5_of_match);
253562306a36Sopenharmony_ci
253662306a36Sopenharmony_cistatic struct platform_driver q6v5_driver = {
253762306a36Sopenharmony_ci	.probe = q6v5_probe,
253862306a36Sopenharmony_ci	.remove_new = q6v5_remove,
253962306a36Sopenharmony_ci	.driver = {
254062306a36Sopenharmony_ci		.name = "qcom-q6v5-mss",
254162306a36Sopenharmony_ci		.of_match_table = q6v5_of_match,
254262306a36Sopenharmony_ci	},
254362306a36Sopenharmony_ci};
254462306a36Sopenharmony_cimodule_platform_driver(q6v5_driver);
254562306a36Sopenharmony_ci
254662306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm Self-authenticating modem remoteproc driver");
254762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
2548