162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * PCAP2 Regulator Driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2009 Daniel Ribeiro <drwyrm@gmail.com>
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/kernel.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/init.h>
1162306a36Sopenharmony_ci#include <linux/err.h>
1262306a36Sopenharmony_ci#include <linux/platform_device.h>
1362306a36Sopenharmony_ci#include <linux/regulator/driver.h>
1462306a36Sopenharmony_ci#include <linux/regulator/machine.h>
1562306a36Sopenharmony_ci#include <linux/mfd/ezx-pcap.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_cistatic const unsigned int V1_table[] = {
1862306a36Sopenharmony_ci	2775000, 1275000, 1600000, 1725000, 1825000, 1925000, 2075000, 2275000,
1962306a36Sopenharmony_ci};
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_cistatic const unsigned int V2_table[] = {
2262306a36Sopenharmony_ci	2500000, 2775000,
2362306a36Sopenharmony_ci};
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cistatic const unsigned int V3_table[] = {
2662306a36Sopenharmony_ci	1075000, 1275000, 1550000, 1725000, 1876000, 1950000, 2075000, 2275000,
2762306a36Sopenharmony_ci};
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cistatic const unsigned int V4_table[] = {
3062306a36Sopenharmony_ci	1275000, 1550000, 1725000, 1875000, 1950000, 2075000, 2275000, 2775000,
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cistatic const unsigned int V5_table[] = {
3462306a36Sopenharmony_ci	1875000, 2275000, 2475000, 2775000,
3562306a36Sopenharmony_ci};
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cistatic const unsigned int V6_table[] = {
3862306a36Sopenharmony_ci	2475000, 2775000,
3962306a36Sopenharmony_ci};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistatic const unsigned int V7_table[] = {
4262306a36Sopenharmony_ci	1875000, 2775000,
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci#define V8_table V4_table
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cistatic const unsigned int V9_table[] = {
4862306a36Sopenharmony_ci	1575000, 1875000, 2475000, 2775000,
4962306a36Sopenharmony_ci};
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic const unsigned int V10_table[] = {
5262306a36Sopenharmony_ci	5000000,
5362306a36Sopenharmony_ci};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistatic const unsigned int VAUX1_table[] = {
5662306a36Sopenharmony_ci	1875000, 2475000, 2775000, 3000000,
5762306a36Sopenharmony_ci};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci#define VAUX2_table VAUX1_table
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic const unsigned int VAUX3_table[] = {
6262306a36Sopenharmony_ci	1200000, 1200000, 1200000, 1200000, 1400000, 1600000, 1800000, 2000000,
6362306a36Sopenharmony_ci	2200000, 2400000, 2600000, 2800000, 3000000, 3200000, 3400000, 3600000,
6462306a36Sopenharmony_ci};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic const unsigned int VAUX4_table[] = {
6762306a36Sopenharmony_ci	1800000, 1800000, 3000000, 5000000,
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic const unsigned int VSIM_table[] = {
7162306a36Sopenharmony_ci	1875000, 3000000,
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const unsigned int VSIM2_table[] = {
7562306a36Sopenharmony_ci	1875000,
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistatic const unsigned int VVIB_table[] = {
7962306a36Sopenharmony_ci	1300000, 1800000, 2000000, 3000000,
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic const unsigned int SW1_table[] = {
8362306a36Sopenharmony_ci	 900000,  950000, 1000000, 1050000, 1100000, 1150000, 1200000, 1250000,
8462306a36Sopenharmony_ci	1300000, 1350000, 1400000, 1450000, 1500000, 1600000, 1875000, 2250000,
8562306a36Sopenharmony_ci};
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci#define SW2_table SW1_table
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_cistruct pcap_regulator {
9062306a36Sopenharmony_ci	const u8 reg;
9162306a36Sopenharmony_ci	const u8 en;
9262306a36Sopenharmony_ci	const u8 index;
9362306a36Sopenharmony_ci	const u8 stby;
9462306a36Sopenharmony_ci	const u8 lowpwr;
9562306a36Sopenharmony_ci};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci#define NA 0xff
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci#define VREG_INFO(_vreg, _reg, _en, _index, _stby, _lowpwr)		\
10062306a36Sopenharmony_ci	[_vreg]	= {							\
10162306a36Sopenharmony_ci		.reg		= _reg,					\
10262306a36Sopenharmony_ci		.en		= _en,					\
10362306a36Sopenharmony_ci		.index		= _index,				\
10462306a36Sopenharmony_ci		.stby		= _stby,				\
10562306a36Sopenharmony_ci		.lowpwr		= _lowpwr,				\
10662306a36Sopenharmony_ci	}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic struct pcap_regulator vreg_table[] = {
10962306a36Sopenharmony_ci	VREG_INFO(V1,    PCAP_REG_VREG1,   1,  2,  18, 0),
11062306a36Sopenharmony_ci	VREG_INFO(V2,    PCAP_REG_VREG1,   5,  6,  19, 22),
11162306a36Sopenharmony_ci	VREG_INFO(V3,    PCAP_REG_VREG1,   7,  8,  20, 23),
11262306a36Sopenharmony_ci	VREG_INFO(V4,    PCAP_REG_VREG1,   11, 12, 21, 24),
11362306a36Sopenharmony_ci	/* V5 STBY and LOWPWR are on PCAP_REG_VREG2 */
11462306a36Sopenharmony_ci	VREG_INFO(V5,    PCAP_REG_VREG1,   15, 16, 12, 19),
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	VREG_INFO(V6,    PCAP_REG_VREG2,   1,  2,  14, 20),
11762306a36Sopenharmony_ci	VREG_INFO(V7,    PCAP_REG_VREG2,   3,  4,  15, 21),
11862306a36Sopenharmony_ci	VREG_INFO(V8,    PCAP_REG_VREG2,   5,  6,  16, 22),
11962306a36Sopenharmony_ci	VREG_INFO(V9,    PCAP_REG_VREG2,   9,  10, 17, 23),
12062306a36Sopenharmony_ci	VREG_INFO(V10,   PCAP_REG_VREG2,   10, NA, 18, 24),
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	VREG_INFO(VAUX1, PCAP_REG_AUXVREG, 1,  2,  22, 23),
12362306a36Sopenharmony_ci	/* VAUX2 ... VSIM2 STBY and LOWPWR are on PCAP_REG_LOWPWR */
12462306a36Sopenharmony_ci	VREG_INFO(VAUX2, PCAP_REG_AUXVREG, 4,  5,  0,  1),
12562306a36Sopenharmony_ci	VREG_INFO(VAUX3, PCAP_REG_AUXVREG, 7,  8,  2,  3),
12662306a36Sopenharmony_ci	VREG_INFO(VAUX4, PCAP_REG_AUXVREG, 12, 13, 4,  5),
12762306a36Sopenharmony_ci	VREG_INFO(VSIM,  PCAP_REG_AUXVREG, 17, 18, NA, 6),
12862306a36Sopenharmony_ci	VREG_INFO(VSIM2, PCAP_REG_AUXVREG, 16, NA, NA, 7),
12962306a36Sopenharmony_ci	VREG_INFO(VVIB,  PCAP_REG_AUXVREG, 19, 20, NA, NA),
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	VREG_INFO(SW1,   PCAP_REG_SWCTRL,  1,  2,  NA, NA),
13262306a36Sopenharmony_ci	VREG_INFO(SW2,   PCAP_REG_SWCTRL,  6,  7,  NA, NA),
13362306a36Sopenharmony_ci	/* SW3 STBY is on PCAP_REG_AUXVREG */
13462306a36Sopenharmony_ci	VREG_INFO(SW3,   PCAP_REG_SWCTRL,  11, 12, 24, NA),
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	/* SWxS used to control SWx voltage on standby */
13762306a36Sopenharmony_ci/*	VREG_INFO(SW1S,  PCAP_REG_LOWPWR,  NA, 12, NA, NA),
13862306a36Sopenharmony_ci	VREG_INFO(SW2S,  PCAP_REG_LOWPWR,  NA, 20, NA, NA), */
13962306a36Sopenharmony_ci};
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic int pcap_regulator_set_voltage_sel(struct regulator_dev *rdev,
14262306a36Sopenharmony_ci					  unsigned selector)
14362306a36Sopenharmony_ci{
14462306a36Sopenharmony_ci	struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
14562306a36Sopenharmony_ci	void *pcap = rdev_get_drvdata(rdev);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	/* the regulator doesn't support voltage switching */
14862306a36Sopenharmony_ci	if (rdev->desc->n_voltages == 1)
14962306a36Sopenharmony_ci		return -EINVAL;
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	return ezx_pcap_set_bits(pcap, vreg->reg,
15262306a36Sopenharmony_ci				 (rdev->desc->n_voltages - 1) << vreg->index,
15362306a36Sopenharmony_ci				 selector << vreg->index);
15462306a36Sopenharmony_ci}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_cistatic int pcap_regulator_get_voltage_sel(struct regulator_dev *rdev)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
15962306a36Sopenharmony_ci	void *pcap = rdev_get_drvdata(rdev);
16062306a36Sopenharmony_ci	u32 tmp;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	if (rdev->desc->n_voltages == 1)
16362306a36Sopenharmony_ci		return 0;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	ezx_pcap_read(pcap, vreg->reg, &tmp);
16662306a36Sopenharmony_ci	tmp = ((tmp >> vreg->index) & (rdev->desc->n_voltages - 1));
16762306a36Sopenharmony_ci	return tmp;
16862306a36Sopenharmony_ci}
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistatic int pcap_regulator_enable(struct regulator_dev *rdev)
17162306a36Sopenharmony_ci{
17262306a36Sopenharmony_ci	struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
17362306a36Sopenharmony_ci	void *pcap = rdev_get_drvdata(rdev);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	if (vreg->en == NA)
17662306a36Sopenharmony_ci		return -EINVAL;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	return ezx_pcap_set_bits(pcap, vreg->reg, 1 << vreg->en, 1 << vreg->en);
17962306a36Sopenharmony_ci}
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic int pcap_regulator_disable(struct regulator_dev *rdev)
18262306a36Sopenharmony_ci{
18362306a36Sopenharmony_ci	struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
18462306a36Sopenharmony_ci	void *pcap = rdev_get_drvdata(rdev);
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	if (vreg->en == NA)
18762306a36Sopenharmony_ci		return -EINVAL;
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	return ezx_pcap_set_bits(pcap, vreg->reg, 1 << vreg->en, 0);
19062306a36Sopenharmony_ci}
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cistatic int pcap_regulator_is_enabled(struct regulator_dev *rdev)
19362306a36Sopenharmony_ci{
19462306a36Sopenharmony_ci	struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
19562306a36Sopenharmony_ci	void *pcap = rdev_get_drvdata(rdev);
19662306a36Sopenharmony_ci	u32 tmp;
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	if (vreg->en == NA)
19962306a36Sopenharmony_ci		return -EINVAL;
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	ezx_pcap_read(pcap, vreg->reg, &tmp);
20262306a36Sopenharmony_ci	return (tmp >> vreg->en) & 1;
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic const struct regulator_ops pcap_regulator_ops = {
20662306a36Sopenharmony_ci	.list_voltage	= regulator_list_voltage_table,
20762306a36Sopenharmony_ci	.set_voltage_sel = pcap_regulator_set_voltage_sel,
20862306a36Sopenharmony_ci	.get_voltage_sel = pcap_regulator_get_voltage_sel,
20962306a36Sopenharmony_ci	.enable		= pcap_regulator_enable,
21062306a36Sopenharmony_ci	.disable	= pcap_regulator_disable,
21162306a36Sopenharmony_ci	.is_enabled	= pcap_regulator_is_enabled,
21262306a36Sopenharmony_ci};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci#define VREG(_vreg)						\
21562306a36Sopenharmony_ci	[_vreg]	= {						\
21662306a36Sopenharmony_ci		.name		= #_vreg,			\
21762306a36Sopenharmony_ci		.id		= _vreg,			\
21862306a36Sopenharmony_ci		.n_voltages	= ARRAY_SIZE(_vreg##_table),	\
21962306a36Sopenharmony_ci		.volt_table	= _vreg##_table,		\
22062306a36Sopenharmony_ci		.ops		= &pcap_regulator_ops,		\
22162306a36Sopenharmony_ci		.type		= REGULATOR_VOLTAGE,		\
22262306a36Sopenharmony_ci		.owner		= THIS_MODULE,			\
22362306a36Sopenharmony_ci	}
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic const struct regulator_desc pcap_regulators[] = {
22662306a36Sopenharmony_ci	VREG(V1), VREG(V2), VREG(V3), VREG(V4), VREG(V5), VREG(V6), VREG(V7),
22762306a36Sopenharmony_ci	VREG(V8), VREG(V9), VREG(V10), VREG(VAUX1), VREG(VAUX2), VREG(VAUX3),
22862306a36Sopenharmony_ci	VREG(VAUX4), VREG(VSIM), VREG(VSIM2), VREG(VVIB), VREG(SW1), VREG(SW2),
22962306a36Sopenharmony_ci};
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistatic int pcap_regulator_probe(struct platform_device *pdev)
23262306a36Sopenharmony_ci{
23362306a36Sopenharmony_ci	struct regulator_dev *rdev;
23462306a36Sopenharmony_ci	void *pcap = dev_get_drvdata(pdev->dev.parent);
23562306a36Sopenharmony_ci	struct regulator_config config = { };
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	config.dev = &pdev->dev;
23862306a36Sopenharmony_ci	config.init_data = dev_get_platdata(&pdev->dev);
23962306a36Sopenharmony_ci	config.driver_data = pcap;
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	rdev = devm_regulator_register(&pdev->dev, &pcap_regulators[pdev->id],
24262306a36Sopenharmony_ci				       &config);
24362306a36Sopenharmony_ci	if (IS_ERR(rdev))
24462306a36Sopenharmony_ci		return PTR_ERR(rdev);
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	platform_set_drvdata(pdev, rdev);
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	return 0;
24962306a36Sopenharmony_ci}
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic struct platform_driver pcap_regulator_driver = {
25262306a36Sopenharmony_ci	.driver = {
25362306a36Sopenharmony_ci		.name	= "pcap-regulator",
25462306a36Sopenharmony_ci		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
25562306a36Sopenharmony_ci	},
25662306a36Sopenharmony_ci	.probe	= pcap_regulator_probe,
25762306a36Sopenharmony_ci};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic int __init pcap_regulator_init(void)
26062306a36Sopenharmony_ci{
26162306a36Sopenharmony_ci	return platform_driver_register(&pcap_regulator_driver);
26262306a36Sopenharmony_ci}
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_cistatic void __exit pcap_regulator_exit(void)
26562306a36Sopenharmony_ci{
26662306a36Sopenharmony_ci	platform_driver_unregister(&pcap_regulator_driver);
26762306a36Sopenharmony_ci}
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_cisubsys_initcall(pcap_regulator_init);
27062306a36Sopenharmony_cimodule_exit(pcap_regulator_exit);
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ciMODULE_AUTHOR("Daniel Ribeiro <drwyrm@gmail.com>");
27362306a36Sopenharmony_ciMODULE_DESCRIPTION("PCAP2 Regulator Driver");
27462306a36Sopenharmony_ciMODULE_LICENSE("GPL");
275