162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * ECAP PWM driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2012 Texas Instruments, Inc. - https://www.ti.com/ 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <linux/err.h> 1262306a36Sopenharmony_ci#include <linux/clk.h> 1362306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1462306a36Sopenharmony_ci#include <linux/pwm.h> 1562306a36Sopenharmony_ci#include <linux/of.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci/* ECAP registers and bits definitions */ 1862306a36Sopenharmony_ci#define CAP1 0x08 1962306a36Sopenharmony_ci#define CAP2 0x0C 2062306a36Sopenharmony_ci#define CAP3 0x10 2162306a36Sopenharmony_ci#define CAP4 0x14 2262306a36Sopenharmony_ci#define ECCTL2 0x2A 2362306a36Sopenharmony_ci#define ECCTL2_APWM_POL_LOW BIT(10) 2462306a36Sopenharmony_ci#define ECCTL2_APWM_MODE BIT(9) 2562306a36Sopenharmony_ci#define ECCTL2_SYNC_SEL_DISA (BIT(7) | BIT(6)) 2662306a36Sopenharmony_ci#define ECCTL2_TSCTR_FREERUN BIT(4) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistruct ecap_context { 2962306a36Sopenharmony_ci u32 cap3; 3062306a36Sopenharmony_ci u32 cap4; 3162306a36Sopenharmony_ci u16 ecctl2; 3262306a36Sopenharmony_ci}; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistruct ecap_pwm_chip { 3562306a36Sopenharmony_ci struct pwm_chip chip; 3662306a36Sopenharmony_ci unsigned int clk_rate; 3762306a36Sopenharmony_ci void __iomem *mmio_base; 3862306a36Sopenharmony_ci struct ecap_context ctx; 3962306a36Sopenharmony_ci}; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic inline struct ecap_pwm_chip *to_ecap_pwm_chip(struct pwm_chip *chip) 4262306a36Sopenharmony_ci{ 4362306a36Sopenharmony_ci return container_of(chip, struct ecap_pwm_chip, chip); 4462306a36Sopenharmony_ci} 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci/* 4762306a36Sopenharmony_ci * period_ns = 10^9 * period_cycles / PWM_CLK_RATE 4862306a36Sopenharmony_ci * duty_ns = 10^9 * duty_cycles / PWM_CLK_RATE 4962306a36Sopenharmony_ci */ 5062306a36Sopenharmony_cistatic int ecap_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm, 5162306a36Sopenharmony_ci int duty_ns, int period_ns, int enabled) 5262306a36Sopenharmony_ci{ 5362306a36Sopenharmony_ci struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip); 5462306a36Sopenharmony_ci u32 period_cycles, duty_cycles; 5562306a36Sopenharmony_ci unsigned long long c; 5662306a36Sopenharmony_ci u16 value; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci c = pc->clk_rate; 5962306a36Sopenharmony_ci c = c * period_ns; 6062306a36Sopenharmony_ci do_div(c, NSEC_PER_SEC); 6162306a36Sopenharmony_ci period_cycles = (u32)c; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci if (period_cycles < 1) { 6462306a36Sopenharmony_ci period_cycles = 1; 6562306a36Sopenharmony_ci duty_cycles = 1; 6662306a36Sopenharmony_ci } else { 6762306a36Sopenharmony_ci c = pc->clk_rate; 6862306a36Sopenharmony_ci c = c * duty_ns; 6962306a36Sopenharmony_ci do_div(c, NSEC_PER_SEC); 7062306a36Sopenharmony_ci duty_cycles = (u32)c; 7162306a36Sopenharmony_ci } 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci pm_runtime_get_sync(pc->chip.dev); 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci value = readw(pc->mmio_base + ECCTL2); 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci /* Configure APWM mode & disable sync option */ 7862306a36Sopenharmony_ci value |= ECCTL2_APWM_MODE | ECCTL2_SYNC_SEL_DISA; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci writew(value, pc->mmio_base + ECCTL2); 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci if (!enabled) { 8362306a36Sopenharmony_ci /* Update active registers if not running */ 8462306a36Sopenharmony_ci writel(duty_cycles, pc->mmio_base + CAP2); 8562306a36Sopenharmony_ci writel(period_cycles, pc->mmio_base + CAP1); 8662306a36Sopenharmony_ci } else { 8762306a36Sopenharmony_ci /* 8862306a36Sopenharmony_ci * Update shadow registers to configure period and 8962306a36Sopenharmony_ci * compare values. This helps current PWM period to 9062306a36Sopenharmony_ci * complete on reconfiguring 9162306a36Sopenharmony_ci */ 9262306a36Sopenharmony_ci writel(duty_cycles, pc->mmio_base + CAP4); 9362306a36Sopenharmony_ci writel(period_cycles, pc->mmio_base + CAP3); 9462306a36Sopenharmony_ci } 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci if (!enabled) { 9762306a36Sopenharmony_ci value = readw(pc->mmio_base + ECCTL2); 9862306a36Sopenharmony_ci /* Disable APWM mode to put APWM output Low */ 9962306a36Sopenharmony_ci value &= ~ECCTL2_APWM_MODE; 10062306a36Sopenharmony_ci writew(value, pc->mmio_base + ECCTL2); 10162306a36Sopenharmony_ci } 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci pm_runtime_put_sync(pc->chip.dev); 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci return 0; 10662306a36Sopenharmony_ci} 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_cistatic int ecap_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm, 10962306a36Sopenharmony_ci enum pwm_polarity polarity) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip); 11262306a36Sopenharmony_ci u16 value; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci pm_runtime_get_sync(pc->chip.dev); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci value = readw(pc->mmio_base + ECCTL2); 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci if (polarity == PWM_POLARITY_INVERSED) 11962306a36Sopenharmony_ci /* Duty cycle defines LOW period of PWM */ 12062306a36Sopenharmony_ci value |= ECCTL2_APWM_POL_LOW; 12162306a36Sopenharmony_ci else 12262306a36Sopenharmony_ci /* Duty cycle defines HIGH period of PWM */ 12362306a36Sopenharmony_ci value &= ~ECCTL2_APWM_POL_LOW; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci writew(value, pc->mmio_base + ECCTL2); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci pm_runtime_put_sync(pc->chip.dev); 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci return 0; 13062306a36Sopenharmony_ci} 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic int ecap_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm) 13362306a36Sopenharmony_ci{ 13462306a36Sopenharmony_ci struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip); 13562306a36Sopenharmony_ci u16 value; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci /* Leave clock enabled on enabling PWM */ 13862306a36Sopenharmony_ci pm_runtime_get_sync(pc->chip.dev); 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci /* 14162306a36Sopenharmony_ci * Enable 'Free run Time stamp counter mode' to start counter 14262306a36Sopenharmony_ci * and 'APWM mode' to enable APWM output 14362306a36Sopenharmony_ci */ 14462306a36Sopenharmony_ci value = readw(pc->mmio_base + ECCTL2); 14562306a36Sopenharmony_ci value |= ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE; 14662306a36Sopenharmony_ci writew(value, pc->mmio_base + ECCTL2); 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci return 0; 14962306a36Sopenharmony_ci} 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic void ecap_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm) 15262306a36Sopenharmony_ci{ 15362306a36Sopenharmony_ci struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip); 15462306a36Sopenharmony_ci u16 value; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci /* 15762306a36Sopenharmony_ci * Disable 'Free run Time stamp counter mode' to stop counter 15862306a36Sopenharmony_ci * and 'APWM mode' to put APWM output to low 15962306a36Sopenharmony_ci */ 16062306a36Sopenharmony_ci value = readw(pc->mmio_base + ECCTL2); 16162306a36Sopenharmony_ci value &= ~(ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE); 16262306a36Sopenharmony_ci writew(value, pc->mmio_base + ECCTL2); 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci /* Disable clock on PWM disable */ 16562306a36Sopenharmony_ci pm_runtime_put_sync(pc->chip.dev); 16662306a36Sopenharmony_ci} 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic int ecap_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, 16962306a36Sopenharmony_ci const struct pwm_state *state) 17062306a36Sopenharmony_ci{ 17162306a36Sopenharmony_ci int err; 17262306a36Sopenharmony_ci int enabled = pwm->state.enabled; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci if (state->polarity != pwm->state.polarity) { 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci if (enabled) { 17762306a36Sopenharmony_ci ecap_pwm_disable(chip, pwm); 17862306a36Sopenharmony_ci enabled = false; 17962306a36Sopenharmony_ci } 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci err = ecap_pwm_set_polarity(chip, pwm, state->polarity); 18262306a36Sopenharmony_ci if (err) 18362306a36Sopenharmony_ci return err; 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci if (!state->enabled) { 18762306a36Sopenharmony_ci if (enabled) 18862306a36Sopenharmony_ci ecap_pwm_disable(chip, pwm); 18962306a36Sopenharmony_ci return 0; 19062306a36Sopenharmony_ci } 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci if (state->period > NSEC_PER_SEC) 19362306a36Sopenharmony_ci return -ERANGE; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci err = ecap_pwm_config(chip, pwm, state->duty_cycle, 19662306a36Sopenharmony_ci state->period, enabled); 19762306a36Sopenharmony_ci if (err) 19862306a36Sopenharmony_ci return err; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci if (!enabled) 20162306a36Sopenharmony_ci return ecap_pwm_enable(chip, pwm); 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci return 0; 20462306a36Sopenharmony_ci} 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic const struct pwm_ops ecap_pwm_ops = { 20762306a36Sopenharmony_ci .apply = ecap_pwm_apply, 20862306a36Sopenharmony_ci .owner = THIS_MODULE, 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const struct of_device_id ecap_of_match[] = { 21262306a36Sopenharmony_ci { .compatible = "ti,am3352-ecap" }, 21362306a36Sopenharmony_ci { .compatible = "ti,am33xx-ecap" }, 21462306a36Sopenharmony_ci {}, 21562306a36Sopenharmony_ci}; 21662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, ecap_of_match); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic int ecap_pwm_probe(struct platform_device *pdev) 21962306a36Sopenharmony_ci{ 22062306a36Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 22162306a36Sopenharmony_ci struct ecap_pwm_chip *pc; 22262306a36Sopenharmony_ci struct clk *clk; 22362306a36Sopenharmony_ci int ret; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL); 22662306a36Sopenharmony_ci if (!pc) 22762306a36Sopenharmony_ci return -ENOMEM; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci clk = devm_clk_get(&pdev->dev, "fck"); 23062306a36Sopenharmony_ci if (IS_ERR(clk)) { 23162306a36Sopenharmony_ci if (of_device_is_compatible(np, "ti,am33xx-ecap")) { 23262306a36Sopenharmony_ci dev_warn(&pdev->dev, "Binding is obsolete.\n"); 23362306a36Sopenharmony_ci clk = devm_clk_get(pdev->dev.parent, "fck"); 23462306a36Sopenharmony_ci } 23562306a36Sopenharmony_ci } 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci if (IS_ERR(clk)) { 23862306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to get clock\n"); 23962306a36Sopenharmony_ci return PTR_ERR(clk); 24062306a36Sopenharmony_ci } 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci pc->clk_rate = clk_get_rate(clk); 24362306a36Sopenharmony_ci if (!pc->clk_rate) { 24462306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to get clock rate\n"); 24562306a36Sopenharmony_ci return -EINVAL; 24662306a36Sopenharmony_ci } 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci pc->chip.dev = &pdev->dev; 24962306a36Sopenharmony_ci pc->chip.ops = &ecap_pwm_ops; 25062306a36Sopenharmony_ci pc->chip.npwm = 1; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci pc->mmio_base = devm_platform_ioremap_resource(pdev, 0); 25362306a36Sopenharmony_ci if (IS_ERR(pc->mmio_base)) 25462306a36Sopenharmony_ci return PTR_ERR(pc->mmio_base); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci ret = devm_pwmchip_add(&pdev->dev, &pc->chip); 25762306a36Sopenharmony_ci if (ret < 0) { 25862306a36Sopenharmony_ci dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret); 25962306a36Sopenharmony_ci return ret; 26062306a36Sopenharmony_ci } 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci platform_set_drvdata(pdev, pc); 26362306a36Sopenharmony_ci pm_runtime_enable(&pdev->dev); 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci return 0; 26662306a36Sopenharmony_ci} 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_cistatic void ecap_pwm_remove(struct platform_device *pdev) 26962306a36Sopenharmony_ci{ 27062306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 27162306a36Sopenharmony_ci} 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 27462306a36Sopenharmony_cistatic void ecap_pwm_save_context(struct ecap_pwm_chip *pc) 27562306a36Sopenharmony_ci{ 27662306a36Sopenharmony_ci pm_runtime_get_sync(pc->chip.dev); 27762306a36Sopenharmony_ci pc->ctx.ecctl2 = readw(pc->mmio_base + ECCTL2); 27862306a36Sopenharmony_ci pc->ctx.cap4 = readl(pc->mmio_base + CAP4); 27962306a36Sopenharmony_ci pc->ctx.cap3 = readl(pc->mmio_base + CAP3); 28062306a36Sopenharmony_ci pm_runtime_put_sync(pc->chip.dev); 28162306a36Sopenharmony_ci} 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_cistatic void ecap_pwm_restore_context(struct ecap_pwm_chip *pc) 28462306a36Sopenharmony_ci{ 28562306a36Sopenharmony_ci writel(pc->ctx.cap3, pc->mmio_base + CAP3); 28662306a36Sopenharmony_ci writel(pc->ctx.cap4, pc->mmio_base + CAP4); 28762306a36Sopenharmony_ci writew(pc->ctx.ecctl2, pc->mmio_base + ECCTL2); 28862306a36Sopenharmony_ci} 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_cistatic int ecap_pwm_suspend(struct device *dev) 29162306a36Sopenharmony_ci{ 29262306a36Sopenharmony_ci struct ecap_pwm_chip *pc = dev_get_drvdata(dev); 29362306a36Sopenharmony_ci struct pwm_device *pwm = pc->chip.pwms; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci ecap_pwm_save_context(pc); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci /* Disable explicitly if PWM is running */ 29862306a36Sopenharmony_ci if (pwm_is_enabled(pwm)) 29962306a36Sopenharmony_ci pm_runtime_put_sync(dev); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci return 0; 30262306a36Sopenharmony_ci} 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_cistatic int ecap_pwm_resume(struct device *dev) 30562306a36Sopenharmony_ci{ 30662306a36Sopenharmony_ci struct ecap_pwm_chip *pc = dev_get_drvdata(dev); 30762306a36Sopenharmony_ci struct pwm_device *pwm = pc->chip.pwms; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci /* Enable explicitly if PWM was running */ 31062306a36Sopenharmony_ci if (pwm_is_enabled(pwm)) 31162306a36Sopenharmony_ci pm_runtime_get_sync(dev); 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci ecap_pwm_restore_context(pc); 31462306a36Sopenharmony_ci return 0; 31562306a36Sopenharmony_ci} 31662306a36Sopenharmony_ci#endif 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(ecap_pwm_pm_ops, ecap_pwm_suspend, ecap_pwm_resume); 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_cistatic struct platform_driver ecap_pwm_driver = { 32162306a36Sopenharmony_ci .driver = { 32262306a36Sopenharmony_ci .name = "ecap", 32362306a36Sopenharmony_ci .of_match_table = ecap_of_match, 32462306a36Sopenharmony_ci .pm = &ecap_pwm_pm_ops, 32562306a36Sopenharmony_ci }, 32662306a36Sopenharmony_ci .probe = ecap_pwm_probe, 32762306a36Sopenharmony_ci .remove_new = ecap_pwm_remove, 32862306a36Sopenharmony_ci}; 32962306a36Sopenharmony_cimodule_platform_driver(ecap_pwm_driver); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ciMODULE_DESCRIPTION("ECAP PWM driver"); 33262306a36Sopenharmony_ciMODULE_AUTHOR("Texas Instruments"); 33362306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 334