162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2019 Spreadtrum Communications Inc. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk.h> 762306a36Sopenharmony_ci#include <linux/err.h> 862306a36Sopenharmony_ci#include <linux/io.h> 962306a36Sopenharmony_ci#include <linux/math64.h> 1062306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/pwm.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define SPRD_PWM_PRESCALE 0x0 1662306a36Sopenharmony_ci#define SPRD_PWM_MOD 0x4 1762306a36Sopenharmony_ci#define SPRD_PWM_DUTY 0x8 1862306a36Sopenharmony_ci#define SPRD_PWM_ENABLE 0x18 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define SPRD_PWM_MOD_MAX GENMASK(7, 0) 2162306a36Sopenharmony_ci#define SPRD_PWM_DUTY_MSK GENMASK(15, 0) 2262306a36Sopenharmony_ci#define SPRD_PWM_PRESCALE_MSK GENMASK(7, 0) 2362306a36Sopenharmony_ci#define SPRD_PWM_ENABLE_BIT BIT(0) 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define SPRD_PWM_CHN_NUM 4 2662306a36Sopenharmony_ci#define SPRD_PWM_REGS_SHIFT 5 2762306a36Sopenharmony_ci#define SPRD_PWM_CHN_CLKS_NUM 2 2862306a36Sopenharmony_ci#define SPRD_PWM_CHN_OUTPUT_CLK 1 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cistruct sprd_pwm_chn { 3162306a36Sopenharmony_ci struct clk_bulk_data clks[SPRD_PWM_CHN_CLKS_NUM]; 3262306a36Sopenharmony_ci u32 clk_rate; 3362306a36Sopenharmony_ci}; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistruct sprd_pwm_chip { 3662306a36Sopenharmony_ci void __iomem *base; 3762306a36Sopenharmony_ci struct device *dev; 3862306a36Sopenharmony_ci struct pwm_chip chip; 3962306a36Sopenharmony_ci int num_pwms; 4062306a36Sopenharmony_ci struct sprd_pwm_chn chn[SPRD_PWM_CHN_NUM]; 4162306a36Sopenharmony_ci}; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci/* 4462306a36Sopenharmony_ci * The list of clocks required by PWM channels, and each channel has 2 clocks: 4562306a36Sopenharmony_ci * enable clock and pwm clock. 4662306a36Sopenharmony_ci */ 4762306a36Sopenharmony_cistatic const char * const sprd_pwm_clks[] = { 4862306a36Sopenharmony_ci "enable0", "pwm0", 4962306a36Sopenharmony_ci "enable1", "pwm1", 5062306a36Sopenharmony_ci "enable2", "pwm2", 5162306a36Sopenharmony_ci "enable3", "pwm3", 5262306a36Sopenharmony_ci}; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic u32 sprd_pwm_read(struct sprd_pwm_chip *spc, u32 hwid, u32 reg) 5562306a36Sopenharmony_ci{ 5662306a36Sopenharmony_ci u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT); 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci return readl_relaxed(spc->base + offset); 5962306a36Sopenharmony_ci} 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic void sprd_pwm_write(struct sprd_pwm_chip *spc, u32 hwid, 6262306a36Sopenharmony_ci u32 reg, u32 val) 6362306a36Sopenharmony_ci{ 6462306a36Sopenharmony_ci u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT); 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci writel_relaxed(val, spc->base + offset); 6762306a36Sopenharmony_ci} 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistatic int sprd_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm, 7062306a36Sopenharmony_ci struct pwm_state *state) 7162306a36Sopenharmony_ci{ 7262306a36Sopenharmony_ci struct sprd_pwm_chip *spc = 7362306a36Sopenharmony_ci container_of(chip, struct sprd_pwm_chip, chip); 7462306a36Sopenharmony_ci struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm]; 7562306a36Sopenharmony_ci u32 val, duty, prescale; 7662306a36Sopenharmony_ci u64 tmp; 7762306a36Sopenharmony_ci int ret; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci /* 8062306a36Sopenharmony_ci * The clocks to PWM channel has to be enabled first before 8162306a36Sopenharmony_ci * reading to the registers. 8262306a36Sopenharmony_ci */ 8362306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM, chn->clks); 8462306a36Sopenharmony_ci if (ret) { 8562306a36Sopenharmony_ci dev_err(spc->dev, "failed to enable pwm%u clocks\n", 8662306a36Sopenharmony_ci pwm->hwpwm); 8762306a36Sopenharmony_ci return ret; 8862306a36Sopenharmony_ci } 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_ENABLE); 9162306a36Sopenharmony_ci if (val & SPRD_PWM_ENABLE_BIT) 9262306a36Sopenharmony_ci state->enabled = true; 9362306a36Sopenharmony_ci else 9462306a36Sopenharmony_ci state->enabled = false; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci /* 9762306a36Sopenharmony_ci * The hardware provides a counter that is feed by the source clock. 9862306a36Sopenharmony_ci * The period length is (PRESCALE + 1) * MOD counter steps. 9962306a36Sopenharmony_ci * The duty cycle length is (PRESCALE + 1) * DUTY counter steps. 10062306a36Sopenharmony_ci * Thus the period_ns and duty_ns calculation formula should be: 10162306a36Sopenharmony_ci * period_ns = NSEC_PER_SEC * (prescale + 1) * mod / clk_rate 10262306a36Sopenharmony_ci * duty_ns = NSEC_PER_SEC * (prescale + 1) * duty / clk_rate 10362306a36Sopenharmony_ci */ 10462306a36Sopenharmony_ci val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_PRESCALE); 10562306a36Sopenharmony_ci prescale = val & SPRD_PWM_PRESCALE_MSK; 10662306a36Sopenharmony_ci tmp = (prescale + 1) * NSEC_PER_SEC * SPRD_PWM_MOD_MAX; 10762306a36Sopenharmony_ci state->period = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate); 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_DUTY); 11062306a36Sopenharmony_ci duty = val & SPRD_PWM_DUTY_MSK; 11162306a36Sopenharmony_ci tmp = (prescale + 1) * NSEC_PER_SEC * duty; 11262306a36Sopenharmony_ci state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate); 11362306a36Sopenharmony_ci state->polarity = PWM_POLARITY_NORMAL; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci /* Disable PWM clocks if the PWM channel is not in enable state. */ 11662306a36Sopenharmony_ci if (!state->enabled) 11762306a36Sopenharmony_ci clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks); 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci return 0; 12062306a36Sopenharmony_ci} 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic int sprd_pwm_config(struct sprd_pwm_chip *spc, struct pwm_device *pwm, 12362306a36Sopenharmony_ci int duty_ns, int period_ns) 12462306a36Sopenharmony_ci{ 12562306a36Sopenharmony_ci struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm]; 12662306a36Sopenharmony_ci u32 prescale, duty; 12762306a36Sopenharmony_ci u64 tmp; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci /* 13062306a36Sopenharmony_ci * The hardware provides a counter that is feed by the source clock. 13162306a36Sopenharmony_ci * The period length is (PRESCALE + 1) * MOD counter steps. 13262306a36Sopenharmony_ci * The duty cycle length is (PRESCALE + 1) * DUTY counter steps. 13362306a36Sopenharmony_ci * 13462306a36Sopenharmony_ci * To keep the maths simple we're always using MOD = SPRD_PWM_MOD_MAX. 13562306a36Sopenharmony_ci * The value for PRESCALE is selected such that the resulting period 13662306a36Sopenharmony_ci * gets the maximal length not bigger than the requested one with the 13762306a36Sopenharmony_ci * given settings (MOD = SPRD_PWM_MOD_MAX and input clock). 13862306a36Sopenharmony_ci */ 13962306a36Sopenharmony_ci duty = duty_ns * SPRD_PWM_MOD_MAX / period_ns; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci tmp = (u64)chn->clk_rate * period_ns; 14262306a36Sopenharmony_ci do_div(tmp, NSEC_PER_SEC); 14362306a36Sopenharmony_ci prescale = DIV_ROUND_CLOSEST_ULL(tmp, SPRD_PWM_MOD_MAX) - 1; 14462306a36Sopenharmony_ci if (prescale > SPRD_PWM_PRESCALE_MSK) 14562306a36Sopenharmony_ci prescale = SPRD_PWM_PRESCALE_MSK; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci /* 14862306a36Sopenharmony_ci * Note: Writing DUTY triggers the hardware to actually apply the 14962306a36Sopenharmony_ci * values written to MOD and DUTY to the output, so must keep writing 15062306a36Sopenharmony_ci * DUTY last. 15162306a36Sopenharmony_ci * 15262306a36Sopenharmony_ci * The hardware can ensures that current running period is completed 15362306a36Sopenharmony_ci * before changing a new configuration to avoid mixed settings. 15462306a36Sopenharmony_ci */ 15562306a36Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_PRESCALE, prescale); 15662306a36Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_MOD, SPRD_PWM_MOD_MAX); 15762306a36Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_DUTY, duty); 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci return 0; 16062306a36Sopenharmony_ci} 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic int sprd_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, 16362306a36Sopenharmony_ci const struct pwm_state *state) 16462306a36Sopenharmony_ci{ 16562306a36Sopenharmony_ci struct sprd_pwm_chip *spc = 16662306a36Sopenharmony_ci container_of(chip, struct sprd_pwm_chip, chip); 16762306a36Sopenharmony_ci struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm]; 16862306a36Sopenharmony_ci struct pwm_state *cstate = &pwm->state; 16962306a36Sopenharmony_ci int ret; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci if (state->polarity != PWM_POLARITY_NORMAL) 17262306a36Sopenharmony_ci return -EINVAL; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci if (state->enabled) { 17562306a36Sopenharmony_ci if (!cstate->enabled) { 17662306a36Sopenharmony_ci /* 17762306a36Sopenharmony_ci * The clocks to PWM channel has to be enabled first 17862306a36Sopenharmony_ci * before writing to the registers. 17962306a36Sopenharmony_ci */ 18062306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM, 18162306a36Sopenharmony_ci chn->clks); 18262306a36Sopenharmony_ci if (ret) { 18362306a36Sopenharmony_ci dev_err(spc->dev, 18462306a36Sopenharmony_ci "failed to enable pwm%u clocks\n", 18562306a36Sopenharmony_ci pwm->hwpwm); 18662306a36Sopenharmony_ci return ret; 18762306a36Sopenharmony_ci } 18862306a36Sopenharmony_ci } 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci ret = sprd_pwm_config(spc, pwm, state->duty_cycle, 19162306a36Sopenharmony_ci state->period); 19262306a36Sopenharmony_ci if (ret) 19362306a36Sopenharmony_ci return ret; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 1); 19662306a36Sopenharmony_ci } else if (cstate->enabled) { 19762306a36Sopenharmony_ci /* 19862306a36Sopenharmony_ci * Note: After setting SPRD_PWM_ENABLE to zero, the controller 19962306a36Sopenharmony_ci * will not wait for current period to be completed, instead it 20062306a36Sopenharmony_ci * will stop the PWM channel immediately. 20162306a36Sopenharmony_ci */ 20262306a36Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 0); 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks); 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci return 0; 20862306a36Sopenharmony_ci} 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_cistatic const struct pwm_ops sprd_pwm_ops = { 21162306a36Sopenharmony_ci .apply = sprd_pwm_apply, 21262306a36Sopenharmony_ci .get_state = sprd_pwm_get_state, 21362306a36Sopenharmony_ci .owner = THIS_MODULE, 21462306a36Sopenharmony_ci}; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic int sprd_pwm_clk_init(struct sprd_pwm_chip *spc) 21762306a36Sopenharmony_ci{ 21862306a36Sopenharmony_ci struct clk *clk_pwm; 21962306a36Sopenharmony_ci int ret, i; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci for (i = 0; i < SPRD_PWM_CHN_NUM; i++) { 22262306a36Sopenharmony_ci struct sprd_pwm_chn *chn = &spc->chn[i]; 22362306a36Sopenharmony_ci int j; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci for (j = 0; j < SPRD_PWM_CHN_CLKS_NUM; ++j) 22662306a36Sopenharmony_ci chn->clks[j].id = 22762306a36Sopenharmony_ci sprd_pwm_clks[i * SPRD_PWM_CHN_CLKS_NUM + j]; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci ret = devm_clk_bulk_get(spc->dev, SPRD_PWM_CHN_CLKS_NUM, 23062306a36Sopenharmony_ci chn->clks); 23162306a36Sopenharmony_ci if (ret) { 23262306a36Sopenharmony_ci if (ret == -ENOENT) 23362306a36Sopenharmony_ci break; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci return dev_err_probe(spc->dev, ret, 23662306a36Sopenharmony_ci "failed to get channel clocks\n"); 23762306a36Sopenharmony_ci } 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci clk_pwm = chn->clks[SPRD_PWM_CHN_OUTPUT_CLK].clk; 24062306a36Sopenharmony_ci chn->clk_rate = clk_get_rate(clk_pwm); 24162306a36Sopenharmony_ci } 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci if (!i) { 24462306a36Sopenharmony_ci dev_err(spc->dev, "no available PWM channels\n"); 24562306a36Sopenharmony_ci return -ENODEV; 24662306a36Sopenharmony_ci } 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci spc->num_pwms = i; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci return 0; 25162306a36Sopenharmony_ci} 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_cistatic int sprd_pwm_probe(struct platform_device *pdev) 25462306a36Sopenharmony_ci{ 25562306a36Sopenharmony_ci struct sprd_pwm_chip *spc; 25662306a36Sopenharmony_ci int ret; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci spc = devm_kzalloc(&pdev->dev, sizeof(*spc), GFP_KERNEL); 25962306a36Sopenharmony_ci if (!spc) 26062306a36Sopenharmony_ci return -ENOMEM; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci spc->base = devm_platform_ioremap_resource(pdev, 0); 26362306a36Sopenharmony_ci if (IS_ERR(spc->base)) 26462306a36Sopenharmony_ci return PTR_ERR(spc->base); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci spc->dev = &pdev->dev; 26762306a36Sopenharmony_ci platform_set_drvdata(pdev, spc); 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci ret = sprd_pwm_clk_init(spc); 27062306a36Sopenharmony_ci if (ret) 27162306a36Sopenharmony_ci return ret; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci spc->chip.dev = &pdev->dev; 27462306a36Sopenharmony_ci spc->chip.ops = &sprd_pwm_ops; 27562306a36Sopenharmony_ci spc->chip.npwm = spc->num_pwms; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci ret = pwmchip_add(&spc->chip); 27862306a36Sopenharmony_ci if (ret) 27962306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to add PWM chip\n"); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci return ret; 28262306a36Sopenharmony_ci} 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic void sprd_pwm_remove(struct platform_device *pdev) 28562306a36Sopenharmony_ci{ 28662306a36Sopenharmony_ci struct sprd_pwm_chip *spc = platform_get_drvdata(pdev); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci pwmchip_remove(&spc->chip); 28962306a36Sopenharmony_ci} 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_cistatic const struct of_device_id sprd_pwm_of_match[] = { 29262306a36Sopenharmony_ci { .compatible = "sprd,ums512-pwm", }, 29362306a36Sopenharmony_ci { }, 29462306a36Sopenharmony_ci}; 29562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, sprd_pwm_of_match); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic struct platform_driver sprd_pwm_driver = { 29862306a36Sopenharmony_ci .driver = { 29962306a36Sopenharmony_ci .name = "sprd-pwm", 30062306a36Sopenharmony_ci .of_match_table = sprd_pwm_of_match, 30162306a36Sopenharmony_ci }, 30262306a36Sopenharmony_ci .probe = sprd_pwm_probe, 30362306a36Sopenharmony_ci .remove_new = sprd_pwm_remove, 30462306a36Sopenharmony_ci}; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_cimodule_platform_driver(sprd_pwm_driver); 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ciMODULE_DESCRIPTION("Spreadtrum PWM Driver"); 30962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 310