162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * R-Car PWM Timer driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2015 Renesas Electronics Corporation 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Limitations: 862306a36Sopenharmony_ci * - The hardware cannot generate a 0% duty cycle. 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/err.h> 1362306a36Sopenharmony_ci#include <linux/io.h> 1462306a36Sopenharmony_ci#include <linux/log2.h> 1562306a36Sopenharmony_ci#include <linux/math64.h> 1662306a36Sopenharmony_ci#include <linux/module.h> 1762306a36Sopenharmony_ci#include <linux/of.h> 1862306a36Sopenharmony_ci#include <linux/platform_device.h> 1962306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2062306a36Sopenharmony_ci#include <linux/pwm.h> 2162306a36Sopenharmony_ci#include <linux/slab.h> 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define RCAR_PWM_MAX_DIVISION 24 2462306a36Sopenharmony_ci#define RCAR_PWM_MAX_CYCLE 1023 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define RCAR_PWMCR 0x00 2762306a36Sopenharmony_ci#define RCAR_PWMCR_CC0_MASK 0x000f0000 2862306a36Sopenharmony_ci#define RCAR_PWMCR_CC0_SHIFT 16 2962306a36Sopenharmony_ci#define RCAR_PWMCR_CCMD BIT(15) 3062306a36Sopenharmony_ci#define RCAR_PWMCR_SYNC BIT(11) 3162306a36Sopenharmony_ci#define RCAR_PWMCR_SS0 BIT(4) 3262306a36Sopenharmony_ci#define RCAR_PWMCR_EN0 BIT(0) 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#define RCAR_PWMCNT 0x04 3562306a36Sopenharmony_ci#define RCAR_PWMCNT_CYC0_MASK 0x03ff0000 3662306a36Sopenharmony_ci#define RCAR_PWMCNT_CYC0_SHIFT 16 3762306a36Sopenharmony_ci#define RCAR_PWMCNT_PH0_MASK 0x000003ff 3862306a36Sopenharmony_ci#define RCAR_PWMCNT_PH0_SHIFT 0 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistruct rcar_pwm_chip { 4162306a36Sopenharmony_ci struct pwm_chip chip; 4262306a36Sopenharmony_ci void __iomem *base; 4362306a36Sopenharmony_ci struct clk *clk; 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic inline struct rcar_pwm_chip *to_rcar_pwm_chip(struct pwm_chip *chip) 4762306a36Sopenharmony_ci{ 4862306a36Sopenharmony_ci return container_of(chip, struct rcar_pwm_chip, chip); 4962306a36Sopenharmony_ci} 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic void rcar_pwm_write(struct rcar_pwm_chip *rp, u32 data, 5262306a36Sopenharmony_ci unsigned int offset) 5362306a36Sopenharmony_ci{ 5462306a36Sopenharmony_ci writel(data, rp->base + offset); 5562306a36Sopenharmony_ci} 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic u32 rcar_pwm_read(struct rcar_pwm_chip *rp, unsigned int offset) 5862306a36Sopenharmony_ci{ 5962306a36Sopenharmony_ci return readl(rp->base + offset); 6062306a36Sopenharmony_ci} 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic void rcar_pwm_update(struct rcar_pwm_chip *rp, u32 mask, u32 data, 6362306a36Sopenharmony_ci unsigned int offset) 6462306a36Sopenharmony_ci{ 6562306a36Sopenharmony_ci u32 value; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci value = rcar_pwm_read(rp, offset); 6862306a36Sopenharmony_ci value &= ~mask; 6962306a36Sopenharmony_ci value |= data & mask; 7062306a36Sopenharmony_ci rcar_pwm_write(rp, value, offset); 7162306a36Sopenharmony_ci} 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic int rcar_pwm_get_clock_division(struct rcar_pwm_chip *rp, int period_ns) 7462306a36Sopenharmony_ci{ 7562306a36Sopenharmony_ci unsigned long clk_rate = clk_get_rate(rp->clk); 7662306a36Sopenharmony_ci u64 div, tmp; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci if (clk_rate == 0) 7962306a36Sopenharmony_ci return -EINVAL; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci div = (u64)NSEC_PER_SEC * RCAR_PWM_MAX_CYCLE; 8262306a36Sopenharmony_ci tmp = (u64)period_ns * clk_rate + div - 1; 8362306a36Sopenharmony_ci tmp = div64_u64(tmp, div); 8462306a36Sopenharmony_ci div = ilog2(tmp - 1) + 1; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci return (div <= RCAR_PWM_MAX_DIVISION) ? div : -ERANGE; 8762306a36Sopenharmony_ci} 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistatic void rcar_pwm_set_clock_control(struct rcar_pwm_chip *rp, 9062306a36Sopenharmony_ci unsigned int div) 9162306a36Sopenharmony_ci{ 9262306a36Sopenharmony_ci u32 value; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci value = rcar_pwm_read(rp, RCAR_PWMCR); 9562306a36Sopenharmony_ci value &= ~(RCAR_PWMCR_CCMD | RCAR_PWMCR_CC0_MASK); 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci if (div & 1) 9862306a36Sopenharmony_ci value |= RCAR_PWMCR_CCMD; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci div >>= 1; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci value |= div << RCAR_PWMCR_CC0_SHIFT; 10362306a36Sopenharmony_ci rcar_pwm_write(rp, value, RCAR_PWMCR); 10462306a36Sopenharmony_ci} 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic int rcar_pwm_set_counter(struct rcar_pwm_chip *rp, int div, int duty_ns, 10762306a36Sopenharmony_ci int period_ns) 10862306a36Sopenharmony_ci{ 10962306a36Sopenharmony_ci unsigned long long one_cycle, tmp; /* 0.01 nanoseconds */ 11062306a36Sopenharmony_ci unsigned long clk_rate = clk_get_rate(rp->clk); 11162306a36Sopenharmony_ci u32 cyc, ph; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci one_cycle = NSEC_PER_SEC * 100ULL << div; 11462306a36Sopenharmony_ci do_div(one_cycle, clk_rate); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci tmp = period_ns * 100ULL; 11762306a36Sopenharmony_ci do_div(tmp, one_cycle); 11862306a36Sopenharmony_ci cyc = (tmp << RCAR_PWMCNT_CYC0_SHIFT) & RCAR_PWMCNT_CYC0_MASK; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci tmp = duty_ns * 100ULL; 12162306a36Sopenharmony_ci do_div(tmp, one_cycle); 12262306a36Sopenharmony_ci ph = tmp & RCAR_PWMCNT_PH0_MASK; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci /* Avoid prohibited setting */ 12562306a36Sopenharmony_ci if (cyc == 0 || ph == 0) 12662306a36Sopenharmony_ci return -EINVAL; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci rcar_pwm_write(rp, cyc | ph, RCAR_PWMCNT); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci return 0; 13162306a36Sopenharmony_ci} 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic int rcar_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm) 13462306a36Sopenharmony_ci{ 13562306a36Sopenharmony_ci return pm_runtime_get_sync(chip->dev); 13662306a36Sopenharmony_ci} 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic void rcar_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm) 13962306a36Sopenharmony_ci{ 14062306a36Sopenharmony_ci pm_runtime_put(chip->dev); 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic int rcar_pwm_enable(struct rcar_pwm_chip *rp) 14462306a36Sopenharmony_ci{ 14562306a36Sopenharmony_ci u32 value; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci /* Don't enable the PWM device if CYC0 or PH0 is 0 */ 14862306a36Sopenharmony_ci value = rcar_pwm_read(rp, RCAR_PWMCNT); 14962306a36Sopenharmony_ci if ((value & RCAR_PWMCNT_CYC0_MASK) == 0 || 15062306a36Sopenharmony_ci (value & RCAR_PWMCNT_PH0_MASK) == 0) 15162306a36Sopenharmony_ci return -EINVAL; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci rcar_pwm_update(rp, RCAR_PWMCR_EN0, RCAR_PWMCR_EN0, RCAR_PWMCR); 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci return 0; 15662306a36Sopenharmony_ci} 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic void rcar_pwm_disable(struct rcar_pwm_chip *rp) 15962306a36Sopenharmony_ci{ 16062306a36Sopenharmony_ci rcar_pwm_update(rp, RCAR_PWMCR_EN0, 0, RCAR_PWMCR); 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_cistatic int rcar_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, 16462306a36Sopenharmony_ci const struct pwm_state *state) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip); 16762306a36Sopenharmony_ci int div, ret; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci /* This HW/driver only supports normal polarity */ 17062306a36Sopenharmony_ci if (state->polarity != PWM_POLARITY_NORMAL) 17162306a36Sopenharmony_ci return -EINVAL; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci if (!state->enabled) { 17462306a36Sopenharmony_ci rcar_pwm_disable(rp); 17562306a36Sopenharmony_ci return 0; 17662306a36Sopenharmony_ci } 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci div = rcar_pwm_get_clock_division(rp, state->period); 17962306a36Sopenharmony_ci if (div < 0) 18062306a36Sopenharmony_ci return div; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci rcar_pwm_update(rp, RCAR_PWMCR_SYNC, RCAR_PWMCR_SYNC, RCAR_PWMCR); 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci ret = rcar_pwm_set_counter(rp, div, state->duty_cycle, state->period); 18562306a36Sopenharmony_ci if (!ret) 18662306a36Sopenharmony_ci rcar_pwm_set_clock_control(rp, div); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* The SYNC should be set to 0 even if rcar_pwm_set_counter failed */ 18962306a36Sopenharmony_ci rcar_pwm_update(rp, RCAR_PWMCR_SYNC, 0, RCAR_PWMCR); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci if (!ret) 19262306a36Sopenharmony_ci ret = rcar_pwm_enable(rp); 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci return ret; 19562306a36Sopenharmony_ci} 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic const struct pwm_ops rcar_pwm_ops = { 19862306a36Sopenharmony_ci .request = rcar_pwm_request, 19962306a36Sopenharmony_ci .free = rcar_pwm_free, 20062306a36Sopenharmony_ci .apply = rcar_pwm_apply, 20162306a36Sopenharmony_ci .owner = THIS_MODULE, 20262306a36Sopenharmony_ci}; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic int rcar_pwm_probe(struct platform_device *pdev) 20562306a36Sopenharmony_ci{ 20662306a36Sopenharmony_ci struct rcar_pwm_chip *rcar_pwm; 20762306a36Sopenharmony_ci int ret; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci rcar_pwm = devm_kzalloc(&pdev->dev, sizeof(*rcar_pwm), GFP_KERNEL); 21062306a36Sopenharmony_ci if (rcar_pwm == NULL) 21162306a36Sopenharmony_ci return -ENOMEM; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci rcar_pwm->base = devm_platform_ioremap_resource(pdev, 0); 21462306a36Sopenharmony_ci if (IS_ERR(rcar_pwm->base)) 21562306a36Sopenharmony_ci return PTR_ERR(rcar_pwm->base); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci rcar_pwm->clk = devm_clk_get(&pdev->dev, NULL); 21862306a36Sopenharmony_ci if (IS_ERR(rcar_pwm->clk)) { 21962306a36Sopenharmony_ci dev_err(&pdev->dev, "cannot get clock\n"); 22062306a36Sopenharmony_ci return PTR_ERR(rcar_pwm->clk); 22162306a36Sopenharmony_ci } 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci platform_set_drvdata(pdev, rcar_pwm); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci rcar_pwm->chip.dev = &pdev->dev; 22662306a36Sopenharmony_ci rcar_pwm->chip.ops = &rcar_pwm_ops; 22762306a36Sopenharmony_ci rcar_pwm->chip.npwm = 1; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci pm_runtime_enable(&pdev->dev); 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci ret = pwmchip_add(&rcar_pwm->chip); 23262306a36Sopenharmony_ci if (ret < 0) { 23362306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to register PWM chip: %d\n", ret); 23462306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 23562306a36Sopenharmony_ci return ret; 23662306a36Sopenharmony_ci } 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci return 0; 23962306a36Sopenharmony_ci} 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_cistatic void rcar_pwm_remove(struct platform_device *pdev) 24262306a36Sopenharmony_ci{ 24362306a36Sopenharmony_ci struct rcar_pwm_chip *rcar_pwm = platform_get_drvdata(pdev); 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci pwmchip_remove(&rcar_pwm->chip); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 24862306a36Sopenharmony_ci} 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic const struct of_device_id rcar_pwm_of_table[] = { 25162306a36Sopenharmony_ci { .compatible = "renesas,pwm-rcar", }, 25262306a36Sopenharmony_ci { }, 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, rcar_pwm_of_table); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic struct platform_driver rcar_pwm_driver = { 25762306a36Sopenharmony_ci .probe = rcar_pwm_probe, 25862306a36Sopenharmony_ci .remove_new = rcar_pwm_remove, 25962306a36Sopenharmony_ci .driver = { 26062306a36Sopenharmony_ci .name = "pwm-rcar", 26162306a36Sopenharmony_ci .of_match_table = rcar_pwm_of_table, 26262306a36Sopenharmony_ci } 26362306a36Sopenharmony_ci}; 26462306a36Sopenharmony_cimodule_platform_driver(rcar_pwm_driver); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ciMODULE_AUTHOR("Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>"); 26762306a36Sopenharmony_ciMODULE_DESCRIPTION("Renesas PWM Timer Driver"); 26862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 26962306a36Sopenharmony_ciMODULE_ALIAS("platform:pwm-rcar"); 270