162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * MediaTek Pulse Width Modulator driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
662306a36Sopenharmony_ci * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/err.h>
1162306a36Sopenharmony_ci#include <linux/io.h>
1262306a36Sopenharmony_ci#include <linux/ioport.h>
1362306a36Sopenharmony_ci#include <linux/kernel.h>
1462306a36Sopenharmony_ci#include <linux/module.h>
1562306a36Sopenharmony_ci#include <linux/clk.h>
1662306a36Sopenharmony_ci#include <linux/of.h>
1762306a36Sopenharmony_ci#include <linux/platform_device.h>
1862306a36Sopenharmony_ci#include <linux/pwm.h>
1962306a36Sopenharmony_ci#include <linux/slab.h>
2062306a36Sopenharmony_ci#include <linux/types.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci/* PWM registers and bits definitions */
2362306a36Sopenharmony_ci#define PWMCON			0x00
2462306a36Sopenharmony_ci#define PWMHDUR			0x04
2562306a36Sopenharmony_ci#define PWMLDUR			0x08
2662306a36Sopenharmony_ci#define PWMGDUR			0x0c
2762306a36Sopenharmony_ci#define PWMWAVENUM		0x28
2862306a36Sopenharmony_ci#define PWMDWIDTH		0x2c
2962306a36Sopenharmony_ci#define PWM45DWIDTH_FIXUP	0x30
3062306a36Sopenharmony_ci#define PWMTHRES		0x30
3162306a36Sopenharmony_ci#define PWM45THRES_FIXUP	0x34
3262306a36Sopenharmony_ci#define PWM_CK_26M_SEL		0x210
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define PWM_CLK_DIV_MAX		7
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_cistruct pwm_mediatek_of_data {
3762306a36Sopenharmony_ci	unsigned int num_pwms;
3862306a36Sopenharmony_ci	bool pwm45_fixup;
3962306a36Sopenharmony_ci	bool has_ck_26m_sel;
4062306a36Sopenharmony_ci	const unsigned int *reg_offset;
4162306a36Sopenharmony_ci};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci/**
4462306a36Sopenharmony_ci * struct pwm_mediatek_chip - struct representing PWM chip
4562306a36Sopenharmony_ci * @chip: linux PWM chip representation
4662306a36Sopenharmony_ci * @regs: base address of PWM chip
4762306a36Sopenharmony_ci * @clk_top: the top clock generator
4862306a36Sopenharmony_ci * @clk_main: the clock used by PWM core
4962306a36Sopenharmony_ci * @clk_pwms: the clock used by each PWM channel
5062306a36Sopenharmony_ci * @clk_freq: the fix clock frequency of legacy MIPS SoC
5162306a36Sopenharmony_ci * @soc: pointer to chip's platform data
5262306a36Sopenharmony_ci */
5362306a36Sopenharmony_cistruct pwm_mediatek_chip {
5462306a36Sopenharmony_ci	struct pwm_chip chip;
5562306a36Sopenharmony_ci	void __iomem *regs;
5662306a36Sopenharmony_ci	struct clk *clk_top;
5762306a36Sopenharmony_ci	struct clk *clk_main;
5862306a36Sopenharmony_ci	struct clk **clk_pwms;
5962306a36Sopenharmony_ci	const struct pwm_mediatek_of_data *soc;
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic const unsigned int mtk_pwm_reg_offset_v1[] = {
6362306a36Sopenharmony_ci	0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220
6462306a36Sopenharmony_ci};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic const unsigned int mtk_pwm_reg_offset_v2[] = {
6762306a36Sopenharmony_ci	0x0080, 0x00c0, 0x0100, 0x0140, 0x0180, 0x01c0, 0x0200, 0x0240
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic inline struct pwm_mediatek_chip *
7162306a36Sopenharmony_cito_pwm_mediatek_chip(struct pwm_chip *chip)
7262306a36Sopenharmony_ci{
7362306a36Sopenharmony_ci	return container_of(chip, struct pwm_mediatek_chip, chip);
7462306a36Sopenharmony_ci}
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistatic int pwm_mediatek_clk_enable(struct pwm_chip *chip,
7762306a36Sopenharmony_ci				   struct pwm_device *pwm)
7862306a36Sopenharmony_ci{
7962306a36Sopenharmony_ci	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
8062306a36Sopenharmony_ci	int ret;
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	ret = clk_prepare_enable(pc->clk_top);
8362306a36Sopenharmony_ci	if (ret < 0)
8462306a36Sopenharmony_ci		return ret;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	ret = clk_prepare_enable(pc->clk_main);
8762306a36Sopenharmony_ci	if (ret < 0)
8862306a36Sopenharmony_ci		goto disable_clk_top;
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	ret = clk_prepare_enable(pc->clk_pwms[pwm->hwpwm]);
9162306a36Sopenharmony_ci	if (ret < 0)
9262306a36Sopenharmony_ci		goto disable_clk_main;
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	return 0;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cidisable_clk_main:
9762306a36Sopenharmony_ci	clk_disable_unprepare(pc->clk_main);
9862306a36Sopenharmony_cidisable_clk_top:
9962306a36Sopenharmony_ci	clk_disable_unprepare(pc->clk_top);
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	return ret;
10262306a36Sopenharmony_ci}
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cistatic void pwm_mediatek_clk_disable(struct pwm_chip *chip,
10562306a36Sopenharmony_ci				     struct pwm_device *pwm)
10662306a36Sopenharmony_ci{
10762306a36Sopenharmony_ci	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	clk_disable_unprepare(pc->clk_pwms[pwm->hwpwm]);
11062306a36Sopenharmony_ci	clk_disable_unprepare(pc->clk_main);
11162306a36Sopenharmony_ci	clk_disable_unprepare(pc->clk_top);
11262306a36Sopenharmony_ci}
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistatic inline void pwm_mediatek_writel(struct pwm_mediatek_chip *chip,
11562306a36Sopenharmony_ci				       unsigned int num, unsigned int offset,
11662306a36Sopenharmony_ci				       u32 value)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	writel(value, chip->regs + chip->soc->reg_offset[num] + offset);
11962306a36Sopenharmony_ci}
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_cistatic int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm,
12262306a36Sopenharmony_ci			       int duty_ns, int period_ns)
12362306a36Sopenharmony_ci{
12462306a36Sopenharmony_ci	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
12562306a36Sopenharmony_ci	u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH,
12662306a36Sopenharmony_ci	    reg_thres = PWMTHRES;
12762306a36Sopenharmony_ci	u64 resolution;
12862306a36Sopenharmony_ci	int ret;
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	ret = pwm_mediatek_clk_enable(chip, pwm);
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	if (ret < 0)
13362306a36Sopenharmony_ci		return ret;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	/* Make sure we use the bus clock and not the 26MHz clock */
13662306a36Sopenharmony_ci	if (pc->soc->has_ck_26m_sel)
13762306a36Sopenharmony_ci		writel(0, pc->regs + PWM_CK_26M_SEL);
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	/* Using resolution in picosecond gets accuracy higher */
14062306a36Sopenharmony_ci	resolution = (u64)NSEC_PER_SEC * 1000;
14162306a36Sopenharmony_ci	do_div(resolution, clk_get_rate(pc->clk_pwms[pwm->hwpwm]));
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci	cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution);
14462306a36Sopenharmony_ci	while (cnt_period > 8191) {
14562306a36Sopenharmony_ci		resolution *= 2;
14662306a36Sopenharmony_ci		clkdiv++;
14762306a36Sopenharmony_ci		cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000,
14862306a36Sopenharmony_ci						   resolution);
14962306a36Sopenharmony_ci	}
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	if (clkdiv > PWM_CLK_DIV_MAX) {
15262306a36Sopenharmony_ci		pwm_mediatek_clk_disable(chip, pwm);
15362306a36Sopenharmony_ci		dev_err(chip->dev, "period of %d ns not supported\n", period_ns);
15462306a36Sopenharmony_ci		return -EINVAL;
15562306a36Sopenharmony_ci	}
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) {
15862306a36Sopenharmony_ci		/*
15962306a36Sopenharmony_ci		 * PWM[4,5] has distinct offset for PWMDWIDTH and PWMTHRES
16062306a36Sopenharmony_ci		 * from the other PWMs on MT7623.
16162306a36Sopenharmony_ci		 */
16262306a36Sopenharmony_ci		reg_width = PWM45DWIDTH_FIXUP;
16362306a36Sopenharmony_ci		reg_thres = PWM45THRES_FIXUP;
16462306a36Sopenharmony_ci	}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution);
16762306a36Sopenharmony_ci	pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
16862306a36Sopenharmony_ci	pwm_mediatek_writel(pc, pwm->hwpwm, reg_width, cnt_period);
16962306a36Sopenharmony_ci	pwm_mediatek_writel(pc, pwm->hwpwm, reg_thres, cnt_duty);
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	pwm_mediatek_clk_disable(chip, pwm);
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	return 0;
17462306a36Sopenharmony_ci}
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic int pwm_mediatek_enable(struct pwm_chip *chip, struct pwm_device *pwm)
17762306a36Sopenharmony_ci{
17862306a36Sopenharmony_ci	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
17962306a36Sopenharmony_ci	u32 value;
18062306a36Sopenharmony_ci	int ret;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	ret = pwm_mediatek_clk_enable(chip, pwm);
18362306a36Sopenharmony_ci	if (ret < 0)
18462306a36Sopenharmony_ci		return ret;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	value = readl(pc->regs);
18762306a36Sopenharmony_ci	value |= BIT(pwm->hwpwm);
18862306a36Sopenharmony_ci	writel(value, pc->regs);
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	return 0;
19162306a36Sopenharmony_ci}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic void pwm_mediatek_disable(struct pwm_chip *chip, struct pwm_device *pwm)
19462306a36Sopenharmony_ci{
19562306a36Sopenharmony_ci	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
19662306a36Sopenharmony_ci	u32 value;
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	value = readl(pc->regs);
19962306a36Sopenharmony_ci	value &= ~BIT(pwm->hwpwm);
20062306a36Sopenharmony_ci	writel(value, pc->regs);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	pwm_mediatek_clk_disable(chip, pwm);
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic int pwm_mediatek_apply(struct pwm_chip *chip, struct pwm_device *pwm,
20662306a36Sopenharmony_ci			      const struct pwm_state *state)
20762306a36Sopenharmony_ci{
20862306a36Sopenharmony_ci	int err;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	if (state->polarity != PWM_POLARITY_NORMAL)
21162306a36Sopenharmony_ci		return -EINVAL;
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	if (!state->enabled) {
21462306a36Sopenharmony_ci		if (pwm->state.enabled)
21562306a36Sopenharmony_ci			pwm_mediatek_disable(chip, pwm);
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci		return 0;
21862306a36Sopenharmony_ci	}
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	err = pwm_mediatek_config(pwm->chip, pwm, state->duty_cycle, state->period);
22162306a36Sopenharmony_ci	if (err)
22262306a36Sopenharmony_ci		return err;
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	if (!pwm->state.enabled)
22562306a36Sopenharmony_ci		err = pwm_mediatek_enable(chip, pwm);
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	return err;
22862306a36Sopenharmony_ci}
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic const struct pwm_ops pwm_mediatek_ops = {
23162306a36Sopenharmony_ci	.apply = pwm_mediatek_apply,
23262306a36Sopenharmony_ci	.owner = THIS_MODULE,
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic int pwm_mediatek_probe(struct platform_device *pdev)
23662306a36Sopenharmony_ci{
23762306a36Sopenharmony_ci	struct pwm_mediatek_chip *pc;
23862306a36Sopenharmony_ci	unsigned int i;
23962306a36Sopenharmony_ci	int ret;
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
24262306a36Sopenharmony_ci	if (!pc)
24362306a36Sopenharmony_ci		return -ENOMEM;
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	pc->soc = of_device_get_match_data(&pdev->dev);
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	pc->regs = devm_platform_ioremap_resource(pdev, 0);
24862306a36Sopenharmony_ci	if (IS_ERR(pc->regs))
24962306a36Sopenharmony_ci		return PTR_ERR(pc->regs);
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	pc->clk_pwms = devm_kmalloc_array(&pdev->dev, pc->soc->num_pwms,
25262306a36Sopenharmony_ci				    sizeof(*pc->clk_pwms), GFP_KERNEL);
25362306a36Sopenharmony_ci	if (!pc->clk_pwms)
25462306a36Sopenharmony_ci		return -ENOMEM;
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	pc->clk_top = devm_clk_get(&pdev->dev, "top");
25762306a36Sopenharmony_ci	if (IS_ERR(pc->clk_top))
25862306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_top),
25962306a36Sopenharmony_ci				     "Failed to get top clock\n");
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	pc->clk_main = devm_clk_get(&pdev->dev, "main");
26262306a36Sopenharmony_ci	if (IS_ERR(pc->clk_main))
26362306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_main),
26462306a36Sopenharmony_ci				     "Failed to get main clock\n");
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	for (i = 0; i < pc->soc->num_pwms; i++) {
26762306a36Sopenharmony_ci		char name[8];
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci		snprintf(name, sizeof(name), "pwm%d", i + 1);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci		pc->clk_pwms[i] = devm_clk_get(&pdev->dev, name);
27262306a36Sopenharmony_ci		if (IS_ERR(pc->clk_pwms[i]))
27362306a36Sopenharmony_ci			return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_pwms[i]),
27462306a36Sopenharmony_ci					     "Failed to get %s clock\n", name);
27562306a36Sopenharmony_ci	}
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	pc->chip.dev = &pdev->dev;
27862306a36Sopenharmony_ci	pc->chip.ops = &pwm_mediatek_ops;
27962306a36Sopenharmony_ci	pc->chip.npwm = pc->soc->num_pwms;
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	ret = devm_pwmchip_add(&pdev->dev, &pc->chip);
28262306a36Sopenharmony_ci	if (ret < 0)
28362306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, ret, "pwmchip_add() failed\n");
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	return 0;
28662306a36Sopenharmony_ci}
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt2712_pwm_data = {
28962306a36Sopenharmony_ci	.num_pwms = 8,
29062306a36Sopenharmony_ci	.pwm45_fixup = false,
29162306a36Sopenharmony_ci	.has_ck_26m_sel = false,
29262306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
29362306a36Sopenharmony_ci};
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt6795_pwm_data = {
29662306a36Sopenharmony_ci	.num_pwms = 7,
29762306a36Sopenharmony_ci	.pwm45_fixup = false,
29862306a36Sopenharmony_ci	.has_ck_26m_sel = false,
29962306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
30062306a36Sopenharmony_ci};
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7622_pwm_data = {
30362306a36Sopenharmony_ci	.num_pwms = 6,
30462306a36Sopenharmony_ci	.pwm45_fixup = false,
30562306a36Sopenharmony_ci	.has_ck_26m_sel = true,
30662306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
30762306a36Sopenharmony_ci};
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7623_pwm_data = {
31062306a36Sopenharmony_ci	.num_pwms = 5,
31162306a36Sopenharmony_ci	.pwm45_fixup = true,
31262306a36Sopenharmony_ci	.has_ck_26m_sel = false,
31362306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
31462306a36Sopenharmony_ci};
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7628_pwm_data = {
31762306a36Sopenharmony_ci	.num_pwms = 4,
31862306a36Sopenharmony_ci	.pwm45_fixup = true,
31962306a36Sopenharmony_ci	.has_ck_26m_sel = false,
32062306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
32162306a36Sopenharmony_ci};
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7629_pwm_data = {
32462306a36Sopenharmony_ci	.num_pwms = 1,
32562306a36Sopenharmony_ci	.pwm45_fixup = false,
32662306a36Sopenharmony_ci	.has_ck_26m_sel = false,
32762306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
32862306a36Sopenharmony_ci};
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7981_pwm_data = {
33162306a36Sopenharmony_ci	.num_pwms = 3,
33262306a36Sopenharmony_ci	.pwm45_fixup = false,
33362306a36Sopenharmony_ci	.has_ck_26m_sel = true,
33462306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v2,
33562306a36Sopenharmony_ci};
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7986_pwm_data = {
33862306a36Sopenharmony_ci	.num_pwms = 2,
33962306a36Sopenharmony_ci	.pwm45_fixup = false,
34062306a36Sopenharmony_ci	.has_ck_26m_sel = true,
34162306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
34262306a36Sopenharmony_ci};
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt8183_pwm_data = {
34562306a36Sopenharmony_ci	.num_pwms = 4,
34662306a36Sopenharmony_ci	.pwm45_fixup = false,
34762306a36Sopenharmony_ci	.has_ck_26m_sel = true,
34862306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
34962306a36Sopenharmony_ci};
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt8365_pwm_data = {
35262306a36Sopenharmony_ci	.num_pwms = 3,
35362306a36Sopenharmony_ci	.pwm45_fixup = false,
35462306a36Sopenharmony_ci	.has_ck_26m_sel = true,
35562306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
35662306a36Sopenharmony_ci};
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic const struct pwm_mediatek_of_data mt8516_pwm_data = {
35962306a36Sopenharmony_ci	.num_pwms = 5,
36062306a36Sopenharmony_ci	.pwm45_fixup = false,
36162306a36Sopenharmony_ci	.has_ck_26m_sel = true,
36262306a36Sopenharmony_ci	.reg_offset = mtk_pwm_reg_offset_v1,
36362306a36Sopenharmony_ci};
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic const struct of_device_id pwm_mediatek_of_match[] = {
36662306a36Sopenharmony_ci	{ .compatible = "mediatek,mt2712-pwm", .data = &mt2712_pwm_data },
36762306a36Sopenharmony_ci	{ .compatible = "mediatek,mt6795-pwm", .data = &mt6795_pwm_data },
36862306a36Sopenharmony_ci	{ .compatible = "mediatek,mt7622-pwm", .data = &mt7622_pwm_data },
36962306a36Sopenharmony_ci	{ .compatible = "mediatek,mt7623-pwm", .data = &mt7623_pwm_data },
37062306a36Sopenharmony_ci	{ .compatible = "mediatek,mt7628-pwm", .data = &mt7628_pwm_data },
37162306a36Sopenharmony_ci	{ .compatible = "mediatek,mt7629-pwm", .data = &mt7629_pwm_data },
37262306a36Sopenharmony_ci	{ .compatible = "mediatek,mt7981-pwm", .data = &mt7981_pwm_data },
37362306a36Sopenharmony_ci	{ .compatible = "mediatek,mt7986-pwm", .data = &mt7986_pwm_data },
37462306a36Sopenharmony_ci	{ .compatible = "mediatek,mt8183-pwm", .data = &mt8183_pwm_data },
37562306a36Sopenharmony_ci	{ .compatible = "mediatek,mt8365-pwm", .data = &mt8365_pwm_data },
37662306a36Sopenharmony_ci	{ .compatible = "mediatek,mt8516-pwm", .data = &mt8516_pwm_data },
37762306a36Sopenharmony_ci	{ },
37862306a36Sopenharmony_ci};
37962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, pwm_mediatek_of_match);
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic struct platform_driver pwm_mediatek_driver = {
38262306a36Sopenharmony_ci	.driver = {
38362306a36Sopenharmony_ci		.name = "pwm-mediatek",
38462306a36Sopenharmony_ci		.of_match_table = pwm_mediatek_of_match,
38562306a36Sopenharmony_ci	},
38662306a36Sopenharmony_ci	.probe = pwm_mediatek_probe,
38762306a36Sopenharmony_ci};
38862306a36Sopenharmony_cimodule_platform_driver(pwm_mediatek_driver);
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ciMODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
39162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
392