162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2014 Free Electrons
462306a36Sopenharmony_ci * Copyright (C) 2014 Atmel
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/clk.h>
1062306a36Sopenharmony_ci#include <linux/delay.h>
1162306a36Sopenharmony_ci#include <linux/mfd/atmel-hlcdc.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/of.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/pwm.h>
1662306a36Sopenharmony_ci#include <linux/regmap.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#define ATMEL_HLCDC_PWMCVAL_MASK	GENMASK(15, 8)
1962306a36Sopenharmony_ci#define ATMEL_HLCDC_PWMCVAL(x)		(((x) << 8) & ATMEL_HLCDC_PWMCVAL_MASK)
2062306a36Sopenharmony_ci#define ATMEL_HLCDC_PWMPOL		BIT(4)
2162306a36Sopenharmony_ci#define ATMEL_HLCDC_PWMPS_MASK		GENMASK(2, 0)
2262306a36Sopenharmony_ci#define ATMEL_HLCDC_PWMPS_MAX		0x6
2362306a36Sopenharmony_ci#define ATMEL_HLCDC_PWMPS(x)		((x) & ATMEL_HLCDC_PWMPS_MASK)
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cistruct atmel_hlcdc_pwm_errata {
2662306a36Sopenharmony_ci	bool slow_clk_erratum;
2762306a36Sopenharmony_ci	bool div1_clk_erratum;
2862306a36Sopenharmony_ci};
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_cistruct atmel_hlcdc_pwm {
3162306a36Sopenharmony_ci	struct pwm_chip chip;
3262306a36Sopenharmony_ci	struct atmel_hlcdc *hlcdc;
3362306a36Sopenharmony_ci	struct clk *cur_clk;
3462306a36Sopenharmony_ci	const struct atmel_hlcdc_pwm_errata *errata;
3562306a36Sopenharmony_ci};
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cistatic inline struct atmel_hlcdc_pwm *to_atmel_hlcdc_pwm(struct pwm_chip *chip)
3862306a36Sopenharmony_ci{
3962306a36Sopenharmony_ci	return container_of(chip, struct atmel_hlcdc_pwm, chip);
4062306a36Sopenharmony_ci}
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistatic int atmel_hlcdc_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
4362306a36Sopenharmony_ci				 const struct pwm_state *state)
4462306a36Sopenharmony_ci{
4562306a36Sopenharmony_ci	struct atmel_hlcdc_pwm *atmel = to_atmel_hlcdc_pwm(chip);
4662306a36Sopenharmony_ci	struct atmel_hlcdc *hlcdc = atmel->hlcdc;
4762306a36Sopenharmony_ci	unsigned int status;
4862306a36Sopenharmony_ci	int ret;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	if (state->enabled) {
5162306a36Sopenharmony_ci		struct clk *new_clk = hlcdc->slow_clk;
5262306a36Sopenharmony_ci		u64 pwmcval = state->duty_cycle * 256;
5362306a36Sopenharmony_ci		unsigned long clk_freq;
5462306a36Sopenharmony_ci		u64 clk_period_ns;
5562306a36Sopenharmony_ci		u32 pwmcfg;
5662306a36Sopenharmony_ci		int pres;
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci		if (!atmel->errata || !atmel->errata->slow_clk_erratum) {
5962306a36Sopenharmony_ci			clk_freq = clk_get_rate(new_clk);
6062306a36Sopenharmony_ci			if (!clk_freq)
6162306a36Sopenharmony_ci				return -EINVAL;
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci			clk_period_ns = (u64)NSEC_PER_SEC * 256;
6462306a36Sopenharmony_ci			do_div(clk_period_ns, clk_freq);
6562306a36Sopenharmony_ci		}
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci		/* Errata: cannot use slow clk on some IP revisions */
6862306a36Sopenharmony_ci		if ((atmel->errata && atmel->errata->slow_clk_erratum) ||
6962306a36Sopenharmony_ci		    clk_period_ns > state->period) {
7062306a36Sopenharmony_ci			new_clk = hlcdc->sys_clk;
7162306a36Sopenharmony_ci			clk_freq = clk_get_rate(new_clk);
7262306a36Sopenharmony_ci			if (!clk_freq)
7362306a36Sopenharmony_ci				return -EINVAL;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci			clk_period_ns = (u64)NSEC_PER_SEC * 256;
7662306a36Sopenharmony_ci			do_div(clk_period_ns, clk_freq);
7762306a36Sopenharmony_ci		}
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci		for (pres = 0; pres <= ATMEL_HLCDC_PWMPS_MAX; pres++) {
8062306a36Sopenharmony_ci		/* Errata: cannot divide by 1 on some IP revisions */
8162306a36Sopenharmony_ci			if (!pres && atmel->errata &&
8262306a36Sopenharmony_ci			    atmel->errata->div1_clk_erratum)
8362306a36Sopenharmony_ci				continue;
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci			if ((clk_period_ns << pres) >= state->period)
8662306a36Sopenharmony_ci				break;
8762306a36Sopenharmony_ci		}
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci		if (pres > ATMEL_HLCDC_PWMPS_MAX)
9062306a36Sopenharmony_ci			return -EINVAL;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci		pwmcfg = ATMEL_HLCDC_PWMPS(pres);
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci		if (new_clk != atmel->cur_clk) {
9562306a36Sopenharmony_ci			u32 gencfg = 0;
9662306a36Sopenharmony_ci			int ret;
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci			ret = clk_prepare_enable(new_clk);
9962306a36Sopenharmony_ci			if (ret)
10062306a36Sopenharmony_ci				return ret;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci			clk_disable_unprepare(atmel->cur_clk);
10362306a36Sopenharmony_ci			atmel->cur_clk = new_clk;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci			if (new_clk == hlcdc->sys_clk)
10662306a36Sopenharmony_ci				gencfg = ATMEL_HLCDC_CLKPWMSEL;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci			ret = regmap_update_bits(hlcdc->regmap,
10962306a36Sopenharmony_ci						 ATMEL_HLCDC_CFG(0),
11062306a36Sopenharmony_ci						 ATMEL_HLCDC_CLKPWMSEL,
11162306a36Sopenharmony_ci						 gencfg);
11262306a36Sopenharmony_ci			if (ret)
11362306a36Sopenharmony_ci				return ret;
11462306a36Sopenharmony_ci		}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci		do_div(pwmcval, state->period);
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci		/*
11962306a36Sopenharmony_ci		 * The PWM duty cycle is configurable from 0/256 to 255/256 of
12062306a36Sopenharmony_ci		 * the period cycle. Hence we can't set a duty cycle occupying
12162306a36Sopenharmony_ci		 * the whole period cycle if we're asked to.
12262306a36Sopenharmony_ci		 * Set it to 255 if pwmcval is greater than 256.
12362306a36Sopenharmony_ci		 */
12462306a36Sopenharmony_ci		if (pwmcval > 255)
12562306a36Sopenharmony_ci			pwmcval = 255;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci		pwmcfg |= ATMEL_HLCDC_PWMCVAL(pwmcval);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci		if (state->polarity == PWM_POLARITY_NORMAL)
13062306a36Sopenharmony_ci			pwmcfg |= ATMEL_HLCDC_PWMPOL;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci		ret = regmap_update_bits(hlcdc->regmap, ATMEL_HLCDC_CFG(6),
13362306a36Sopenharmony_ci					 ATMEL_HLCDC_PWMCVAL_MASK |
13462306a36Sopenharmony_ci					 ATMEL_HLCDC_PWMPS_MASK |
13562306a36Sopenharmony_ci					 ATMEL_HLCDC_PWMPOL,
13662306a36Sopenharmony_ci					 pwmcfg);
13762306a36Sopenharmony_ci		if (ret)
13862306a36Sopenharmony_ci			return ret;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci		ret = regmap_write(hlcdc->regmap, ATMEL_HLCDC_EN,
14162306a36Sopenharmony_ci				   ATMEL_HLCDC_PWM);
14262306a36Sopenharmony_ci		if (ret)
14362306a36Sopenharmony_ci			return ret;
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci		ret = regmap_read_poll_timeout(hlcdc->regmap, ATMEL_HLCDC_SR,
14662306a36Sopenharmony_ci					       status,
14762306a36Sopenharmony_ci					       status & ATMEL_HLCDC_PWM,
14862306a36Sopenharmony_ci					       10, 0);
14962306a36Sopenharmony_ci		if (ret)
15062306a36Sopenharmony_ci			return ret;
15162306a36Sopenharmony_ci	} else {
15262306a36Sopenharmony_ci		ret = regmap_write(hlcdc->regmap, ATMEL_HLCDC_DIS,
15362306a36Sopenharmony_ci				   ATMEL_HLCDC_PWM);
15462306a36Sopenharmony_ci		if (ret)
15562306a36Sopenharmony_ci			return ret;
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci		ret = regmap_read_poll_timeout(hlcdc->regmap, ATMEL_HLCDC_SR,
15862306a36Sopenharmony_ci					       status,
15962306a36Sopenharmony_ci					       !(status & ATMEL_HLCDC_PWM),
16062306a36Sopenharmony_ci					       10, 0);
16162306a36Sopenharmony_ci		if (ret)
16262306a36Sopenharmony_ci			return ret;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci		clk_disable_unprepare(atmel->cur_clk);
16562306a36Sopenharmony_ci		atmel->cur_clk = NULL;
16662306a36Sopenharmony_ci	}
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci	return 0;
16962306a36Sopenharmony_ci}
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic const struct pwm_ops atmel_hlcdc_pwm_ops = {
17262306a36Sopenharmony_ci	.apply = atmel_hlcdc_pwm_apply,
17362306a36Sopenharmony_ci	.owner = THIS_MODULE,
17462306a36Sopenharmony_ci};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic const struct atmel_hlcdc_pwm_errata atmel_hlcdc_pwm_at91sam9x5_errata = {
17762306a36Sopenharmony_ci	.slow_clk_erratum = true,
17862306a36Sopenharmony_ci};
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic const struct atmel_hlcdc_pwm_errata atmel_hlcdc_pwm_sama5d3_errata = {
18162306a36Sopenharmony_ci	.div1_clk_erratum = true,
18262306a36Sopenharmony_ci};
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
18562306a36Sopenharmony_cistatic int atmel_hlcdc_pwm_suspend(struct device *dev)
18662306a36Sopenharmony_ci{
18762306a36Sopenharmony_ci	struct atmel_hlcdc_pwm *atmel = dev_get_drvdata(dev);
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	/* Keep the periph clock enabled if the PWM is still running. */
19062306a36Sopenharmony_ci	if (!pwm_is_enabled(&atmel->chip.pwms[0]))
19162306a36Sopenharmony_ci		clk_disable_unprepare(atmel->hlcdc->periph_clk);
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	return 0;
19462306a36Sopenharmony_ci}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic int atmel_hlcdc_pwm_resume(struct device *dev)
19762306a36Sopenharmony_ci{
19862306a36Sopenharmony_ci	struct atmel_hlcdc_pwm *atmel = dev_get_drvdata(dev);
19962306a36Sopenharmony_ci	struct pwm_state state;
20062306a36Sopenharmony_ci	int ret;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	pwm_get_state(&atmel->chip.pwms[0], &state);
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	/* Re-enable the periph clock it was stopped during suspend. */
20562306a36Sopenharmony_ci	if (!state.enabled) {
20662306a36Sopenharmony_ci		ret = clk_prepare_enable(atmel->hlcdc->periph_clk);
20762306a36Sopenharmony_ci		if (ret)
20862306a36Sopenharmony_ci			return ret;
20962306a36Sopenharmony_ci	}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	return atmel_hlcdc_pwm_apply(&atmel->chip, &atmel->chip.pwms[0],
21262306a36Sopenharmony_ci				     &state);
21362306a36Sopenharmony_ci}
21462306a36Sopenharmony_ci#endif
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(atmel_hlcdc_pwm_pm_ops,
21762306a36Sopenharmony_ci			 atmel_hlcdc_pwm_suspend, atmel_hlcdc_pwm_resume);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic const struct of_device_id atmel_hlcdc_dt_ids[] = {
22062306a36Sopenharmony_ci	{
22162306a36Sopenharmony_ci		.compatible = "atmel,at91sam9n12-hlcdc",
22262306a36Sopenharmony_ci		/* 9n12 has same errata as 9x5 HLCDC PWM */
22362306a36Sopenharmony_ci		.data = &atmel_hlcdc_pwm_at91sam9x5_errata,
22462306a36Sopenharmony_ci	},
22562306a36Sopenharmony_ci	{
22662306a36Sopenharmony_ci		.compatible = "atmel,at91sam9x5-hlcdc",
22762306a36Sopenharmony_ci		.data = &atmel_hlcdc_pwm_at91sam9x5_errata,
22862306a36Sopenharmony_ci	},
22962306a36Sopenharmony_ci	{
23062306a36Sopenharmony_ci		.compatible = "atmel,sama5d2-hlcdc",
23162306a36Sopenharmony_ci	},
23262306a36Sopenharmony_ci	{
23362306a36Sopenharmony_ci		.compatible = "atmel,sama5d3-hlcdc",
23462306a36Sopenharmony_ci		.data = &atmel_hlcdc_pwm_sama5d3_errata,
23562306a36Sopenharmony_ci	},
23662306a36Sopenharmony_ci	{
23762306a36Sopenharmony_ci		.compatible = "atmel,sama5d4-hlcdc",
23862306a36Sopenharmony_ci		.data = &atmel_hlcdc_pwm_sama5d3_errata,
23962306a36Sopenharmony_ci	},
24062306a36Sopenharmony_ci	{	.compatible = "microchip,sam9x60-hlcdc", },
24162306a36Sopenharmony_ci	{ /* sentinel */ },
24262306a36Sopenharmony_ci};
24362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, atmel_hlcdc_dt_ids);
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_cistatic int atmel_hlcdc_pwm_probe(struct platform_device *pdev)
24662306a36Sopenharmony_ci{
24762306a36Sopenharmony_ci	const struct of_device_id *match;
24862306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
24962306a36Sopenharmony_ci	struct atmel_hlcdc_pwm *atmel;
25062306a36Sopenharmony_ci	struct atmel_hlcdc *hlcdc;
25162306a36Sopenharmony_ci	int ret;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	hlcdc = dev_get_drvdata(dev->parent);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	atmel = devm_kzalloc(dev, sizeof(*atmel), GFP_KERNEL);
25662306a36Sopenharmony_ci	if (!atmel)
25762306a36Sopenharmony_ci		return -ENOMEM;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	ret = clk_prepare_enable(hlcdc->periph_clk);
26062306a36Sopenharmony_ci	if (ret)
26162306a36Sopenharmony_ci		return ret;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	match = of_match_node(atmel_hlcdc_dt_ids, dev->parent->of_node);
26462306a36Sopenharmony_ci	if (match)
26562306a36Sopenharmony_ci		atmel->errata = match->data;
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	atmel->hlcdc = hlcdc;
26862306a36Sopenharmony_ci	atmel->chip.ops = &atmel_hlcdc_pwm_ops;
26962306a36Sopenharmony_ci	atmel->chip.dev = dev;
27062306a36Sopenharmony_ci	atmel->chip.npwm = 1;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	ret = pwmchip_add(&atmel->chip);
27362306a36Sopenharmony_ci	if (ret) {
27462306a36Sopenharmony_ci		clk_disable_unprepare(hlcdc->periph_clk);
27562306a36Sopenharmony_ci		return ret;
27662306a36Sopenharmony_ci	}
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	platform_set_drvdata(pdev, atmel);
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	return 0;
28162306a36Sopenharmony_ci}
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_cistatic void atmel_hlcdc_pwm_remove(struct platform_device *pdev)
28462306a36Sopenharmony_ci{
28562306a36Sopenharmony_ci	struct atmel_hlcdc_pwm *atmel = platform_get_drvdata(pdev);
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	pwmchip_remove(&atmel->chip);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	clk_disable_unprepare(atmel->hlcdc->periph_clk);
29062306a36Sopenharmony_ci}
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_cistatic const struct of_device_id atmel_hlcdc_pwm_dt_ids[] = {
29362306a36Sopenharmony_ci	{ .compatible = "atmel,hlcdc-pwm" },
29462306a36Sopenharmony_ci	{ /* sentinel */ },
29562306a36Sopenharmony_ci};
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_cistatic struct platform_driver atmel_hlcdc_pwm_driver = {
29862306a36Sopenharmony_ci	.driver = {
29962306a36Sopenharmony_ci		.name = "atmel-hlcdc-pwm",
30062306a36Sopenharmony_ci		.of_match_table = atmel_hlcdc_pwm_dt_ids,
30162306a36Sopenharmony_ci		.pm = &atmel_hlcdc_pwm_pm_ops,
30262306a36Sopenharmony_ci	},
30362306a36Sopenharmony_ci	.probe = atmel_hlcdc_pwm_probe,
30462306a36Sopenharmony_ci	.remove_new = atmel_hlcdc_pwm_remove,
30562306a36Sopenharmony_ci};
30662306a36Sopenharmony_cimodule_platform_driver(atmel_hlcdc_pwm_driver);
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ciMODULE_ALIAS("platform:atmel-hlcdc-pwm");
30962306a36Sopenharmony_ciMODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
31062306a36Sopenharmony_ciMODULE_DESCRIPTION("Atmel HLCDC PWM driver");
31162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
312