xref: /kernel/linux/linux-6.6/drivers/ptp/ptp_dte.c (revision 62306a36)
162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci// Copyright 2017 Broadcom
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include <linux/err.h>
562306a36Sopenharmony_ci#include <linux/io.h>
662306a36Sopenharmony_ci#include <linux/module.h>
762306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/ptp_clock_kernel.h>
1062306a36Sopenharmony_ci#include <linux/types.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#define DTE_NCO_LOW_TIME_REG	0x00
1362306a36Sopenharmony_ci#define DTE_NCO_TIME_REG	0x04
1462306a36Sopenharmony_ci#define DTE_NCO_OVERFLOW_REG	0x08
1562306a36Sopenharmony_ci#define DTE_NCO_INC_REG		0x0c
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#define DTE_NCO_SUM2_MASK	0xffffffff
1862306a36Sopenharmony_ci#define DTE_NCO_SUM2_SHIFT	4ULL
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define DTE_NCO_SUM3_MASK	0xff
2162306a36Sopenharmony_ci#define DTE_NCO_SUM3_SHIFT	36ULL
2262306a36Sopenharmony_ci#define DTE_NCO_SUM3_WR_SHIFT	8
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define DTE_NCO_TS_WRAP_MASK	0xfff
2562306a36Sopenharmony_ci#define DTE_NCO_TS_WRAP_LSHIFT	32
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define DTE_NCO_INC_DEFAULT	0x80000000
2862306a36Sopenharmony_ci#define DTE_NUM_REGS_TO_RESTORE	4
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci/* Full wrap around is 44bits in ns (~4.887 hrs) */
3162306a36Sopenharmony_ci#define DTE_WRAP_AROUND_NSEC_SHIFT 44
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci/* 44 bits NCO */
3462306a36Sopenharmony_ci#define DTE_NCO_MAX_NS	0xFFFFFFFFFFFLL
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci/* 125MHz with 3.29 reg cfg */
3762306a36Sopenharmony_ci#define DTE_PPB_ADJ(ppb) (u32)(div64_u64((((u64)abs(ppb) * BIT(28)) +\
3862306a36Sopenharmony_ci				      62500000ULL), 125000000ULL))
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci/* ptp dte priv structure */
4162306a36Sopenharmony_cistruct ptp_dte {
4262306a36Sopenharmony_ci	void __iomem *regs;
4362306a36Sopenharmony_ci	struct ptp_clock *ptp_clk;
4462306a36Sopenharmony_ci	struct ptp_clock_info caps;
4562306a36Sopenharmony_ci	struct device *dev;
4662306a36Sopenharmony_ci	u32 ts_ovf_last;
4762306a36Sopenharmony_ci	u32 ts_wrap_cnt;
4862306a36Sopenharmony_ci	spinlock_t lock;
4962306a36Sopenharmony_ci	u32 reg_val[DTE_NUM_REGS_TO_RESTORE];
5062306a36Sopenharmony_ci};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistatic void dte_write_nco(void __iomem *regs, s64 ns)
5362306a36Sopenharmony_ci{
5462306a36Sopenharmony_ci	u32 sum2, sum3;
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	sum2 = (u32)((ns >> DTE_NCO_SUM2_SHIFT) & DTE_NCO_SUM2_MASK);
5762306a36Sopenharmony_ci	/* compensate for ignoring sum1 */
5862306a36Sopenharmony_ci	if (sum2 != DTE_NCO_SUM2_MASK)
5962306a36Sopenharmony_ci		sum2++;
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	/* to write sum3, bits [15:8] needs to be written */
6262306a36Sopenharmony_ci	sum3 = (u32)(((ns >> DTE_NCO_SUM3_SHIFT) & DTE_NCO_SUM3_MASK) <<
6362306a36Sopenharmony_ci		     DTE_NCO_SUM3_WR_SHIFT);
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	writel(0, (regs + DTE_NCO_LOW_TIME_REG));
6662306a36Sopenharmony_ci	writel(sum2, (regs + DTE_NCO_TIME_REG));
6762306a36Sopenharmony_ci	writel(sum3, (regs + DTE_NCO_OVERFLOW_REG));
6862306a36Sopenharmony_ci}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic s64 dte_read_nco(void __iomem *regs)
7162306a36Sopenharmony_ci{
7262306a36Sopenharmony_ci	u32 sum2, sum3;
7362306a36Sopenharmony_ci	s64 ns;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	/*
7662306a36Sopenharmony_ci	 * ignoring sum1 (4 bits) gives a 16ns resolution, which
7762306a36Sopenharmony_ci	 * works due to the async register read.
7862306a36Sopenharmony_ci	 */
7962306a36Sopenharmony_ci	sum3 = readl(regs + DTE_NCO_OVERFLOW_REG) & DTE_NCO_SUM3_MASK;
8062306a36Sopenharmony_ci	sum2 = readl(regs + DTE_NCO_TIME_REG);
8162306a36Sopenharmony_ci	ns = ((s64)sum3 << DTE_NCO_SUM3_SHIFT) |
8262306a36Sopenharmony_ci		 ((s64)sum2 << DTE_NCO_SUM2_SHIFT);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	return ns;
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic void dte_write_nco_delta(struct ptp_dte *ptp_dte, s64 delta)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	s64 ns;
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	ns = dte_read_nco(ptp_dte->regs);
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	/* handle wraparound conditions */
9462306a36Sopenharmony_ci	if ((delta < 0) && (abs(delta) > ns)) {
9562306a36Sopenharmony_ci		if (ptp_dte->ts_wrap_cnt) {
9662306a36Sopenharmony_ci			ns += DTE_NCO_MAX_NS + delta;
9762306a36Sopenharmony_ci			ptp_dte->ts_wrap_cnt--;
9862306a36Sopenharmony_ci		} else {
9962306a36Sopenharmony_ci			ns = 0;
10062306a36Sopenharmony_ci		}
10162306a36Sopenharmony_ci	} else {
10262306a36Sopenharmony_ci		ns += delta;
10362306a36Sopenharmony_ci		if (ns > DTE_NCO_MAX_NS) {
10462306a36Sopenharmony_ci			ptp_dte->ts_wrap_cnt++;
10562306a36Sopenharmony_ci			ns -= DTE_NCO_MAX_NS;
10662306a36Sopenharmony_ci		}
10762306a36Sopenharmony_ci	}
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	dte_write_nco(ptp_dte->regs, ns);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	ptp_dte->ts_ovf_last = (ns >> DTE_NCO_TS_WRAP_LSHIFT) &
11262306a36Sopenharmony_ci			DTE_NCO_TS_WRAP_MASK;
11362306a36Sopenharmony_ci}
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_cistatic s64 dte_read_nco_with_ovf(struct ptp_dte *ptp_dte)
11662306a36Sopenharmony_ci{
11762306a36Sopenharmony_ci	u32 ts_ovf;
11862306a36Sopenharmony_ci	s64 ns = 0;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	ns = dte_read_nco(ptp_dte->regs);
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	/*Timestamp overflow: 8 LSB bits of sum3, 4 MSB bits of sum2 */
12362306a36Sopenharmony_ci	ts_ovf = (ns >> DTE_NCO_TS_WRAP_LSHIFT) & DTE_NCO_TS_WRAP_MASK;
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	/* Check for wrap around */
12662306a36Sopenharmony_ci	if (ts_ovf < ptp_dte->ts_ovf_last)
12762306a36Sopenharmony_ci		ptp_dte->ts_wrap_cnt++;
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	ptp_dte->ts_ovf_last = ts_ovf;
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	/* adjust for wraparounds */
13262306a36Sopenharmony_ci	ns += (s64)(BIT_ULL(DTE_WRAP_AROUND_NSEC_SHIFT) * ptp_dte->ts_wrap_cnt);
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	return ns;
13562306a36Sopenharmony_ci}
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic int ptp_dte_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
13862306a36Sopenharmony_ci{
13962306a36Sopenharmony_ci	s32 ppb = scaled_ppm_to_ppb(scaled_ppm);
14062306a36Sopenharmony_ci	u32 nco_incr;
14162306a36Sopenharmony_ci	unsigned long flags;
14262306a36Sopenharmony_ci	struct ptp_dte *ptp_dte = container_of(ptp, struct ptp_dte, caps);
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	if (abs(ppb) > ptp_dte->caps.max_adj) {
14562306a36Sopenharmony_ci		dev_err(ptp_dte->dev, "ppb adj too big\n");
14662306a36Sopenharmony_ci		return -EINVAL;
14762306a36Sopenharmony_ci	}
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	if (ppb < 0)
15062306a36Sopenharmony_ci		nco_incr = DTE_NCO_INC_DEFAULT - DTE_PPB_ADJ(ppb);
15162306a36Sopenharmony_ci	else
15262306a36Sopenharmony_ci		nco_incr = DTE_NCO_INC_DEFAULT + DTE_PPB_ADJ(ppb);
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	spin_lock_irqsave(&ptp_dte->lock, flags);
15562306a36Sopenharmony_ci	writel(nco_incr, ptp_dte->regs + DTE_NCO_INC_REG);
15662306a36Sopenharmony_ci	spin_unlock_irqrestore(&ptp_dte->lock, flags);
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	return 0;
15962306a36Sopenharmony_ci}
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cistatic int ptp_dte_adjtime(struct ptp_clock_info *ptp, s64 delta)
16262306a36Sopenharmony_ci{
16362306a36Sopenharmony_ci	unsigned long flags;
16462306a36Sopenharmony_ci	struct ptp_dte *ptp_dte = container_of(ptp, struct ptp_dte, caps);
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	spin_lock_irqsave(&ptp_dte->lock, flags);
16762306a36Sopenharmony_ci	dte_write_nco_delta(ptp_dte, delta);
16862306a36Sopenharmony_ci	spin_unlock_irqrestore(&ptp_dte->lock, flags);
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci	return 0;
17162306a36Sopenharmony_ci}
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic int ptp_dte_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
17462306a36Sopenharmony_ci{
17562306a36Sopenharmony_ci	unsigned long flags;
17662306a36Sopenharmony_ci	struct ptp_dte *ptp_dte = container_of(ptp, struct ptp_dte, caps);
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	spin_lock_irqsave(&ptp_dte->lock, flags);
17962306a36Sopenharmony_ci	*ts = ns_to_timespec64(dte_read_nco_with_ovf(ptp_dte));
18062306a36Sopenharmony_ci	spin_unlock_irqrestore(&ptp_dte->lock, flags);
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	return 0;
18362306a36Sopenharmony_ci}
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_cistatic int ptp_dte_settime(struct ptp_clock_info *ptp,
18662306a36Sopenharmony_ci			     const struct timespec64 *ts)
18762306a36Sopenharmony_ci{
18862306a36Sopenharmony_ci	unsigned long flags;
18962306a36Sopenharmony_ci	struct ptp_dte *ptp_dte = container_of(ptp, struct ptp_dte, caps);
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	spin_lock_irqsave(&ptp_dte->lock, flags);
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	/* Disable nco increment */
19462306a36Sopenharmony_ci	writel(0, ptp_dte->regs + DTE_NCO_INC_REG);
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	dte_write_nco(ptp_dte->regs, timespec64_to_ns(ts));
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	/* reset overflow and wrap counter */
19962306a36Sopenharmony_ci	ptp_dte->ts_ovf_last = 0;
20062306a36Sopenharmony_ci	ptp_dte->ts_wrap_cnt = 0;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	/* Enable nco increment */
20362306a36Sopenharmony_ci	writel(DTE_NCO_INC_DEFAULT, ptp_dte->regs + DTE_NCO_INC_REG);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	spin_unlock_irqrestore(&ptp_dte->lock, flags);
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	return 0;
20862306a36Sopenharmony_ci}
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_cistatic int ptp_dte_enable(struct ptp_clock_info *ptp,
21162306a36Sopenharmony_ci			    struct ptp_clock_request *rq, int on)
21262306a36Sopenharmony_ci{
21362306a36Sopenharmony_ci	return -EOPNOTSUPP;
21462306a36Sopenharmony_ci}
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic const struct ptp_clock_info ptp_dte_caps = {
21762306a36Sopenharmony_ci	.owner		= THIS_MODULE,
21862306a36Sopenharmony_ci	.name		= "DTE PTP timer",
21962306a36Sopenharmony_ci	.max_adj	= 50000000,
22062306a36Sopenharmony_ci	.n_ext_ts	= 0,
22162306a36Sopenharmony_ci	.n_pins		= 0,
22262306a36Sopenharmony_ci	.pps		= 0,
22362306a36Sopenharmony_ci	.adjfine	= ptp_dte_adjfine,
22462306a36Sopenharmony_ci	.adjtime	= ptp_dte_adjtime,
22562306a36Sopenharmony_ci	.gettime64	= ptp_dte_gettime,
22662306a36Sopenharmony_ci	.settime64	= ptp_dte_settime,
22762306a36Sopenharmony_ci	.enable		= ptp_dte_enable,
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic int ptp_dte_probe(struct platform_device *pdev)
23162306a36Sopenharmony_ci{
23262306a36Sopenharmony_ci	struct ptp_dte *ptp_dte;
23362306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	ptp_dte = devm_kzalloc(dev, sizeof(struct ptp_dte), GFP_KERNEL);
23662306a36Sopenharmony_ci	if (!ptp_dte)
23762306a36Sopenharmony_ci		return -ENOMEM;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	ptp_dte->regs = devm_platform_ioremap_resource(pdev, 0);
24062306a36Sopenharmony_ci	if (IS_ERR(ptp_dte->regs))
24162306a36Sopenharmony_ci		return PTR_ERR(ptp_dte->regs);
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci	spin_lock_init(&ptp_dte->lock);
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	ptp_dte->dev = dev;
24662306a36Sopenharmony_ci	ptp_dte->caps = ptp_dte_caps;
24762306a36Sopenharmony_ci	ptp_dte->ptp_clk = ptp_clock_register(&ptp_dte->caps, &pdev->dev);
24862306a36Sopenharmony_ci	if (IS_ERR(ptp_dte->ptp_clk)) {
24962306a36Sopenharmony_ci		dev_err(dev,
25062306a36Sopenharmony_ci			"%s: Failed to register ptp clock\n", __func__);
25162306a36Sopenharmony_ci		return PTR_ERR(ptp_dte->ptp_clk);
25262306a36Sopenharmony_ci	}
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci	platform_set_drvdata(pdev, ptp_dte);
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	dev_info(dev, "ptp clk probe done\n");
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	return 0;
25962306a36Sopenharmony_ci}
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic int ptp_dte_remove(struct platform_device *pdev)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	struct ptp_dte *ptp_dte = platform_get_drvdata(pdev);
26462306a36Sopenharmony_ci	u8 i;
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	ptp_clock_unregister(ptp_dte->ptp_clk);
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	for (i = 0; i < DTE_NUM_REGS_TO_RESTORE; i++)
26962306a36Sopenharmony_ci		writel(0, ptp_dte->regs + (i * sizeof(u32)));
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	return 0;
27262306a36Sopenharmony_ci}
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
27562306a36Sopenharmony_cistatic int ptp_dte_suspend(struct device *dev)
27662306a36Sopenharmony_ci{
27762306a36Sopenharmony_ci	struct ptp_dte *ptp_dte = dev_get_drvdata(dev);
27862306a36Sopenharmony_ci	u8 i;
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	for (i = 0; i < DTE_NUM_REGS_TO_RESTORE; i++) {
28162306a36Sopenharmony_ci		ptp_dte->reg_val[i] =
28262306a36Sopenharmony_ci			readl(ptp_dte->regs + (i * sizeof(u32)));
28362306a36Sopenharmony_ci	}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	/* disable the nco */
28662306a36Sopenharmony_ci	writel(0, ptp_dte->regs + DTE_NCO_INC_REG);
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	return 0;
28962306a36Sopenharmony_ci}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_cistatic int ptp_dte_resume(struct device *dev)
29262306a36Sopenharmony_ci{
29362306a36Sopenharmony_ci	struct ptp_dte *ptp_dte = dev_get_drvdata(dev);
29462306a36Sopenharmony_ci	u8 i;
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	for (i = 0; i < DTE_NUM_REGS_TO_RESTORE; i++) {
29762306a36Sopenharmony_ci		if ((i * sizeof(u32)) != DTE_NCO_OVERFLOW_REG)
29862306a36Sopenharmony_ci			writel(ptp_dte->reg_val[i],
29962306a36Sopenharmony_ci				(ptp_dte->regs + (i * sizeof(u32))));
30062306a36Sopenharmony_ci		else
30162306a36Sopenharmony_ci			writel(((ptp_dte->reg_val[i] &
30262306a36Sopenharmony_ci				DTE_NCO_SUM3_MASK) << DTE_NCO_SUM3_WR_SHIFT),
30362306a36Sopenharmony_ci				(ptp_dte->regs + (i * sizeof(u32))));
30462306a36Sopenharmony_ci	}
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci	return 0;
30762306a36Sopenharmony_ci}
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic const struct dev_pm_ops ptp_dte_pm_ops = {
31062306a36Sopenharmony_ci	.suspend = ptp_dte_suspend,
31162306a36Sopenharmony_ci	.resume = ptp_dte_resume
31262306a36Sopenharmony_ci};
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci#define PTP_DTE_PM_OPS	(&ptp_dte_pm_ops)
31562306a36Sopenharmony_ci#else
31662306a36Sopenharmony_ci#define PTP_DTE_PM_OPS	NULL
31762306a36Sopenharmony_ci#endif
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_cistatic const struct of_device_id ptp_dte_of_match[] = {
32062306a36Sopenharmony_ci	{ .compatible = "brcm,ptp-dte", },
32162306a36Sopenharmony_ci	{},
32262306a36Sopenharmony_ci};
32362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, ptp_dte_of_match);
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_cistatic struct platform_driver ptp_dte_driver = {
32662306a36Sopenharmony_ci	.driver = {
32762306a36Sopenharmony_ci		.name = "ptp-dte",
32862306a36Sopenharmony_ci		.pm = PTP_DTE_PM_OPS,
32962306a36Sopenharmony_ci		.of_match_table = ptp_dte_of_match,
33062306a36Sopenharmony_ci	},
33162306a36Sopenharmony_ci	.probe    = ptp_dte_probe,
33262306a36Sopenharmony_ci	.remove   = ptp_dte_remove,
33362306a36Sopenharmony_ci};
33462306a36Sopenharmony_cimodule_platform_driver(ptp_dte_driver);
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ciMODULE_AUTHOR("Broadcom");
33762306a36Sopenharmony_ciMODULE_DESCRIPTION("Broadcom DTE PTP Clock driver");
33862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
339