162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * StarFive JH71XX PMU (Power Management Unit) Controller Driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2022 StarFive Technology Co., Ltd.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/interrupt.h>
962306a36Sopenharmony_ci#include <linux/io.h>
1062306a36Sopenharmony_ci#include <linux/iopoll.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/of_device.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/pm_domain.h>
1662306a36Sopenharmony_ci#include <dt-bindings/power/starfive,jh7110-pmu.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci/* register offset */
1962306a36Sopenharmony_ci#define JH71XX_PMU_SW_TURN_ON_POWER	0x0C
2062306a36Sopenharmony_ci#define JH71XX_PMU_SW_TURN_OFF_POWER	0x10
2162306a36Sopenharmony_ci#define JH71XX_PMU_SW_ENCOURAGE		0x44
2262306a36Sopenharmony_ci#define JH71XX_PMU_TIMER_INT_MASK	0x48
2362306a36Sopenharmony_ci#define JH71XX_PMU_CURR_POWER_MODE	0x80
2462306a36Sopenharmony_ci#define JH71XX_PMU_EVENT_STATUS		0x88
2562306a36Sopenharmony_ci#define JH71XX_PMU_INT_STATUS		0x8C
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci/* sw encourage cfg */
2862306a36Sopenharmony_ci#define JH71XX_PMU_SW_ENCOURAGE_EN_LO	0x05
2962306a36Sopenharmony_ci#define JH71XX_PMU_SW_ENCOURAGE_EN_HI	0x50
3062306a36Sopenharmony_ci#define JH71XX_PMU_SW_ENCOURAGE_DIS_LO	0x0A
3162306a36Sopenharmony_ci#define JH71XX_PMU_SW_ENCOURAGE_DIS_HI	0xA0
3262306a36Sopenharmony_ci#define JH71XX_PMU_SW_ENCOURAGE_ON	0xFF
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci/* pmu int status */
3562306a36Sopenharmony_ci#define JH71XX_PMU_INT_SEQ_DONE		BIT(0)
3662306a36Sopenharmony_ci#define JH71XX_PMU_INT_HW_REQ		BIT(1)
3762306a36Sopenharmony_ci#define JH71XX_PMU_INT_SW_FAIL		GENMASK(3, 2)
3862306a36Sopenharmony_ci#define JH71XX_PMU_INT_HW_FAIL		GENMASK(5, 4)
3962306a36Sopenharmony_ci#define JH71XX_PMU_INT_PCH_FAIL		GENMASK(8, 6)
4062306a36Sopenharmony_ci#define JH71XX_PMU_INT_ALL_MASK		GENMASK(8, 0)
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/*
4362306a36Sopenharmony_ci * The time required for switching power status is based on the time
4462306a36Sopenharmony_ci * to turn on the largest domain's power, which is at microsecond level
4562306a36Sopenharmony_ci */
4662306a36Sopenharmony_ci#define JH71XX_PMU_TIMEOUT_US		100
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_cistruct jh71xx_domain_info {
4962306a36Sopenharmony_ci	const char * const name;
5062306a36Sopenharmony_ci	unsigned int flags;
5162306a36Sopenharmony_ci	u8 bit;
5262306a36Sopenharmony_ci};
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistruct jh71xx_pmu_match_data {
5562306a36Sopenharmony_ci	const struct jh71xx_domain_info *domain_info;
5662306a36Sopenharmony_ci	int num_domains;
5762306a36Sopenharmony_ci};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistruct jh71xx_pmu {
6062306a36Sopenharmony_ci	struct device *dev;
6162306a36Sopenharmony_ci	const struct jh71xx_pmu_match_data *match_data;
6262306a36Sopenharmony_ci	void __iomem *base;
6362306a36Sopenharmony_ci	struct generic_pm_domain **genpd;
6462306a36Sopenharmony_ci	struct genpd_onecell_data genpd_data;
6562306a36Sopenharmony_ci	int irq;
6662306a36Sopenharmony_ci	spinlock_t lock;	/* protects pmu reg */
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistruct jh71xx_pmu_dev {
7062306a36Sopenharmony_ci	const struct jh71xx_domain_info *domain_info;
7162306a36Sopenharmony_ci	struct jh71xx_pmu *pmu;
7262306a36Sopenharmony_ci	struct generic_pm_domain genpd;
7362306a36Sopenharmony_ci};
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic int jh71xx_pmu_get_state(struct jh71xx_pmu_dev *pmd, u32 mask, bool *is_on)
7662306a36Sopenharmony_ci{
7762306a36Sopenharmony_ci	struct jh71xx_pmu *pmu = pmd->pmu;
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	if (!mask)
8062306a36Sopenharmony_ci		return -EINVAL;
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	*is_on = readl(pmu->base + JH71XX_PMU_CURR_POWER_MODE) & mask;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	return 0;
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic int jh71xx_pmu_set_state(struct jh71xx_pmu_dev *pmd, u32 mask, bool on)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	struct jh71xx_pmu *pmu = pmd->pmu;
9062306a36Sopenharmony_ci	unsigned long flags;
9162306a36Sopenharmony_ci	u32 val;
9262306a36Sopenharmony_ci	u32 mode;
9362306a36Sopenharmony_ci	u32 encourage_lo;
9462306a36Sopenharmony_ci	u32 encourage_hi;
9562306a36Sopenharmony_ci	bool is_on;
9662306a36Sopenharmony_ci	int ret;
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	ret = jh71xx_pmu_get_state(pmd, mask, &is_on);
9962306a36Sopenharmony_ci	if (ret) {
10062306a36Sopenharmony_ci		dev_dbg(pmu->dev, "unable to get current state for %s\n",
10162306a36Sopenharmony_ci			pmd->genpd.name);
10262306a36Sopenharmony_ci		return ret;
10362306a36Sopenharmony_ci	}
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	if (is_on == on) {
10662306a36Sopenharmony_ci		dev_dbg(pmu->dev, "pm domain [%s] is already %sable status.\n",
10762306a36Sopenharmony_ci			pmd->genpd.name, on ? "en" : "dis");
10862306a36Sopenharmony_ci		return 0;
10962306a36Sopenharmony_ci	}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	spin_lock_irqsave(&pmu->lock, flags);
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	/*
11462306a36Sopenharmony_ci	 * The PMU accepts software encourage to switch power mode in the following 2 steps:
11562306a36Sopenharmony_ci	 *
11662306a36Sopenharmony_ci	 * 1.Configure the register SW_TURN_ON_POWER (offset 0x0c) by writing 1 to
11762306a36Sopenharmony_ci	 *   the bit corresponding to the power domain that will be turned on
11862306a36Sopenharmony_ci	 *   and writing 0 to the others.
11962306a36Sopenharmony_ci	 *   Likewise, configure the register SW_TURN_OFF_POWER (offset 0x10) by
12062306a36Sopenharmony_ci	 *   writing 1 to the bit corresponding to the power domain that will be
12162306a36Sopenharmony_ci	 *   turned off and writing 0 to the others.
12262306a36Sopenharmony_ci	 */
12362306a36Sopenharmony_ci	if (on) {
12462306a36Sopenharmony_ci		mode = JH71XX_PMU_SW_TURN_ON_POWER;
12562306a36Sopenharmony_ci		encourage_lo = JH71XX_PMU_SW_ENCOURAGE_EN_LO;
12662306a36Sopenharmony_ci		encourage_hi = JH71XX_PMU_SW_ENCOURAGE_EN_HI;
12762306a36Sopenharmony_ci	} else {
12862306a36Sopenharmony_ci		mode = JH71XX_PMU_SW_TURN_OFF_POWER;
12962306a36Sopenharmony_ci		encourage_lo = JH71XX_PMU_SW_ENCOURAGE_DIS_LO;
13062306a36Sopenharmony_ci		encourage_hi = JH71XX_PMU_SW_ENCOURAGE_DIS_HI;
13162306a36Sopenharmony_ci	}
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	writel(mask, pmu->base + mode);
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	/*
13662306a36Sopenharmony_ci	 * 2.Write SW encourage command sequence to the Software Encourage Reg (offset 0x44)
13762306a36Sopenharmony_ci	 *   First write SW_MODE_ENCOURAGE_ON to JH71XX_PMU_SW_ENCOURAGE. This will reset
13862306a36Sopenharmony_ci	 *   the state machine which parses the command sequence. This register must be
13962306a36Sopenharmony_ci	 *   written every time software wants to power on/off a domain.
14062306a36Sopenharmony_ci	 *   Then write the lower bits of the command sequence, followed by the upper
14162306a36Sopenharmony_ci	 *   bits. The sequence differs between powering on & off a domain.
14262306a36Sopenharmony_ci	 */
14362306a36Sopenharmony_ci	writel(JH71XX_PMU_SW_ENCOURAGE_ON, pmu->base + JH71XX_PMU_SW_ENCOURAGE);
14462306a36Sopenharmony_ci	writel(encourage_lo, pmu->base + JH71XX_PMU_SW_ENCOURAGE);
14562306a36Sopenharmony_ci	writel(encourage_hi, pmu->base + JH71XX_PMU_SW_ENCOURAGE);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	spin_unlock_irqrestore(&pmu->lock, flags);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	/* Wait for the power domain bit to be enabled / disabled */
15062306a36Sopenharmony_ci	if (on) {
15162306a36Sopenharmony_ci		ret = readl_poll_timeout_atomic(pmu->base + JH71XX_PMU_CURR_POWER_MODE,
15262306a36Sopenharmony_ci						val, val & mask,
15362306a36Sopenharmony_ci						1, JH71XX_PMU_TIMEOUT_US);
15462306a36Sopenharmony_ci	} else {
15562306a36Sopenharmony_ci		ret = readl_poll_timeout_atomic(pmu->base + JH71XX_PMU_CURR_POWER_MODE,
15662306a36Sopenharmony_ci						val, !(val & mask),
15762306a36Sopenharmony_ci						1, JH71XX_PMU_TIMEOUT_US);
15862306a36Sopenharmony_ci	}
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	if (ret) {
16162306a36Sopenharmony_ci		dev_err(pmu->dev, "%s: failed to power %s\n",
16262306a36Sopenharmony_ci			pmd->genpd.name, on ? "on" : "off");
16362306a36Sopenharmony_ci		return -ETIMEDOUT;
16462306a36Sopenharmony_ci	}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	return 0;
16762306a36Sopenharmony_ci}
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cistatic int jh71xx_pmu_on(struct generic_pm_domain *genpd)
17062306a36Sopenharmony_ci{
17162306a36Sopenharmony_ci	struct jh71xx_pmu_dev *pmd = container_of(genpd,
17262306a36Sopenharmony_ci						  struct jh71xx_pmu_dev, genpd);
17362306a36Sopenharmony_ci	u32 pwr_mask = BIT(pmd->domain_info->bit);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	return jh71xx_pmu_set_state(pmd, pwr_mask, true);
17662306a36Sopenharmony_ci}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic int jh71xx_pmu_off(struct generic_pm_domain *genpd)
17962306a36Sopenharmony_ci{
18062306a36Sopenharmony_ci	struct jh71xx_pmu_dev *pmd = container_of(genpd,
18162306a36Sopenharmony_ci						  struct jh71xx_pmu_dev, genpd);
18262306a36Sopenharmony_ci	u32 pwr_mask = BIT(pmd->domain_info->bit);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	return jh71xx_pmu_set_state(pmd, pwr_mask, false);
18562306a36Sopenharmony_ci}
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic void jh71xx_pmu_int_enable(struct jh71xx_pmu *pmu, u32 mask, bool enable)
18862306a36Sopenharmony_ci{
18962306a36Sopenharmony_ci	u32 val;
19062306a36Sopenharmony_ci	unsigned long flags;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	spin_lock_irqsave(&pmu->lock, flags);
19362306a36Sopenharmony_ci	val = readl(pmu->base + JH71XX_PMU_TIMER_INT_MASK);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	if (enable)
19662306a36Sopenharmony_ci		val &= ~mask;
19762306a36Sopenharmony_ci	else
19862306a36Sopenharmony_ci		val |= mask;
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	writel(val, pmu->base + JH71XX_PMU_TIMER_INT_MASK);
20162306a36Sopenharmony_ci	spin_unlock_irqrestore(&pmu->lock, flags);
20262306a36Sopenharmony_ci}
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic irqreturn_t jh71xx_pmu_interrupt(int irq, void *data)
20562306a36Sopenharmony_ci{
20662306a36Sopenharmony_ci	struct jh71xx_pmu *pmu = data;
20762306a36Sopenharmony_ci	u32 val;
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	val = readl(pmu->base + JH71XX_PMU_INT_STATUS);
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	if (val & JH71XX_PMU_INT_SEQ_DONE)
21262306a36Sopenharmony_ci		dev_dbg(pmu->dev, "sequence done.\n");
21362306a36Sopenharmony_ci	if (val & JH71XX_PMU_INT_HW_REQ)
21462306a36Sopenharmony_ci		dev_dbg(pmu->dev, "hardware encourage requestion.\n");
21562306a36Sopenharmony_ci	if (val & JH71XX_PMU_INT_SW_FAIL)
21662306a36Sopenharmony_ci		dev_err(pmu->dev, "software encourage fail.\n");
21762306a36Sopenharmony_ci	if (val & JH71XX_PMU_INT_HW_FAIL)
21862306a36Sopenharmony_ci		dev_err(pmu->dev, "hardware encourage fail.\n");
21962306a36Sopenharmony_ci	if (val & JH71XX_PMU_INT_PCH_FAIL)
22062306a36Sopenharmony_ci		dev_err(pmu->dev, "p-channel fail event.\n");
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	/* clear interrupts */
22362306a36Sopenharmony_ci	writel(val, pmu->base + JH71XX_PMU_INT_STATUS);
22462306a36Sopenharmony_ci	writel(val, pmu->base + JH71XX_PMU_EVENT_STATUS);
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	return IRQ_HANDLED;
22762306a36Sopenharmony_ci}
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_cistatic int jh71xx_pmu_init_domain(struct jh71xx_pmu *pmu, int index)
23062306a36Sopenharmony_ci{
23162306a36Sopenharmony_ci	struct jh71xx_pmu_dev *pmd;
23262306a36Sopenharmony_ci	u32 pwr_mask;
23362306a36Sopenharmony_ci	int ret;
23462306a36Sopenharmony_ci	bool is_on = false;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	pmd = devm_kzalloc(pmu->dev, sizeof(*pmd), GFP_KERNEL);
23762306a36Sopenharmony_ci	if (!pmd)
23862306a36Sopenharmony_ci		return -ENOMEM;
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	pmd->domain_info = &pmu->match_data->domain_info[index];
24162306a36Sopenharmony_ci	pmd->pmu = pmu;
24262306a36Sopenharmony_ci	pwr_mask = BIT(pmd->domain_info->bit);
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	pmd->genpd.name = pmd->domain_info->name;
24562306a36Sopenharmony_ci	pmd->genpd.flags = pmd->domain_info->flags;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	ret = jh71xx_pmu_get_state(pmd, pwr_mask, &is_on);
24862306a36Sopenharmony_ci	if (ret)
24962306a36Sopenharmony_ci		dev_warn(pmu->dev, "unable to get current state for %s\n",
25062306a36Sopenharmony_ci			 pmd->genpd.name);
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	pmd->genpd.power_on = jh71xx_pmu_on;
25362306a36Sopenharmony_ci	pmd->genpd.power_off = jh71xx_pmu_off;
25462306a36Sopenharmony_ci	pm_genpd_init(&pmd->genpd, NULL, !is_on);
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	pmu->genpd_data.domains[index] = &pmd->genpd;
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	return 0;
25962306a36Sopenharmony_ci}
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic int jh71xx_pmu_probe(struct platform_device *pdev)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
26462306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
26562306a36Sopenharmony_ci	const struct jh71xx_pmu_match_data *match_data;
26662306a36Sopenharmony_ci	struct jh71xx_pmu *pmu;
26762306a36Sopenharmony_ci	unsigned int i;
26862306a36Sopenharmony_ci	int ret;
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	pmu = devm_kzalloc(dev, sizeof(*pmu), GFP_KERNEL);
27162306a36Sopenharmony_ci	if (!pmu)
27262306a36Sopenharmony_ci		return -ENOMEM;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	pmu->base = devm_platform_ioremap_resource(pdev, 0);
27562306a36Sopenharmony_ci	if (IS_ERR(pmu->base))
27662306a36Sopenharmony_ci		return PTR_ERR(pmu->base);
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	pmu->irq = platform_get_irq(pdev, 0);
27962306a36Sopenharmony_ci	if (pmu->irq < 0)
28062306a36Sopenharmony_ci		return pmu->irq;
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	ret = devm_request_irq(dev, pmu->irq, jh71xx_pmu_interrupt,
28362306a36Sopenharmony_ci			       0, pdev->name, pmu);
28462306a36Sopenharmony_ci	if (ret)
28562306a36Sopenharmony_ci		dev_err(dev, "failed to request irq\n");
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	match_data = of_device_get_match_data(dev);
28862306a36Sopenharmony_ci	if (!match_data)
28962306a36Sopenharmony_ci		return -EINVAL;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	pmu->genpd = devm_kcalloc(dev, match_data->num_domains,
29262306a36Sopenharmony_ci				  sizeof(struct generic_pm_domain *),
29362306a36Sopenharmony_ci				  GFP_KERNEL);
29462306a36Sopenharmony_ci	if (!pmu->genpd)
29562306a36Sopenharmony_ci		return -ENOMEM;
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	pmu->dev = dev;
29862306a36Sopenharmony_ci	pmu->match_data = match_data;
29962306a36Sopenharmony_ci	pmu->genpd_data.domains = pmu->genpd;
30062306a36Sopenharmony_ci	pmu->genpd_data.num_domains = match_data->num_domains;
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	for (i = 0; i < match_data->num_domains; i++) {
30362306a36Sopenharmony_ci		ret = jh71xx_pmu_init_domain(pmu, i);
30462306a36Sopenharmony_ci		if (ret) {
30562306a36Sopenharmony_ci			dev_err(dev, "failed to initialize power domain\n");
30662306a36Sopenharmony_ci			return ret;
30762306a36Sopenharmony_ci		}
30862306a36Sopenharmony_ci	}
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	spin_lock_init(&pmu->lock);
31162306a36Sopenharmony_ci	jh71xx_pmu_int_enable(pmu, JH71XX_PMU_INT_ALL_MASK & ~JH71XX_PMU_INT_PCH_FAIL, true);
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci	ret = of_genpd_add_provider_onecell(np, &pmu->genpd_data);
31462306a36Sopenharmony_ci	if (ret) {
31562306a36Sopenharmony_ci		dev_err(dev, "failed to register genpd driver: %d\n", ret);
31662306a36Sopenharmony_ci		return ret;
31762306a36Sopenharmony_ci	}
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	dev_dbg(dev, "registered %u power domains\n", i);
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	return 0;
32262306a36Sopenharmony_ci}
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic const struct jh71xx_domain_info jh7110_power_domains[] = {
32562306a36Sopenharmony_ci	[JH7110_PD_SYSTOP] = {
32662306a36Sopenharmony_ci		.name = "SYSTOP",
32762306a36Sopenharmony_ci		.bit = 0,
32862306a36Sopenharmony_ci		.flags = GENPD_FLAG_ALWAYS_ON,
32962306a36Sopenharmony_ci	},
33062306a36Sopenharmony_ci	[JH7110_PD_CPU] = {
33162306a36Sopenharmony_ci		.name = "CPU",
33262306a36Sopenharmony_ci		.bit = 1,
33362306a36Sopenharmony_ci		.flags = GENPD_FLAG_ALWAYS_ON,
33462306a36Sopenharmony_ci	},
33562306a36Sopenharmony_ci	[JH7110_PD_GPUA] = {
33662306a36Sopenharmony_ci		.name = "GPUA",
33762306a36Sopenharmony_ci		.bit = 2,
33862306a36Sopenharmony_ci	},
33962306a36Sopenharmony_ci	[JH7110_PD_VDEC] = {
34062306a36Sopenharmony_ci		.name = "VDEC",
34162306a36Sopenharmony_ci		.bit = 3,
34262306a36Sopenharmony_ci	},
34362306a36Sopenharmony_ci	[JH7110_PD_VOUT] = {
34462306a36Sopenharmony_ci		.name = "VOUT",
34562306a36Sopenharmony_ci		.bit = 4,
34662306a36Sopenharmony_ci	},
34762306a36Sopenharmony_ci	[JH7110_PD_ISP] = {
34862306a36Sopenharmony_ci		.name = "ISP",
34962306a36Sopenharmony_ci		.bit = 5,
35062306a36Sopenharmony_ci	},
35162306a36Sopenharmony_ci	[JH7110_PD_VENC] = {
35262306a36Sopenharmony_ci		.name = "VENC",
35362306a36Sopenharmony_ci		.bit = 6,
35462306a36Sopenharmony_ci	},
35562306a36Sopenharmony_ci};
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_cistatic const struct jh71xx_pmu_match_data jh7110_pmu = {
35862306a36Sopenharmony_ci	.num_domains = ARRAY_SIZE(jh7110_power_domains),
35962306a36Sopenharmony_ci	.domain_info = jh7110_power_domains,
36062306a36Sopenharmony_ci};
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_cistatic const struct of_device_id jh71xx_pmu_of_match[] = {
36362306a36Sopenharmony_ci	{
36462306a36Sopenharmony_ci		.compatible = "starfive,jh7110-pmu",
36562306a36Sopenharmony_ci		.data = (void *)&jh7110_pmu,
36662306a36Sopenharmony_ci	}, {
36762306a36Sopenharmony_ci		/* sentinel */
36862306a36Sopenharmony_ci	}
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic struct platform_driver jh71xx_pmu_driver = {
37262306a36Sopenharmony_ci	.probe = jh71xx_pmu_probe,
37362306a36Sopenharmony_ci	.driver = {
37462306a36Sopenharmony_ci		.name = "jh71xx-pmu",
37562306a36Sopenharmony_ci		.of_match_table = jh71xx_pmu_of_match,
37662306a36Sopenharmony_ci		.suppress_bind_attrs = true,
37762306a36Sopenharmony_ci	},
37862306a36Sopenharmony_ci};
37962306a36Sopenharmony_cibuiltin_platform_driver(jh71xx_pmu_driver);
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ciMODULE_AUTHOR("Walker Chen <walker.chen@starfivetech.com>");
38262306a36Sopenharmony_ciMODULE_DESCRIPTION("StarFive JH71XX PMU Driver");
38362306a36Sopenharmony_ciMODULE_LICENSE("GPL");
384