162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Primary to Sideband (P2SB) bridge access support 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2017, 2021-2022 Intel Corporation. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Authors: Andy Shevchenko <andriy.shevchenko@linux.intel.com> 862306a36Sopenharmony_ci * Jonathan Yong <jonathan.yong@intel.com> 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/bits.h> 1262306a36Sopenharmony_ci#include <linux/export.h> 1362306a36Sopenharmony_ci#include <linux/pci.h> 1462306a36Sopenharmony_ci#include <linux/platform_data/x86/p2sb.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <asm/cpu_device_id.h> 1762306a36Sopenharmony_ci#include <asm/intel-family.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define P2SBC 0xe0 2062306a36Sopenharmony_ci#define P2SBC_HIDE BIT(8) 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define P2SB_DEVFN_DEFAULT PCI_DEVFN(31, 1) 2362306a36Sopenharmony_ci#define P2SB_DEVFN_GOLDMONT PCI_DEVFN(13, 0) 2462306a36Sopenharmony_ci#define SPI_DEVFN_GOLDMONT PCI_DEVFN(13, 2) 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic const struct x86_cpu_id p2sb_cpu_ids[] = { 2762306a36Sopenharmony_ci X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT, P2SB_DEVFN_GOLDMONT), 2862306a36Sopenharmony_ci {} 2962306a36Sopenharmony_ci}; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci/* 3262306a36Sopenharmony_ci * Cache BAR0 of P2SB device functions 0 to 7. 3362306a36Sopenharmony_ci * TODO: The constant 8 is the number of functions that PCI specification 3462306a36Sopenharmony_ci * defines. Same definitions exist tree-wide. Unify this definition and 3562306a36Sopenharmony_ci * the other definitions then move to include/uapi/linux/pci.h. 3662306a36Sopenharmony_ci */ 3762306a36Sopenharmony_ci#define NR_P2SB_RES_CACHE 8 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistruct p2sb_res_cache { 4062306a36Sopenharmony_ci u32 bus_dev_id; 4162306a36Sopenharmony_ci struct resource res; 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic struct p2sb_res_cache p2sb_resources[NR_P2SB_RES_CACHE]; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic int p2sb_get_devfn(unsigned int *devfn) 4762306a36Sopenharmony_ci{ 4862306a36Sopenharmony_ci unsigned int fn = P2SB_DEVFN_DEFAULT; 4962306a36Sopenharmony_ci const struct x86_cpu_id *id; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci id = x86_match_cpu(p2sb_cpu_ids); 5262306a36Sopenharmony_ci if (id) 5362306a36Sopenharmony_ci fn = (unsigned int)id->driver_data; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci *devfn = fn; 5662306a36Sopenharmony_ci return 0; 5762306a36Sopenharmony_ci} 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic bool p2sb_valid_resource(struct resource *res) 6062306a36Sopenharmony_ci{ 6162306a36Sopenharmony_ci if (res->flags) 6262306a36Sopenharmony_ci return true; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci return false; 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci/* Copy resource from the first BAR of the device in question */ 6862306a36Sopenharmony_cistatic void p2sb_read_bar0(struct pci_dev *pdev, struct resource *mem) 6962306a36Sopenharmony_ci{ 7062306a36Sopenharmony_ci struct resource *bar0 = &pdev->resource[0]; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci /* Make sure we have no dangling pointers in the output */ 7362306a36Sopenharmony_ci memset(mem, 0, sizeof(*mem)); 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci /* 7662306a36Sopenharmony_ci * We copy only selected fields from the original resource. 7762306a36Sopenharmony_ci * Because a PCI device will be removed soon, we may not use 7862306a36Sopenharmony_ci * any allocated data, hence we may not copy any pointers. 7962306a36Sopenharmony_ci */ 8062306a36Sopenharmony_ci mem->start = bar0->start; 8162306a36Sopenharmony_ci mem->end = bar0->end; 8262306a36Sopenharmony_ci mem->flags = bar0->flags; 8362306a36Sopenharmony_ci mem->desc = bar0->desc; 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic void p2sb_scan_and_cache_devfn(struct pci_bus *bus, unsigned int devfn) 8762306a36Sopenharmony_ci{ 8862306a36Sopenharmony_ci struct p2sb_res_cache *cache = &p2sb_resources[PCI_FUNC(devfn)]; 8962306a36Sopenharmony_ci struct pci_dev *pdev; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci pdev = pci_scan_single_device(bus, devfn); 9262306a36Sopenharmony_ci if (!pdev) 9362306a36Sopenharmony_ci return; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci p2sb_read_bar0(pdev, &cache->res); 9662306a36Sopenharmony_ci cache->bus_dev_id = bus->dev.id; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci pci_stop_and_remove_bus_device(pdev); 9962306a36Sopenharmony_ci} 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic int p2sb_scan_and_cache(struct pci_bus *bus, unsigned int devfn) 10262306a36Sopenharmony_ci{ 10362306a36Sopenharmony_ci /* Scan the P2SB device and cache its BAR0 */ 10462306a36Sopenharmony_ci p2sb_scan_and_cache_devfn(bus, devfn); 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci /* On Goldmont p2sb_bar() also gets called for the SPI controller */ 10762306a36Sopenharmony_ci if (devfn == P2SB_DEVFN_GOLDMONT) 10862306a36Sopenharmony_ci p2sb_scan_and_cache_devfn(bus, SPI_DEVFN_GOLDMONT); 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci if (!p2sb_valid_resource(&p2sb_resources[PCI_FUNC(devfn)].res)) 11162306a36Sopenharmony_ci return -ENOENT; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci return 0; 11462306a36Sopenharmony_ci} 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic struct pci_bus *p2sb_get_bus(struct pci_bus *bus) 11762306a36Sopenharmony_ci{ 11862306a36Sopenharmony_ci static struct pci_bus *p2sb_bus; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci bus = bus ?: p2sb_bus; 12162306a36Sopenharmony_ci if (bus) 12262306a36Sopenharmony_ci return bus; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci /* Assume P2SB is on the bus 0 in domain 0 */ 12562306a36Sopenharmony_ci p2sb_bus = pci_find_bus(0, 0); 12662306a36Sopenharmony_ci return p2sb_bus; 12762306a36Sopenharmony_ci} 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic int p2sb_cache_resources(void) 13062306a36Sopenharmony_ci{ 13162306a36Sopenharmony_ci unsigned int devfn_p2sb; 13262306a36Sopenharmony_ci u32 value = P2SBC_HIDE; 13362306a36Sopenharmony_ci struct pci_bus *bus; 13462306a36Sopenharmony_ci u16 class; 13562306a36Sopenharmony_ci int ret; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci /* Get devfn for P2SB device itself */ 13862306a36Sopenharmony_ci ret = p2sb_get_devfn(&devfn_p2sb); 13962306a36Sopenharmony_ci if (ret) 14062306a36Sopenharmony_ci return ret; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci bus = p2sb_get_bus(NULL); 14362306a36Sopenharmony_ci if (!bus) 14462306a36Sopenharmony_ci return -ENODEV; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci /* 14762306a36Sopenharmony_ci * When a device with same devfn exists and its device class is not 14862306a36Sopenharmony_ci * PCI_CLASS_MEMORY_OTHER for P2SB, do not touch it. 14962306a36Sopenharmony_ci */ 15062306a36Sopenharmony_ci pci_bus_read_config_word(bus, devfn_p2sb, PCI_CLASS_DEVICE, &class); 15162306a36Sopenharmony_ci if (!PCI_POSSIBLE_ERROR(class) && class != PCI_CLASS_MEMORY_OTHER) 15262306a36Sopenharmony_ci return -ENODEV; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci /* 15562306a36Sopenharmony_ci * Prevent concurrent PCI bus scan from seeing the P2SB device and 15662306a36Sopenharmony_ci * removing via sysfs while it is temporarily exposed. 15762306a36Sopenharmony_ci */ 15862306a36Sopenharmony_ci pci_lock_rescan_remove(); 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci /* 16162306a36Sopenharmony_ci * The BIOS prevents the P2SB device from being enumerated by the PCI 16262306a36Sopenharmony_ci * subsystem, so we need to unhide and hide it back to lookup the BAR. 16362306a36Sopenharmony_ci * Unhide the P2SB device here, if needed. 16462306a36Sopenharmony_ci */ 16562306a36Sopenharmony_ci pci_bus_read_config_dword(bus, devfn_p2sb, P2SBC, &value); 16662306a36Sopenharmony_ci if (value & P2SBC_HIDE) 16762306a36Sopenharmony_ci pci_bus_write_config_dword(bus, devfn_p2sb, P2SBC, 0); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci ret = p2sb_scan_and_cache(bus, devfn_p2sb); 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci /* Hide the P2SB device, if it was hidden */ 17262306a36Sopenharmony_ci if (value & P2SBC_HIDE) 17362306a36Sopenharmony_ci pci_bus_write_config_dword(bus, devfn_p2sb, P2SBC, P2SBC_HIDE); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci pci_unlock_rescan_remove(); 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci return ret; 17862306a36Sopenharmony_ci} 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci/** 18162306a36Sopenharmony_ci * p2sb_bar - Get Primary to Sideband (P2SB) bridge device BAR 18262306a36Sopenharmony_ci * @bus: PCI bus to communicate with 18362306a36Sopenharmony_ci * @devfn: PCI slot and function to communicate with 18462306a36Sopenharmony_ci * @mem: memory resource to be filled in 18562306a36Sopenharmony_ci * 18662306a36Sopenharmony_ci * If @bus is NULL, the bus 0 in domain 0 will be used. 18762306a36Sopenharmony_ci * If @devfn is 0, it will be replaced by devfn of the P2SB device. 18862306a36Sopenharmony_ci * 18962306a36Sopenharmony_ci * Caller must provide a valid pointer to @mem. 19062306a36Sopenharmony_ci * 19162306a36Sopenharmony_ci * Return: 19262306a36Sopenharmony_ci * 0 on success or appropriate errno value on error. 19362306a36Sopenharmony_ci */ 19462306a36Sopenharmony_ciint p2sb_bar(struct pci_bus *bus, unsigned int devfn, struct resource *mem) 19562306a36Sopenharmony_ci{ 19662306a36Sopenharmony_ci struct p2sb_res_cache *cache; 19762306a36Sopenharmony_ci int ret; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci bus = p2sb_get_bus(bus); 20062306a36Sopenharmony_ci if (!bus) 20162306a36Sopenharmony_ci return -ENODEV; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci if (!devfn) { 20462306a36Sopenharmony_ci ret = p2sb_get_devfn(&devfn); 20562306a36Sopenharmony_ci if (ret) 20662306a36Sopenharmony_ci return ret; 20762306a36Sopenharmony_ci } 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci cache = &p2sb_resources[PCI_FUNC(devfn)]; 21062306a36Sopenharmony_ci if (cache->bus_dev_id != bus->dev.id) 21162306a36Sopenharmony_ci return -ENODEV; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci if (!p2sb_valid_resource(&cache->res)) 21462306a36Sopenharmony_ci return -ENOENT; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci memcpy(mem, &cache->res, sizeof(*mem)); 21762306a36Sopenharmony_ci return 0; 21862306a36Sopenharmony_ci} 21962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(p2sb_bar); 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_cistatic int __init p2sb_fs_init(void) 22262306a36Sopenharmony_ci{ 22362306a36Sopenharmony_ci p2sb_cache_resources(); 22462306a36Sopenharmony_ci return 0; 22562306a36Sopenharmony_ci} 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci/* 22862306a36Sopenharmony_ci * pci_rescan_remove_lock to avoid access to unhidden P2SB devices can 22962306a36Sopenharmony_ci * not be locked in sysfs pci bus rescan path because of deadlock. To 23062306a36Sopenharmony_ci * avoid the deadlock, access to P2SB devices with the lock at an early 23162306a36Sopenharmony_ci * step in kernel initialization and cache required resources. This 23262306a36Sopenharmony_ci * should happen after subsys_initcall which initializes PCI subsystem 23362306a36Sopenharmony_ci * and before device_initcall which requires P2SB resources. 23462306a36Sopenharmony_ci */ 23562306a36Sopenharmony_cifs_initcall(p2sb_fs_init); 236