162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Combined GPIO and pin controller support for Renesas RZ/A2 (R7S9210) SoC
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2018 Chris Brandt
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci/*
962306a36Sopenharmony_ci * This pin controller/gpio combined driver supports Renesas devices of RZ/A2
1062306a36Sopenharmony_ci * family.
1162306a36Sopenharmony_ci */
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <linux/bitops.h>
1462306a36Sopenharmony_ci#include <linux/gpio/driver.h>
1562306a36Sopenharmony_ci#include <linux/io.h>
1662306a36Sopenharmony_ci#include <linux/module.h>
1762306a36Sopenharmony_ci#include <linux/mutex.h>
1862306a36Sopenharmony_ci#include <linux/of.h>
1962306a36Sopenharmony_ci#include <linux/pinctrl/pinmux.h>
2062306a36Sopenharmony_ci#include <linux/platform_device.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#include "../core.h"
2362306a36Sopenharmony_ci#include "../pinmux.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#define DRIVER_NAME		"pinctrl-rza2"
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define RZA2_PINS_PER_PORT	8
2862306a36Sopenharmony_ci#define RZA2_PIN_ID_TO_PORT(id)	((id) / RZA2_PINS_PER_PORT)
2962306a36Sopenharmony_ci#define RZA2_PIN_ID_TO_PIN(id)	((id) % RZA2_PINS_PER_PORT)
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci/*
3262306a36Sopenharmony_ci * Use 16 lower bits [15:0] for pin identifier
3362306a36Sopenharmony_ci * Use 16 higher bits [31:16] for pin mux function
3462306a36Sopenharmony_ci */
3562306a36Sopenharmony_ci#define MUX_PIN_ID_MASK		GENMASK(15, 0)
3662306a36Sopenharmony_ci#define MUX_FUNC_MASK		GENMASK(31, 16)
3762306a36Sopenharmony_ci#define MUX_FUNC_OFFS		16
3862306a36Sopenharmony_ci#define MUX_FUNC(pinconf)	((pinconf & MUX_FUNC_MASK) >> MUX_FUNC_OFFS)
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_cistatic const char port_names[] = "0123456789ABCDEFGHJKLM";
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistruct rza2_pinctrl_priv {
4362306a36Sopenharmony_ci	struct device *dev;
4462306a36Sopenharmony_ci	void __iomem *base;
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	struct pinctrl_pin_desc *pins;
4762306a36Sopenharmony_ci	struct pinctrl_desc desc;
4862306a36Sopenharmony_ci	struct pinctrl_dev *pctl;
4962306a36Sopenharmony_ci	struct pinctrl_gpio_range gpio_range;
5062306a36Sopenharmony_ci	int npins;
5162306a36Sopenharmony_ci	struct mutex mutex; /* serialize adding groups and functions */
5262306a36Sopenharmony_ci};
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci#define RZA2_PDR(port)		(0x0000 + (port) * 2)	/* Direction 16-bit */
5562306a36Sopenharmony_ci#define RZA2_PODR(port)		(0x0040 + (port))	/* Output Data 8-bit */
5662306a36Sopenharmony_ci#define RZA2_PIDR(port)		(0x0060 + (port))	/* Input Data 8-bit */
5762306a36Sopenharmony_ci#define RZA2_PMR(port)		(0x0080 + (port))	/* Mode 8-bit */
5862306a36Sopenharmony_ci#define RZA2_DSCR(port)		(0x0140 + (port) * 2)	/* Drive 16-bit */
5962306a36Sopenharmony_ci#define RZA2_PFS(port, pin)	(0x0200 + ((port) * 8) + (pin))	/* Fnct 8-bit */
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci#define RZA2_PWPR		0x02ff	/* Write Protect 8-bit */
6262306a36Sopenharmony_ci#define RZA2_PFENET		0x0820	/* Ethernet Pins 8-bit */
6362306a36Sopenharmony_ci#define RZA2_PPOC		0x0900	/* Dedicated Pins 32-bit */
6462306a36Sopenharmony_ci#define RZA2_PHMOMO		0x0980	/* Peripheral Pins 32-bit */
6562306a36Sopenharmony_ci#define RZA2_PCKIO		0x09d0	/* CKIO Drive 8-bit */
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci#define RZA2_PDR_INPUT		0x02
6862306a36Sopenharmony_ci#define RZA2_PDR_OUTPUT		0x03
6962306a36Sopenharmony_ci#define RZA2_PDR_MASK		0x03
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci#define PWPR_B0WI		BIT(7)	/* Bit Write Disable */
7262306a36Sopenharmony_ci#define PWPR_PFSWE		BIT(6)	/* PFS Register Write Enable */
7362306a36Sopenharmony_ci#define PFS_ISEL		BIT(6)	/* Interrupt Select */
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic void rza2_set_pin_function(void __iomem *pfc_base, u8 port, u8 pin,
7662306a36Sopenharmony_ci				  u8 func)
7762306a36Sopenharmony_ci{
7862306a36Sopenharmony_ci	u16 mask16;
7962306a36Sopenharmony_ci	u16 reg16;
8062306a36Sopenharmony_ci	u8 reg8;
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	/* Set pin to 'Non-use (Hi-z input protection)'  */
8362306a36Sopenharmony_ci	reg16 = readw(pfc_base + RZA2_PDR(port));
8462306a36Sopenharmony_ci	mask16 = RZA2_PDR_MASK << (pin * 2);
8562306a36Sopenharmony_ci	reg16 &= ~mask16;
8662306a36Sopenharmony_ci	writew(reg16, pfc_base + RZA2_PDR(port));
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	/* Temporarily switch to GPIO */
8962306a36Sopenharmony_ci	reg8 = readb(pfc_base + RZA2_PMR(port));
9062306a36Sopenharmony_ci	reg8 &= ~BIT(pin);
9162306a36Sopenharmony_ci	writeb(reg8, pfc_base + RZA2_PMR(port));
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	/* PFS Register Write Protect : OFF */
9462306a36Sopenharmony_ci	writeb(0x00, pfc_base + RZA2_PWPR);		/* B0WI=0, PFSWE=0 */
9562306a36Sopenharmony_ci	writeb(PWPR_PFSWE, pfc_base + RZA2_PWPR);	/* B0WI=0, PFSWE=1 */
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	/* Set Pin function (interrupt disabled, ISEL=0) */
9862306a36Sopenharmony_ci	writeb(func, pfc_base + RZA2_PFS(port, pin));
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	/* PFS Register Write Protect : ON */
10162306a36Sopenharmony_ci	writeb(0x00, pfc_base + RZA2_PWPR);	/* B0WI=0, PFSWE=0 */
10262306a36Sopenharmony_ci	writeb(0x80, pfc_base + RZA2_PWPR);	/* B0WI=1, PFSWE=0 */
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	/* Port Mode  : Peripheral module pin functions */
10562306a36Sopenharmony_ci	reg8 = readb(pfc_base + RZA2_PMR(port));
10662306a36Sopenharmony_ci	reg8 |= BIT(pin);
10762306a36Sopenharmony_ci	writeb(reg8, pfc_base + RZA2_PMR(port));
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic void rza2_pin_to_gpio(void __iomem *pfc_base, unsigned int offset,
11162306a36Sopenharmony_ci			     u8 dir)
11262306a36Sopenharmony_ci{
11362306a36Sopenharmony_ci	u8 port = RZA2_PIN_ID_TO_PORT(offset);
11462306a36Sopenharmony_ci	u8 pin = RZA2_PIN_ID_TO_PIN(offset);
11562306a36Sopenharmony_ci	u16 mask16;
11662306a36Sopenharmony_ci	u16 reg16;
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	reg16 = readw(pfc_base + RZA2_PDR(port));
11962306a36Sopenharmony_ci	mask16 = RZA2_PDR_MASK << (pin * 2);
12062306a36Sopenharmony_ci	reg16 &= ~mask16;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	if (dir)
12362306a36Sopenharmony_ci		reg16 |= RZA2_PDR_INPUT << (pin * 2);	/* pin as input */
12462306a36Sopenharmony_ci	else
12562306a36Sopenharmony_ci		reg16 |= RZA2_PDR_OUTPUT << (pin * 2);	/* pin as output */
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	writew(reg16, pfc_base + RZA2_PDR(port));
12862306a36Sopenharmony_ci}
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic int rza2_chip_get_direction(struct gpio_chip *chip, unsigned int offset)
13162306a36Sopenharmony_ci{
13262306a36Sopenharmony_ci	struct rza2_pinctrl_priv *priv = gpiochip_get_data(chip);
13362306a36Sopenharmony_ci	u8 port = RZA2_PIN_ID_TO_PORT(offset);
13462306a36Sopenharmony_ci	u8 pin = RZA2_PIN_ID_TO_PIN(offset);
13562306a36Sopenharmony_ci	u16 reg16;
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	reg16 = readw(priv->base + RZA2_PDR(port));
13862306a36Sopenharmony_ci	reg16 = (reg16 >> (pin * 2)) & RZA2_PDR_MASK;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	if (reg16 == RZA2_PDR_OUTPUT)
14162306a36Sopenharmony_ci		return GPIO_LINE_DIRECTION_OUT;
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci	if (reg16 == RZA2_PDR_INPUT)
14462306a36Sopenharmony_ci		return GPIO_LINE_DIRECTION_IN;
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	/*
14762306a36Sopenharmony_ci	 * This GPIO controller has a default Hi-Z state that is not input or
14862306a36Sopenharmony_ci	 * output, so force the pin to input now.
14962306a36Sopenharmony_ci	 */
15062306a36Sopenharmony_ci	rza2_pin_to_gpio(priv->base, offset, 1);
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	return GPIO_LINE_DIRECTION_IN;
15362306a36Sopenharmony_ci}
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic int rza2_chip_direction_input(struct gpio_chip *chip,
15662306a36Sopenharmony_ci				     unsigned int offset)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	struct rza2_pinctrl_priv *priv = gpiochip_get_data(chip);
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	rza2_pin_to_gpio(priv->base, offset, 1);
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	return 0;
16362306a36Sopenharmony_ci}
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_cistatic int rza2_chip_get(struct gpio_chip *chip, unsigned int offset)
16662306a36Sopenharmony_ci{
16762306a36Sopenharmony_ci	struct rza2_pinctrl_priv *priv = gpiochip_get_data(chip);
16862306a36Sopenharmony_ci	u8 port = RZA2_PIN_ID_TO_PORT(offset);
16962306a36Sopenharmony_ci	u8 pin = RZA2_PIN_ID_TO_PIN(offset);
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	return !!(readb(priv->base + RZA2_PIDR(port)) & BIT(pin));
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic void rza2_chip_set(struct gpio_chip *chip, unsigned int offset,
17562306a36Sopenharmony_ci			  int value)
17662306a36Sopenharmony_ci{
17762306a36Sopenharmony_ci	struct rza2_pinctrl_priv *priv = gpiochip_get_data(chip);
17862306a36Sopenharmony_ci	u8 port = RZA2_PIN_ID_TO_PORT(offset);
17962306a36Sopenharmony_ci	u8 pin = RZA2_PIN_ID_TO_PIN(offset);
18062306a36Sopenharmony_ci	u8 new_value;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	new_value = readb(priv->base + RZA2_PODR(port));
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	if (value)
18562306a36Sopenharmony_ci		new_value |= BIT(pin);
18662306a36Sopenharmony_ci	else
18762306a36Sopenharmony_ci		new_value &= ~BIT(pin);
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	writeb(new_value, priv->base + RZA2_PODR(port));
19062306a36Sopenharmony_ci}
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cistatic int rza2_chip_direction_output(struct gpio_chip *chip,
19362306a36Sopenharmony_ci				      unsigned int offset, int val)
19462306a36Sopenharmony_ci{
19562306a36Sopenharmony_ci	struct rza2_pinctrl_priv *priv = gpiochip_get_data(chip);
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	rza2_chip_set(chip, offset, val);
19862306a36Sopenharmony_ci	rza2_pin_to_gpio(priv->base, offset, 0);
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	return 0;
20162306a36Sopenharmony_ci}
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic const char * const rza2_gpio_names[] = {
20462306a36Sopenharmony_ci	"P0_0", "P0_1", "P0_2", "P0_3", "P0_4", "P0_5", "P0_6", "P0_7",
20562306a36Sopenharmony_ci	"P1_0", "P1_1", "P1_2", "P1_3", "P1_4", "P1_5", "P1_6", "P1_7",
20662306a36Sopenharmony_ci	"P2_0", "P2_1", "P2_2", "P2_3", "P2_4", "P2_5", "P2_6", "P2_7",
20762306a36Sopenharmony_ci	"P3_0", "P3_1", "P3_2", "P3_3", "P3_4", "P3_5", "P3_6", "P3_7",
20862306a36Sopenharmony_ci	"P4_0", "P4_1", "P4_2", "P4_3", "P4_4", "P4_5", "P4_6", "P4_7",
20962306a36Sopenharmony_ci	"P5_0", "P5_1", "P5_2", "P5_3", "P5_4", "P5_5", "P5_6", "P5_7",
21062306a36Sopenharmony_ci	"P6_0", "P6_1", "P6_2", "P6_3", "P6_4", "P6_5", "P6_6", "P6_7",
21162306a36Sopenharmony_ci	"P7_0", "P7_1", "P7_2", "P7_3", "P7_4", "P7_5", "P7_6", "P7_7",
21262306a36Sopenharmony_ci	"P8_0", "P8_1", "P8_2", "P8_3", "P8_4", "P8_5", "P8_6", "P8_7",
21362306a36Sopenharmony_ci	"P9_0", "P9_1", "P9_2", "P9_3", "P9_4", "P9_5", "P9_6", "P9_7",
21462306a36Sopenharmony_ci	"PA_0", "PA_1", "PA_2", "PA_3", "PA_4", "PA_5", "PA_6", "PA_7",
21562306a36Sopenharmony_ci	"PB_0", "PB_1", "PB_2", "PB_3", "PB_4", "PB_5", "PB_6", "PB_7",
21662306a36Sopenharmony_ci	"PC_0", "PC_1", "PC_2", "PC_3", "PC_4", "PC_5", "PC_6", "PC_7",
21762306a36Sopenharmony_ci	"PD_0", "PD_1", "PD_2", "PD_3", "PD_4", "PD_5", "PD_6", "PD_7",
21862306a36Sopenharmony_ci	"PE_0", "PE_1", "PE_2", "PE_3", "PE_4", "PE_5", "PE_6", "PE_7",
21962306a36Sopenharmony_ci	"PF_0", "PF_1", "PF_2", "PF_3", "PF_4", "PF_5", "PF_6", "PF_7",
22062306a36Sopenharmony_ci	"PG_0", "PG_1", "PG_2", "PG_3", "PG_4", "PG_5", "PG_6", "PG_7",
22162306a36Sopenharmony_ci	"PH_0", "PH_1", "PH_2", "PH_3", "PH_4", "PH_5", "PH_6", "PH_7",
22262306a36Sopenharmony_ci	/* port I does not exist */
22362306a36Sopenharmony_ci	"PJ_0", "PJ_1", "PJ_2", "PJ_3", "PJ_4", "PJ_5", "PJ_6", "PJ_7",
22462306a36Sopenharmony_ci	"PK_0", "PK_1", "PK_2", "PK_3", "PK_4", "PK_5", "PK_6", "PK_7",
22562306a36Sopenharmony_ci	"PL_0", "PL_1", "PL_2", "PL_3", "PL_4", "PL_5", "PL_6", "PL_7",
22662306a36Sopenharmony_ci	"PM_0", "PM_1", "PM_2", "PM_3", "PM_4", "PM_5", "PM_6", "PM_7",
22762306a36Sopenharmony_ci};
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_cistatic struct gpio_chip chip = {
23062306a36Sopenharmony_ci	.names = rza2_gpio_names,
23162306a36Sopenharmony_ci	.base = -1,
23262306a36Sopenharmony_ci	.get_direction = rza2_chip_get_direction,
23362306a36Sopenharmony_ci	.direction_input = rza2_chip_direction_input,
23462306a36Sopenharmony_ci	.direction_output = rza2_chip_direction_output,
23562306a36Sopenharmony_ci	.get = rza2_chip_get,
23662306a36Sopenharmony_ci	.set = rza2_chip_set,
23762306a36Sopenharmony_ci};
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistatic int rza2_gpio_register(struct rza2_pinctrl_priv *priv)
24062306a36Sopenharmony_ci{
24162306a36Sopenharmony_ci	struct device_node *np = priv->dev->of_node;
24262306a36Sopenharmony_ci	struct of_phandle_args of_args;
24362306a36Sopenharmony_ci	int ret;
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	chip.label = devm_kasprintf(priv->dev, GFP_KERNEL, "%pOFn", np);
24662306a36Sopenharmony_ci	chip.parent = priv->dev;
24762306a36Sopenharmony_ci	chip.ngpio = priv->npins;
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	ret = of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0,
25062306a36Sopenharmony_ci					       &of_args);
25162306a36Sopenharmony_ci	if (ret) {
25262306a36Sopenharmony_ci		dev_err(priv->dev, "Unable to parse gpio-ranges\n");
25362306a36Sopenharmony_ci		return ret;
25462306a36Sopenharmony_ci	}
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	if ((of_args.args[0] != 0) ||
25762306a36Sopenharmony_ci	    (of_args.args[1] != 0) ||
25862306a36Sopenharmony_ci	    (of_args.args[2] != priv->npins)) {
25962306a36Sopenharmony_ci		dev_err(priv->dev, "gpio-ranges does not match selected SOC\n");
26062306a36Sopenharmony_ci		return -EINVAL;
26162306a36Sopenharmony_ci	}
26262306a36Sopenharmony_ci	priv->gpio_range.id = 0;
26362306a36Sopenharmony_ci	priv->gpio_range.pin_base = priv->gpio_range.base = 0;
26462306a36Sopenharmony_ci	priv->gpio_range.npins = priv->npins;
26562306a36Sopenharmony_ci	priv->gpio_range.name = chip.label;
26662306a36Sopenharmony_ci	priv->gpio_range.gc = &chip;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	/* Register our gpio chip with gpiolib */
26962306a36Sopenharmony_ci	ret = devm_gpiochip_add_data(priv->dev, &chip, priv);
27062306a36Sopenharmony_ci	if (ret)
27162306a36Sopenharmony_ci		return ret;
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci	/* Register pin range with pinctrl core */
27462306a36Sopenharmony_ci	pinctrl_add_gpio_range(priv->pctl, &priv->gpio_range);
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	dev_dbg(priv->dev, "Registered gpio controller\n");
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	return 0;
27962306a36Sopenharmony_ci}
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_cistatic int rza2_pinctrl_register(struct rza2_pinctrl_priv *priv)
28262306a36Sopenharmony_ci{
28362306a36Sopenharmony_ci	struct pinctrl_pin_desc *pins;
28462306a36Sopenharmony_ci	unsigned int i;
28562306a36Sopenharmony_ci	int ret;
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	pins = devm_kcalloc(priv->dev, priv->npins, sizeof(*pins), GFP_KERNEL);
28862306a36Sopenharmony_ci	if (!pins)
28962306a36Sopenharmony_ci		return -ENOMEM;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	priv->pins = pins;
29262306a36Sopenharmony_ci	priv->desc.pins = pins;
29362306a36Sopenharmony_ci	priv->desc.npins = priv->npins;
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	for (i = 0; i < priv->npins; i++) {
29662306a36Sopenharmony_ci		pins[i].number = i;
29762306a36Sopenharmony_ci		pins[i].name = rza2_gpio_names[i];
29862306a36Sopenharmony_ci	}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	ret = devm_pinctrl_register_and_init(priv->dev, &priv->desc, priv,
30162306a36Sopenharmony_ci					     &priv->pctl);
30262306a36Sopenharmony_ci	if (ret) {
30362306a36Sopenharmony_ci		dev_err(priv->dev, "pinctrl registration failed\n");
30462306a36Sopenharmony_ci		return ret;
30562306a36Sopenharmony_ci	}
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	ret = pinctrl_enable(priv->pctl);
30862306a36Sopenharmony_ci	if (ret) {
30962306a36Sopenharmony_ci		dev_err(priv->dev, "pinctrl enable failed\n");
31062306a36Sopenharmony_ci		return ret;
31162306a36Sopenharmony_ci	}
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci	ret = rza2_gpio_register(priv);
31462306a36Sopenharmony_ci	if (ret) {
31562306a36Sopenharmony_ci		dev_err(priv->dev, "GPIO registration failed\n");
31662306a36Sopenharmony_ci		return ret;
31762306a36Sopenharmony_ci	}
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	return 0;
32062306a36Sopenharmony_ci}
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_ci/*
32362306a36Sopenharmony_ci * For each DT node, create a single pin mapping. That pin mapping will only
32462306a36Sopenharmony_ci * contain a single group of pins, and that group of pins will only have a
32562306a36Sopenharmony_ci * single function that can be selected.
32662306a36Sopenharmony_ci */
32762306a36Sopenharmony_cistatic int rza2_dt_node_to_map(struct pinctrl_dev *pctldev,
32862306a36Sopenharmony_ci			       struct device_node *np,
32962306a36Sopenharmony_ci			       struct pinctrl_map **map,
33062306a36Sopenharmony_ci			       unsigned int *num_maps)
33162306a36Sopenharmony_ci{
33262306a36Sopenharmony_ci	struct rza2_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
33362306a36Sopenharmony_ci	unsigned int *pins, *psel_val;
33462306a36Sopenharmony_ci	int i, ret, npins, gsel, fsel;
33562306a36Sopenharmony_ci	struct property *of_pins;
33662306a36Sopenharmony_ci	const char **pin_fn;
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	/* Find out how many pins to map */
33962306a36Sopenharmony_ci	of_pins = of_find_property(np, "pinmux", NULL);
34062306a36Sopenharmony_ci	if (!of_pins) {
34162306a36Sopenharmony_ci		dev_info(priv->dev, "Missing pinmux property\n");
34262306a36Sopenharmony_ci		return -ENOENT;
34362306a36Sopenharmony_ci	}
34462306a36Sopenharmony_ci	npins = of_pins->length / sizeof(u32);
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci	pins = devm_kcalloc(priv->dev, npins, sizeof(*pins), GFP_KERNEL);
34762306a36Sopenharmony_ci	psel_val = devm_kcalloc(priv->dev, npins, sizeof(*psel_val),
34862306a36Sopenharmony_ci				GFP_KERNEL);
34962306a36Sopenharmony_ci	pin_fn = devm_kzalloc(priv->dev, sizeof(*pin_fn), GFP_KERNEL);
35062306a36Sopenharmony_ci	if (!pins || !psel_val || !pin_fn)
35162306a36Sopenharmony_ci		return -ENOMEM;
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	/* Collect pin locations and mux settings from DT properties */
35462306a36Sopenharmony_ci	for (i = 0; i < npins; ++i) {
35562306a36Sopenharmony_ci		u32 value;
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci		ret = of_property_read_u32_index(np, "pinmux", i, &value);
35862306a36Sopenharmony_ci		if (ret)
35962306a36Sopenharmony_ci			return ret;
36062306a36Sopenharmony_ci		pins[i] = value & MUX_PIN_ID_MASK;
36162306a36Sopenharmony_ci		psel_val[i] = MUX_FUNC(value);
36262306a36Sopenharmony_ci	}
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci	mutex_lock(&priv->mutex);
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	/* Register a single pin group listing all the pins we read from DT */
36762306a36Sopenharmony_ci	gsel = pinctrl_generic_add_group(pctldev, np->name, pins, npins, NULL);
36862306a36Sopenharmony_ci	if (gsel < 0) {
36962306a36Sopenharmony_ci		ret = gsel;
37062306a36Sopenharmony_ci		goto unlock;
37162306a36Sopenharmony_ci	}
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ci	/*
37462306a36Sopenharmony_ci	 * Register a single group function where the 'data' is an array PSEL
37562306a36Sopenharmony_ci	 * register values read from DT.
37662306a36Sopenharmony_ci	 */
37762306a36Sopenharmony_ci	pin_fn[0] = np->name;
37862306a36Sopenharmony_ci	fsel = pinmux_generic_add_function(pctldev, np->name, pin_fn, 1,
37962306a36Sopenharmony_ci					   psel_val);
38062306a36Sopenharmony_ci	if (fsel < 0) {
38162306a36Sopenharmony_ci		ret = fsel;
38262306a36Sopenharmony_ci		goto remove_group;
38362306a36Sopenharmony_ci	}
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci	dev_dbg(priv->dev, "Parsed %pOF with %d pins\n", np, npins);
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci	/* Create map where to retrieve function and mux settings from */
38862306a36Sopenharmony_ci	*num_maps = 0;
38962306a36Sopenharmony_ci	*map = kzalloc(sizeof(**map), GFP_KERNEL);
39062306a36Sopenharmony_ci	if (!*map) {
39162306a36Sopenharmony_ci		ret = -ENOMEM;
39262306a36Sopenharmony_ci		goto remove_function;
39362306a36Sopenharmony_ci	}
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	(*map)->type = PIN_MAP_TYPE_MUX_GROUP;
39662306a36Sopenharmony_ci	(*map)->data.mux.group = np->name;
39762306a36Sopenharmony_ci	(*map)->data.mux.function = np->name;
39862306a36Sopenharmony_ci	*num_maps = 1;
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	mutex_unlock(&priv->mutex);
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	return 0;
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ciremove_function:
40562306a36Sopenharmony_ci	pinmux_generic_remove_function(pctldev, fsel);
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ciremove_group:
40862306a36Sopenharmony_ci	pinctrl_generic_remove_group(pctldev, gsel);
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ciunlock:
41162306a36Sopenharmony_ci	mutex_unlock(&priv->mutex);
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_ci	dev_err(priv->dev, "Unable to parse DT node %s\n", np->name);
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	return ret;
41662306a36Sopenharmony_ci}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_cistatic void rza2_dt_free_map(struct pinctrl_dev *pctldev,
41962306a36Sopenharmony_ci			     struct pinctrl_map *map, unsigned int num_maps)
42062306a36Sopenharmony_ci{
42162306a36Sopenharmony_ci	kfree(map);
42262306a36Sopenharmony_ci}
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_cistatic const struct pinctrl_ops rza2_pinctrl_ops = {
42562306a36Sopenharmony_ci	.get_groups_count	= pinctrl_generic_get_group_count,
42662306a36Sopenharmony_ci	.get_group_name		= pinctrl_generic_get_group_name,
42762306a36Sopenharmony_ci	.get_group_pins		= pinctrl_generic_get_group_pins,
42862306a36Sopenharmony_ci	.dt_node_to_map		= rza2_dt_node_to_map,
42962306a36Sopenharmony_ci	.dt_free_map		= rza2_dt_free_map,
43062306a36Sopenharmony_ci};
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_cistatic int rza2_set_mux(struct pinctrl_dev *pctldev, unsigned int selector,
43362306a36Sopenharmony_ci			unsigned int group)
43462306a36Sopenharmony_ci{
43562306a36Sopenharmony_ci	struct rza2_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
43662306a36Sopenharmony_ci	struct function_desc *func;
43762306a36Sopenharmony_ci	unsigned int i, *psel_val;
43862306a36Sopenharmony_ci	struct group_desc *grp;
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci	grp = pinctrl_generic_get_group(pctldev, group);
44162306a36Sopenharmony_ci	if (!grp)
44262306a36Sopenharmony_ci		return -EINVAL;
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci	func = pinmux_generic_get_function(pctldev, selector);
44562306a36Sopenharmony_ci	if (!func)
44662306a36Sopenharmony_ci		return -EINVAL;
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	psel_val = func->data;
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	for (i = 0; i < grp->num_pins; ++i) {
45162306a36Sopenharmony_ci		dev_dbg(priv->dev, "Setting P%c_%d to PSEL=%d\n",
45262306a36Sopenharmony_ci			port_names[RZA2_PIN_ID_TO_PORT(grp->pins[i])],
45362306a36Sopenharmony_ci			RZA2_PIN_ID_TO_PIN(grp->pins[i]),
45462306a36Sopenharmony_ci			psel_val[i]);
45562306a36Sopenharmony_ci		rza2_set_pin_function(
45662306a36Sopenharmony_ci			priv->base,
45762306a36Sopenharmony_ci			RZA2_PIN_ID_TO_PORT(grp->pins[i]),
45862306a36Sopenharmony_ci			RZA2_PIN_ID_TO_PIN(grp->pins[i]),
45962306a36Sopenharmony_ci			psel_val[i]);
46062306a36Sopenharmony_ci	}
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci	return 0;
46362306a36Sopenharmony_ci}
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic const struct pinmux_ops rza2_pinmux_ops = {
46662306a36Sopenharmony_ci	.get_functions_count	= pinmux_generic_get_function_count,
46762306a36Sopenharmony_ci	.get_function_name	= pinmux_generic_get_function_name,
46862306a36Sopenharmony_ci	.get_function_groups	= pinmux_generic_get_function_groups,
46962306a36Sopenharmony_ci	.set_mux		= rza2_set_mux,
47062306a36Sopenharmony_ci	.strict			= true,
47162306a36Sopenharmony_ci};
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_cistatic int rza2_pinctrl_probe(struct platform_device *pdev)
47462306a36Sopenharmony_ci{
47562306a36Sopenharmony_ci	struct rza2_pinctrl_priv *priv;
47662306a36Sopenharmony_ci	int ret;
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
47962306a36Sopenharmony_ci	if (!priv)
48062306a36Sopenharmony_ci		return -ENOMEM;
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	priv->dev = &pdev->dev;
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	priv->base = devm_platform_ioremap_resource(pdev, 0);
48562306a36Sopenharmony_ci	if (IS_ERR(priv->base))
48662306a36Sopenharmony_ci		return PTR_ERR(priv->base);
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci	mutex_init(&priv->mutex);
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci	platform_set_drvdata(pdev, priv);
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_ci	priv->npins = (int)(uintptr_t)of_device_get_match_data(&pdev->dev) *
49362306a36Sopenharmony_ci		      RZA2_PINS_PER_PORT;
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_ci	priv->desc.name		= DRIVER_NAME;
49662306a36Sopenharmony_ci	priv->desc.pctlops	= &rza2_pinctrl_ops;
49762306a36Sopenharmony_ci	priv->desc.pmxops	= &rza2_pinmux_ops;
49862306a36Sopenharmony_ci	priv->desc.owner	= THIS_MODULE;
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci	ret = rza2_pinctrl_register(priv);
50162306a36Sopenharmony_ci	if (ret)
50262306a36Sopenharmony_ci		return ret;
50362306a36Sopenharmony_ci
50462306a36Sopenharmony_ci	dev_info(&pdev->dev, "Registered ports P0 - P%c\n",
50562306a36Sopenharmony_ci		 port_names[priv->desc.npins / RZA2_PINS_PER_PORT - 1]);
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_ci	return 0;
50862306a36Sopenharmony_ci}
50962306a36Sopenharmony_ci
51062306a36Sopenharmony_cistatic const struct of_device_id rza2_pinctrl_of_match[] = {
51162306a36Sopenharmony_ci	{ .compatible = "renesas,r7s9210-pinctrl", .data = (void *)22, },
51262306a36Sopenharmony_ci	{ /* sentinel */ }
51362306a36Sopenharmony_ci};
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_cistatic struct platform_driver rza2_pinctrl_driver = {
51662306a36Sopenharmony_ci	.driver = {
51762306a36Sopenharmony_ci		.name = DRIVER_NAME,
51862306a36Sopenharmony_ci		.of_match_table = rza2_pinctrl_of_match,
51962306a36Sopenharmony_ci	},
52062306a36Sopenharmony_ci	.probe = rza2_pinctrl_probe,
52162306a36Sopenharmony_ci};
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_cistatic int __init rza2_pinctrl_init(void)
52462306a36Sopenharmony_ci{
52562306a36Sopenharmony_ci	return platform_driver_register(&rza2_pinctrl_driver);
52662306a36Sopenharmony_ci}
52762306a36Sopenharmony_cicore_initcall(rza2_pinctrl_init);
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_ciMODULE_AUTHOR("Chris Brandt <chris.brandt@renesas.com>");
53062306a36Sopenharmony_ciMODULE_DESCRIPTION("Pin and gpio controller driver for RZ/A2 SoC");
531