162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Driver for Broadcom BCM2835 GPIO unit (pinctrl + GPIO)
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2012 Chris Boot, Simon Arlott, Stephen Warren
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * This driver is inspired by:
862306a36Sopenharmony_ci * pinctrl-nomadik.c, please see original file for copyright information
962306a36Sopenharmony_ci * pinctrl-tegra.c, please see original file for copyright information
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/bitmap.h>
1362306a36Sopenharmony_ci#include <linux/bug.h>
1462306a36Sopenharmony_ci#include <linux/delay.h>
1562306a36Sopenharmony_ci#include <linux/device.h>
1662306a36Sopenharmony_ci#include <linux/err.h>
1762306a36Sopenharmony_ci#include <linux/gpio/driver.h>
1862306a36Sopenharmony_ci#include <linux/io.h>
1962306a36Sopenharmony_ci#include <linux/irq.h>
2062306a36Sopenharmony_ci#include <linux/irqdesc.h>
2162306a36Sopenharmony_ci#include <linux/init.h>
2262306a36Sopenharmony_ci#include <linux/interrupt.h>
2362306a36Sopenharmony_ci#include <linux/module.h>
2462306a36Sopenharmony_ci#include <linux/of_address.h>
2562306a36Sopenharmony_ci#include <linux/of.h>
2662306a36Sopenharmony_ci#include <linux/of_irq.h>
2762306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h>
2862306a36Sopenharmony_ci#include <linux/pinctrl/machine.h>
2962306a36Sopenharmony_ci#include <linux/pinctrl/pinconf.h>
3062306a36Sopenharmony_ci#include <linux/pinctrl/pinctrl.h>
3162306a36Sopenharmony_ci#include <linux/pinctrl/pinmux.h>
3262306a36Sopenharmony_ci#include <linux/pinctrl/pinconf-generic.h>
3362306a36Sopenharmony_ci#include <linux/platform_device.h>
3462306a36Sopenharmony_ci#include <linux/seq_file.h>
3562306a36Sopenharmony_ci#include <linux/slab.h>
3662306a36Sopenharmony_ci#include <linux/spinlock.h>
3762306a36Sopenharmony_ci#include <linux/types.h>
3862306a36Sopenharmony_ci#include <dt-bindings/pinctrl/bcm2835.h>
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci#define MODULE_NAME "pinctrl-bcm2835"
4162306a36Sopenharmony_ci#define BCM2835_NUM_GPIOS 54
4262306a36Sopenharmony_ci#define BCM2711_NUM_GPIOS 58
4362306a36Sopenharmony_ci#define BCM2835_NUM_BANKS 2
4462306a36Sopenharmony_ci#define BCM2835_NUM_IRQS  3
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci/* GPIO register offsets */
4762306a36Sopenharmony_ci#define GPFSEL0		0x0	/* Function Select */
4862306a36Sopenharmony_ci#define GPSET0		0x1c	/* Pin Output Set */
4962306a36Sopenharmony_ci#define GPCLR0		0x28	/* Pin Output Clear */
5062306a36Sopenharmony_ci#define GPLEV0		0x34	/* Pin Level */
5162306a36Sopenharmony_ci#define GPEDS0		0x40	/* Pin Event Detect Status */
5262306a36Sopenharmony_ci#define GPREN0		0x4c	/* Pin Rising Edge Detect Enable */
5362306a36Sopenharmony_ci#define GPFEN0		0x58	/* Pin Falling Edge Detect Enable */
5462306a36Sopenharmony_ci#define GPHEN0		0x64	/* Pin High Detect Enable */
5562306a36Sopenharmony_ci#define GPLEN0		0x70	/* Pin Low Detect Enable */
5662306a36Sopenharmony_ci#define GPAREN0		0x7c	/* Pin Async Rising Edge Detect */
5762306a36Sopenharmony_ci#define GPAFEN0		0x88	/* Pin Async Falling Edge Detect */
5862306a36Sopenharmony_ci#define GPPUD		0x94	/* Pin Pull-up/down Enable */
5962306a36Sopenharmony_ci#define GPPUDCLK0	0x98	/* Pin Pull-up/down Enable Clock */
6062306a36Sopenharmony_ci#define GP_GPIO_PUP_PDN_CNTRL_REG0 0xe4 /* 2711 Pin Pull-up/down select */
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci#define FSEL_REG(p)		(GPFSEL0 + (((p) / 10) * 4))
6362306a36Sopenharmony_ci#define FSEL_SHIFT(p)		(((p) % 10) * 3)
6462306a36Sopenharmony_ci#define GPIO_REG_OFFSET(p)	((p) / 32)
6562306a36Sopenharmony_ci#define GPIO_REG_SHIFT(p)	((p) % 32)
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci#define PUD_2711_MASK		0x3
6862306a36Sopenharmony_ci#define PUD_2711_REG_OFFSET(p)	((p) / 16)
6962306a36Sopenharmony_ci#define PUD_2711_REG_SHIFT(p)	(((p) % 16) * 2)
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci/* argument: bcm2835_pinconf_pull */
7262306a36Sopenharmony_ci#define BCM2835_PINCONF_PARAM_PULL	(PIN_CONFIG_END + 1)
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci#define BCM2711_PULL_NONE	0x0
7562306a36Sopenharmony_ci#define BCM2711_PULL_UP		0x1
7662306a36Sopenharmony_ci#define BCM2711_PULL_DOWN	0x2
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistruct bcm2835_pinctrl {
7962306a36Sopenharmony_ci	struct device *dev;
8062306a36Sopenharmony_ci	void __iomem *base;
8162306a36Sopenharmony_ci	int *wake_irq;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	/* note: locking assumes each bank will have its own unsigned long */
8462306a36Sopenharmony_ci	unsigned long enabled_irq_map[BCM2835_NUM_BANKS];
8562306a36Sopenharmony_ci	unsigned int irq_type[BCM2711_NUM_GPIOS];
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	struct pinctrl_dev *pctl_dev;
8862306a36Sopenharmony_ci	struct gpio_chip gpio_chip;
8962306a36Sopenharmony_ci	struct pinctrl_desc pctl_desc;
9062306a36Sopenharmony_ci	struct pinctrl_gpio_range gpio_range;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	raw_spinlock_t irq_lock[BCM2835_NUM_BANKS];
9362306a36Sopenharmony_ci	/* Protect FSEL registers */
9462306a36Sopenharmony_ci	spinlock_t fsel_lock;
9562306a36Sopenharmony_ci};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci/* pins are just named GPIO0..GPIO53 */
9862306a36Sopenharmony_ci#define BCM2835_GPIO_PIN(a) PINCTRL_PIN(a, "gpio" #a)
9962306a36Sopenharmony_cistatic struct pinctrl_pin_desc bcm2835_gpio_pins[] = {
10062306a36Sopenharmony_ci	BCM2835_GPIO_PIN(0),
10162306a36Sopenharmony_ci	BCM2835_GPIO_PIN(1),
10262306a36Sopenharmony_ci	BCM2835_GPIO_PIN(2),
10362306a36Sopenharmony_ci	BCM2835_GPIO_PIN(3),
10462306a36Sopenharmony_ci	BCM2835_GPIO_PIN(4),
10562306a36Sopenharmony_ci	BCM2835_GPIO_PIN(5),
10662306a36Sopenharmony_ci	BCM2835_GPIO_PIN(6),
10762306a36Sopenharmony_ci	BCM2835_GPIO_PIN(7),
10862306a36Sopenharmony_ci	BCM2835_GPIO_PIN(8),
10962306a36Sopenharmony_ci	BCM2835_GPIO_PIN(9),
11062306a36Sopenharmony_ci	BCM2835_GPIO_PIN(10),
11162306a36Sopenharmony_ci	BCM2835_GPIO_PIN(11),
11262306a36Sopenharmony_ci	BCM2835_GPIO_PIN(12),
11362306a36Sopenharmony_ci	BCM2835_GPIO_PIN(13),
11462306a36Sopenharmony_ci	BCM2835_GPIO_PIN(14),
11562306a36Sopenharmony_ci	BCM2835_GPIO_PIN(15),
11662306a36Sopenharmony_ci	BCM2835_GPIO_PIN(16),
11762306a36Sopenharmony_ci	BCM2835_GPIO_PIN(17),
11862306a36Sopenharmony_ci	BCM2835_GPIO_PIN(18),
11962306a36Sopenharmony_ci	BCM2835_GPIO_PIN(19),
12062306a36Sopenharmony_ci	BCM2835_GPIO_PIN(20),
12162306a36Sopenharmony_ci	BCM2835_GPIO_PIN(21),
12262306a36Sopenharmony_ci	BCM2835_GPIO_PIN(22),
12362306a36Sopenharmony_ci	BCM2835_GPIO_PIN(23),
12462306a36Sopenharmony_ci	BCM2835_GPIO_PIN(24),
12562306a36Sopenharmony_ci	BCM2835_GPIO_PIN(25),
12662306a36Sopenharmony_ci	BCM2835_GPIO_PIN(26),
12762306a36Sopenharmony_ci	BCM2835_GPIO_PIN(27),
12862306a36Sopenharmony_ci	BCM2835_GPIO_PIN(28),
12962306a36Sopenharmony_ci	BCM2835_GPIO_PIN(29),
13062306a36Sopenharmony_ci	BCM2835_GPIO_PIN(30),
13162306a36Sopenharmony_ci	BCM2835_GPIO_PIN(31),
13262306a36Sopenharmony_ci	BCM2835_GPIO_PIN(32),
13362306a36Sopenharmony_ci	BCM2835_GPIO_PIN(33),
13462306a36Sopenharmony_ci	BCM2835_GPIO_PIN(34),
13562306a36Sopenharmony_ci	BCM2835_GPIO_PIN(35),
13662306a36Sopenharmony_ci	BCM2835_GPIO_PIN(36),
13762306a36Sopenharmony_ci	BCM2835_GPIO_PIN(37),
13862306a36Sopenharmony_ci	BCM2835_GPIO_PIN(38),
13962306a36Sopenharmony_ci	BCM2835_GPIO_PIN(39),
14062306a36Sopenharmony_ci	BCM2835_GPIO_PIN(40),
14162306a36Sopenharmony_ci	BCM2835_GPIO_PIN(41),
14262306a36Sopenharmony_ci	BCM2835_GPIO_PIN(42),
14362306a36Sopenharmony_ci	BCM2835_GPIO_PIN(43),
14462306a36Sopenharmony_ci	BCM2835_GPIO_PIN(44),
14562306a36Sopenharmony_ci	BCM2835_GPIO_PIN(45),
14662306a36Sopenharmony_ci	BCM2835_GPIO_PIN(46),
14762306a36Sopenharmony_ci	BCM2835_GPIO_PIN(47),
14862306a36Sopenharmony_ci	BCM2835_GPIO_PIN(48),
14962306a36Sopenharmony_ci	BCM2835_GPIO_PIN(49),
15062306a36Sopenharmony_ci	BCM2835_GPIO_PIN(50),
15162306a36Sopenharmony_ci	BCM2835_GPIO_PIN(51),
15262306a36Sopenharmony_ci	BCM2835_GPIO_PIN(52),
15362306a36Sopenharmony_ci	BCM2835_GPIO_PIN(53),
15462306a36Sopenharmony_ci	BCM2835_GPIO_PIN(54),
15562306a36Sopenharmony_ci	BCM2835_GPIO_PIN(55),
15662306a36Sopenharmony_ci	BCM2835_GPIO_PIN(56),
15762306a36Sopenharmony_ci	BCM2835_GPIO_PIN(57),
15862306a36Sopenharmony_ci};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci/* one pin per group */
16162306a36Sopenharmony_cistatic const char * const bcm2835_gpio_groups[] = {
16262306a36Sopenharmony_ci	"gpio0",
16362306a36Sopenharmony_ci	"gpio1",
16462306a36Sopenharmony_ci	"gpio2",
16562306a36Sopenharmony_ci	"gpio3",
16662306a36Sopenharmony_ci	"gpio4",
16762306a36Sopenharmony_ci	"gpio5",
16862306a36Sopenharmony_ci	"gpio6",
16962306a36Sopenharmony_ci	"gpio7",
17062306a36Sopenharmony_ci	"gpio8",
17162306a36Sopenharmony_ci	"gpio9",
17262306a36Sopenharmony_ci	"gpio10",
17362306a36Sopenharmony_ci	"gpio11",
17462306a36Sopenharmony_ci	"gpio12",
17562306a36Sopenharmony_ci	"gpio13",
17662306a36Sopenharmony_ci	"gpio14",
17762306a36Sopenharmony_ci	"gpio15",
17862306a36Sopenharmony_ci	"gpio16",
17962306a36Sopenharmony_ci	"gpio17",
18062306a36Sopenharmony_ci	"gpio18",
18162306a36Sopenharmony_ci	"gpio19",
18262306a36Sopenharmony_ci	"gpio20",
18362306a36Sopenharmony_ci	"gpio21",
18462306a36Sopenharmony_ci	"gpio22",
18562306a36Sopenharmony_ci	"gpio23",
18662306a36Sopenharmony_ci	"gpio24",
18762306a36Sopenharmony_ci	"gpio25",
18862306a36Sopenharmony_ci	"gpio26",
18962306a36Sopenharmony_ci	"gpio27",
19062306a36Sopenharmony_ci	"gpio28",
19162306a36Sopenharmony_ci	"gpio29",
19262306a36Sopenharmony_ci	"gpio30",
19362306a36Sopenharmony_ci	"gpio31",
19462306a36Sopenharmony_ci	"gpio32",
19562306a36Sopenharmony_ci	"gpio33",
19662306a36Sopenharmony_ci	"gpio34",
19762306a36Sopenharmony_ci	"gpio35",
19862306a36Sopenharmony_ci	"gpio36",
19962306a36Sopenharmony_ci	"gpio37",
20062306a36Sopenharmony_ci	"gpio38",
20162306a36Sopenharmony_ci	"gpio39",
20262306a36Sopenharmony_ci	"gpio40",
20362306a36Sopenharmony_ci	"gpio41",
20462306a36Sopenharmony_ci	"gpio42",
20562306a36Sopenharmony_ci	"gpio43",
20662306a36Sopenharmony_ci	"gpio44",
20762306a36Sopenharmony_ci	"gpio45",
20862306a36Sopenharmony_ci	"gpio46",
20962306a36Sopenharmony_ci	"gpio47",
21062306a36Sopenharmony_ci	"gpio48",
21162306a36Sopenharmony_ci	"gpio49",
21262306a36Sopenharmony_ci	"gpio50",
21362306a36Sopenharmony_ci	"gpio51",
21462306a36Sopenharmony_ci	"gpio52",
21562306a36Sopenharmony_ci	"gpio53",
21662306a36Sopenharmony_ci	"gpio54",
21762306a36Sopenharmony_ci	"gpio55",
21862306a36Sopenharmony_ci	"gpio56",
21962306a36Sopenharmony_ci	"gpio57",
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cienum bcm2835_fsel {
22362306a36Sopenharmony_ci	BCM2835_FSEL_COUNT = 8,
22462306a36Sopenharmony_ci	BCM2835_FSEL_MASK = 0x7,
22562306a36Sopenharmony_ci};
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic const char * const bcm2835_functions[BCM2835_FSEL_COUNT] = {
22862306a36Sopenharmony_ci	[BCM2835_FSEL_GPIO_IN] = "gpio_in",
22962306a36Sopenharmony_ci	[BCM2835_FSEL_GPIO_OUT] = "gpio_out",
23062306a36Sopenharmony_ci	[BCM2835_FSEL_ALT0] = "alt0",
23162306a36Sopenharmony_ci	[BCM2835_FSEL_ALT1] = "alt1",
23262306a36Sopenharmony_ci	[BCM2835_FSEL_ALT2] = "alt2",
23362306a36Sopenharmony_ci	[BCM2835_FSEL_ALT3] = "alt3",
23462306a36Sopenharmony_ci	[BCM2835_FSEL_ALT4] = "alt4",
23562306a36Sopenharmony_ci	[BCM2835_FSEL_ALT5] = "alt5",
23662306a36Sopenharmony_ci};
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic const char * const irq_type_names[] = {
23962306a36Sopenharmony_ci	[IRQ_TYPE_NONE] = "none",
24062306a36Sopenharmony_ci	[IRQ_TYPE_EDGE_RISING] = "edge-rising",
24162306a36Sopenharmony_ci	[IRQ_TYPE_EDGE_FALLING] = "edge-falling",
24262306a36Sopenharmony_ci	[IRQ_TYPE_EDGE_BOTH] = "edge-both",
24362306a36Sopenharmony_ci	[IRQ_TYPE_LEVEL_HIGH] = "level-high",
24462306a36Sopenharmony_ci	[IRQ_TYPE_LEVEL_LOW] = "level-low",
24562306a36Sopenharmony_ci};
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic inline u32 bcm2835_gpio_rd(struct bcm2835_pinctrl *pc, unsigned reg)
24862306a36Sopenharmony_ci{
24962306a36Sopenharmony_ci	return readl(pc->base + reg);
25062306a36Sopenharmony_ci}
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic inline void bcm2835_gpio_wr(struct bcm2835_pinctrl *pc, unsigned reg,
25362306a36Sopenharmony_ci		u32 val)
25462306a36Sopenharmony_ci{
25562306a36Sopenharmony_ci	writel(val, pc->base + reg);
25662306a36Sopenharmony_ci}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic inline int bcm2835_gpio_get_bit(struct bcm2835_pinctrl *pc, unsigned reg,
25962306a36Sopenharmony_ci		unsigned bit)
26062306a36Sopenharmony_ci{
26162306a36Sopenharmony_ci	reg += GPIO_REG_OFFSET(bit) * 4;
26262306a36Sopenharmony_ci	return (bcm2835_gpio_rd(pc, reg) >> GPIO_REG_SHIFT(bit)) & 1;
26362306a36Sopenharmony_ci}
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci/* note NOT a read/modify/write cycle */
26662306a36Sopenharmony_cistatic inline void bcm2835_gpio_set_bit(struct bcm2835_pinctrl *pc,
26762306a36Sopenharmony_ci		unsigned reg, unsigned bit)
26862306a36Sopenharmony_ci{
26962306a36Sopenharmony_ci	reg += GPIO_REG_OFFSET(bit) * 4;
27062306a36Sopenharmony_ci	bcm2835_gpio_wr(pc, reg, BIT(GPIO_REG_SHIFT(bit)));
27162306a36Sopenharmony_ci}
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_cistatic inline enum bcm2835_fsel bcm2835_pinctrl_fsel_get(
27462306a36Sopenharmony_ci		struct bcm2835_pinctrl *pc, unsigned pin)
27562306a36Sopenharmony_ci{
27662306a36Sopenharmony_ci	u32 val = bcm2835_gpio_rd(pc, FSEL_REG(pin));
27762306a36Sopenharmony_ci	enum bcm2835_fsel status = (val >> FSEL_SHIFT(pin)) & BCM2835_FSEL_MASK;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	dev_dbg(pc->dev, "get %08x (%u => %s)\n", val, pin,
28062306a36Sopenharmony_ci			bcm2835_functions[status]);
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	return status;
28362306a36Sopenharmony_ci}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_cistatic inline void bcm2835_pinctrl_fsel_set(
28662306a36Sopenharmony_ci		struct bcm2835_pinctrl *pc, unsigned pin,
28762306a36Sopenharmony_ci		enum bcm2835_fsel fsel)
28862306a36Sopenharmony_ci{
28962306a36Sopenharmony_ci	u32 val;
29062306a36Sopenharmony_ci	enum bcm2835_fsel cur;
29162306a36Sopenharmony_ci	unsigned long flags;
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	spin_lock_irqsave(&pc->fsel_lock, flags);
29462306a36Sopenharmony_ci	val = bcm2835_gpio_rd(pc, FSEL_REG(pin));
29562306a36Sopenharmony_ci	cur = (val >> FSEL_SHIFT(pin)) & BCM2835_FSEL_MASK;
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	dev_dbg(pc->dev, "read %08x (%u => %s)\n", val, pin,
29862306a36Sopenharmony_ci		bcm2835_functions[cur]);
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	if (cur == fsel)
30162306a36Sopenharmony_ci		goto unlock;
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	if (cur != BCM2835_FSEL_GPIO_IN && fsel != BCM2835_FSEL_GPIO_IN) {
30462306a36Sopenharmony_ci		/* always transition through GPIO_IN */
30562306a36Sopenharmony_ci		val &= ~(BCM2835_FSEL_MASK << FSEL_SHIFT(pin));
30662306a36Sopenharmony_ci		val |= BCM2835_FSEL_GPIO_IN << FSEL_SHIFT(pin);
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci		dev_dbg(pc->dev, "trans %08x (%u <= %s)\n", val, pin,
30962306a36Sopenharmony_ci				bcm2835_functions[BCM2835_FSEL_GPIO_IN]);
31062306a36Sopenharmony_ci		bcm2835_gpio_wr(pc, FSEL_REG(pin), val);
31162306a36Sopenharmony_ci	}
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci	val &= ~(BCM2835_FSEL_MASK << FSEL_SHIFT(pin));
31462306a36Sopenharmony_ci	val |= fsel << FSEL_SHIFT(pin);
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	dev_dbg(pc->dev, "write %08x (%u <= %s)\n", val, pin,
31762306a36Sopenharmony_ci			bcm2835_functions[fsel]);
31862306a36Sopenharmony_ci	bcm2835_gpio_wr(pc, FSEL_REG(pin), val);
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ciunlock:
32162306a36Sopenharmony_ci	spin_unlock_irqrestore(&pc->fsel_lock, flags);
32262306a36Sopenharmony_ci}
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic int bcm2835_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
32562306a36Sopenharmony_ci{
32662306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci	bcm2835_pinctrl_fsel_set(pc, offset, BCM2835_FSEL_GPIO_IN);
32962306a36Sopenharmony_ci	return 0;
33062306a36Sopenharmony_ci}
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_cistatic int bcm2835_gpio_get(struct gpio_chip *chip, unsigned offset)
33362306a36Sopenharmony_ci{
33462306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	return bcm2835_gpio_get_bit(pc, GPLEV0, offset);
33762306a36Sopenharmony_ci}
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic int bcm2835_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
34062306a36Sopenharmony_ci{
34162306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
34262306a36Sopenharmony_ci	enum bcm2835_fsel fsel = bcm2835_pinctrl_fsel_get(pc, offset);
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	/* Alternative function doesn't clearly provide a direction */
34562306a36Sopenharmony_ci	if (fsel > BCM2835_FSEL_GPIO_OUT)
34662306a36Sopenharmony_ci		return -EINVAL;
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	if (fsel == BCM2835_FSEL_GPIO_IN)
34962306a36Sopenharmony_ci		return GPIO_LINE_DIRECTION_IN;
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	return GPIO_LINE_DIRECTION_OUT;
35262306a36Sopenharmony_ci}
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistatic void bcm2835_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
35562306a36Sopenharmony_ci{
35662306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	bcm2835_gpio_set_bit(pc, value ? GPSET0 : GPCLR0, offset);
35962306a36Sopenharmony_ci}
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_cistatic int bcm2835_gpio_direction_output(struct gpio_chip *chip,
36262306a36Sopenharmony_ci		unsigned offset, int value)
36362306a36Sopenharmony_ci{
36462306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	bcm2835_gpio_set_bit(pc, value ? GPSET0 : GPCLR0, offset);
36762306a36Sopenharmony_ci	bcm2835_pinctrl_fsel_set(pc, offset, BCM2835_FSEL_GPIO_OUT);
36862306a36Sopenharmony_ci	return 0;
36962306a36Sopenharmony_ci}
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic int bcm2835_add_pin_ranges_fallback(struct gpio_chip *gc)
37262306a36Sopenharmony_ci{
37362306a36Sopenharmony_ci	struct device_node *np = dev_of_node(gc->parent);
37462306a36Sopenharmony_ci	struct pinctrl_dev *pctldev = of_pinctrl_get(np);
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	if (!pctldev)
37762306a36Sopenharmony_ci		return 0;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	return gpiochip_add_pin_range(gc, pinctrl_dev_get_devname(pctldev), 0, 0,
38062306a36Sopenharmony_ci				      gc->ngpio);
38162306a36Sopenharmony_ci}
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_cistatic const struct gpio_chip bcm2835_gpio_chip = {
38462306a36Sopenharmony_ci	.label = MODULE_NAME,
38562306a36Sopenharmony_ci	.owner = THIS_MODULE,
38662306a36Sopenharmony_ci	.request = gpiochip_generic_request,
38762306a36Sopenharmony_ci	.free = gpiochip_generic_free,
38862306a36Sopenharmony_ci	.direction_input = bcm2835_gpio_direction_input,
38962306a36Sopenharmony_ci	.direction_output = bcm2835_gpio_direction_output,
39062306a36Sopenharmony_ci	.get_direction = bcm2835_gpio_get_direction,
39162306a36Sopenharmony_ci	.get = bcm2835_gpio_get,
39262306a36Sopenharmony_ci	.set = bcm2835_gpio_set,
39362306a36Sopenharmony_ci	.set_config = gpiochip_generic_config,
39462306a36Sopenharmony_ci	.base = -1,
39562306a36Sopenharmony_ci	.ngpio = BCM2835_NUM_GPIOS,
39662306a36Sopenharmony_ci	.can_sleep = false,
39762306a36Sopenharmony_ci	.add_pin_ranges = bcm2835_add_pin_ranges_fallback,
39862306a36Sopenharmony_ci};
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_cistatic const struct gpio_chip bcm2711_gpio_chip = {
40162306a36Sopenharmony_ci	.label = "pinctrl-bcm2711",
40262306a36Sopenharmony_ci	.owner = THIS_MODULE,
40362306a36Sopenharmony_ci	.request = gpiochip_generic_request,
40462306a36Sopenharmony_ci	.free = gpiochip_generic_free,
40562306a36Sopenharmony_ci	.direction_input = bcm2835_gpio_direction_input,
40662306a36Sopenharmony_ci	.direction_output = bcm2835_gpio_direction_output,
40762306a36Sopenharmony_ci	.get_direction = bcm2835_gpio_get_direction,
40862306a36Sopenharmony_ci	.get = bcm2835_gpio_get,
40962306a36Sopenharmony_ci	.set = bcm2835_gpio_set,
41062306a36Sopenharmony_ci	.set_config = gpiochip_generic_config,
41162306a36Sopenharmony_ci	.base = -1,
41262306a36Sopenharmony_ci	.ngpio = BCM2711_NUM_GPIOS,
41362306a36Sopenharmony_ci	.can_sleep = false,
41462306a36Sopenharmony_ci	.add_pin_ranges = bcm2835_add_pin_ranges_fallback,
41562306a36Sopenharmony_ci};
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_cistatic void bcm2835_gpio_irq_handle_bank(struct bcm2835_pinctrl *pc,
41862306a36Sopenharmony_ci					 unsigned int bank, u32 mask)
41962306a36Sopenharmony_ci{
42062306a36Sopenharmony_ci	unsigned long events;
42162306a36Sopenharmony_ci	unsigned offset;
42262306a36Sopenharmony_ci	unsigned gpio;
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	events = bcm2835_gpio_rd(pc, GPEDS0 + bank * 4);
42562306a36Sopenharmony_ci	events &= mask;
42662306a36Sopenharmony_ci	events &= pc->enabled_irq_map[bank];
42762306a36Sopenharmony_ci	for_each_set_bit(offset, &events, 32) {
42862306a36Sopenharmony_ci		gpio = (32 * bank) + offset;
42962306a36Sopenharmony_ci		generic_handle_domain_irq(pc->gpio_chip.irq.domain,
43062306a36Sopenharmony_ci					  gpio);
43162306a36Sopenharmony_ci	}
43262306a36Sopenharmony_ci}
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_cistatic void bcm2835_gpio_irq_handler(struct irq_desc *desc)
43562306a36Sopenharmony_ci{
43662306a36Sopenharmony_ci	struct gpio_chip *chip = irq_desc_get_handler_data(desc);
43762306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
43862306a36Sopenharmony_ci	struct irq_chip *host_chip = irq_desc_get_chip(desc);
43962306a36Sopenharmony_ci	int irq = irq_desc_get_irq(desc);
44062306a36Sopenharmony_ci	int group = 0;
44162306a36Sopenharmony_ci	int i;
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci	for (i = 0; i < BCM2835_NUM_IRQS; i++) {
44462306a36Sopenharmony_ci		if (chip->irq.parents[i] == irq) {
44562306a36Sopenharmony_ci			group = i;
44662306a36Sopenharmony_ci			break;
44762306a36Sopenharmony_ci		}
44862306a36Sopenharmony_ci	}
44962306a36Sopenharmony_ci	/* This should not happen, every IRQ has a bank */
45062306a36Sopenharmony_ci	BUG_ON(i == BCM2835_NUM_IRQS);
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	chained_irq_enter(host_chip, desc);
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci	switch (group) {
45562306a36Sopenharmony_ci	case 0: /* IRQ0 covers GPIOs 0-27 */
45662306a36Sopenharmony_ci		bcm2835_gpio_irq_handle_bank(pc, 0, 0x0fffffff);
45762306a36Sopenharmony_ci		break;
45862306a36Sopenharmony_ci	case 1: /* IRQ1 covers GPIOs 28-45 */
45962306a36Sopenharmony_ci		bcm2835_gpio_irq_handle_bank(pc, 0, 0xf0000000);
46062306a36Sopenharmony_ci		bcm2835_gpio_irq_handle_bank(pc, 1, 0x00003fff);
46162306a36Sopenharmony_ci		break;
46262306a36Sopenharmony_ci	case 2: /* IRQ2 covers GPIOs 46-57 */
46362306a36Sopenharmony_ci		bcm2835_gpio_irq_handle_bank(pc, 1, 0x003fc000);
46462306a36Sopenharmony_ci		break;
46562306a36Sopenharmony_ci	}
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci	chained_irq_exit(host_chip, desc);
46862306a36Sopenharmony_ci}
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_cistatic irqreturn_t bcm2835_gpio_wake_irq_handler(int irq, void *dev_id)
47162306a36Sopenharmony_ci{
47262306a36Sopenharmony_ci	return IRQ_HANDLED;
47362306a36Sopenharmony_ci}
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_cistatic inline void __bcm2835_gpio_irq_config(struct bcm2835_pinctrl *pc,
47662306a36Sopenharmony_ci	unsigned reg, unsigned offset, bool enable)
47762306a36Sopenharmony_ci{
47862306a36Sopenharmony_ci	u32 value;
47962306a36Sopenharmony_ci	reg += GPIO_REG_OFFSET(offset) * 4;
48062306a36Sopenharmony_ci	value = bcm2835_gpio_rd(pc, reg);
48162306a36Sopenharmony_ci	if (enable)
48262306a36Sopenharmony_ci		value |= BIT(GPIO_REG_SHIFT(offset));
48362306a36Sopenharmony_ci	else
48462306a36Sopenharmony_ci		value &= ~(BIT(GPIO_REG_SHIFT(offset)));
48562306a36Sopenharmony_ci	bcm2835_gpio_wr(pc, reg, value);
48662306a36Sopenharmony_ci}
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci/* fast path for IRQ handler */
48962306a36Sopenharmony_cistatic void bcm2835_gpio_irq_config(struct bcm2835_pinctrl *pc,
49062306a36Sopenharmony_ci	unsigned offset, bool enable)
49162306a36Sopenharmony_ci{
49262306a36Sopenharmony_ci	switch (pc->irq_type[offset]) {
49362306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
49462306a36Sopenharmony_ci		__bcm2835_gpio_irq_config(pc, GPREN0, offset, enable);
49562306a36Sopenharmony_ci		break;
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
49862306a36Sopenharmony_ci		__bcm2835_gpio_irq_config(pc, GPFEN0, offset, enable);
49962306a36Sopenharmony_ci		break;
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH:
50262306a36Sopenharmony_ci		__bcm2835_gpio_irq_config(pc, GPREN0, offset, enable);
50362306a36Sopenharmony_ci		__bcm2835_gpio_irq_config(pc, GPFEN0, offset, enable);
50462306a36Sopenharmony_ci		break;
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
50762306a36Sopenharmony_ci		__bcm2835_gpio_irq_config(pc, GPHEN0, offset, enable);
50862306a36Sopenharmony_ci		break;
50962306a36Sopenharmony_ci
51062306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
51162306a36Sopenharmony_ci		__bcm2835_gpio_irq_config(pc, GPLEN0, offset, enable);
51262306a36Sopenharmony_ci		break;
51362306a36Sopenharmony_ci	}
51462306a36Sopenharmony_ci}
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_cistatic void bcm2835_gpio_irq_unmask(struct irq_data *data)
51762306a36Sopenharmony_ci{
51862306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
51962306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
52062306a36Sopenharmony_ci	unsigned gpio = irqd_to_hwirq(data);
52162306a36Sopenharmony_ci	unsigned offset = GPIO_REG_SHIFT(gpio);
52262306a36Sopenharmony_ci	unsigned bank = GPIO_REG_OFFSET(gpio);
52362306a36Sopenharmony_ci	unsigned long flags;
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	gpiochip_enable_irq(chip, gpio);
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pc->irq_lock[bank], flags);
52862306a36Sopenharmony_ci	set_bit(offset, &pc->enabled_irq_map[bank]);
52962306a36Sopenharmony_ci	bcm2835_gpio_irq_config(pc, gpio, true);
53062306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pc->irq_lock[bank], flags);
53162306a36Sopenharmony_ci}
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_cistatic void bcm2835_gpio_irq_mask(struct irq_data *data)
53462306a36Sopenharmony_ci{
53562306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
53662306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
53762306a36Sopenharmony_ci	unsigned gpio = irqd_to_hwirq(data);
53862306a36Sopenharmony_ci	unsigned offset = GPIO_REG_SHIFT(gpio);
53962306a36Sopenharmony_ci	unsigned bank = GPIO_REG_OFFSET(gpio);
54062306a36Sopenharmony_ci	unsigned long flags;
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pc->irq_lock[bank], flags);
54362306a36Sopenharmony_ci	bcm2835_gpio_irq_config(pc, gpio, false);
54462306a36Sopenharmony_ci	/* Clear events that were latched prior to clearing event sources */
54562306a36Sopenharmony_ci	bcm2835_gpio_set_bit(pc, GPEDS0, gpio);
54662306a36Sopenharmony_ci	clear_bit(offset, &pc->enabled_irq_map[bank]);
54762306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pc->irq_lock[bank], flags);
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_ci	gpiochip_disable_irq(chip, gpio);
55062306a36Sopenharmony_ci}
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_cistatic int __bcm2835_gpio_irq_set_type_disabled(struct bcm2835_pinctrl *pc,
55362306a36Sopenharmony_ci	unsigned offset, unsigned int type)
55462306a36Sopenharmony_ci{
55562306a36Sopenharmony_ci	switch (type) {
55662306a36Sopenharmony_ci	case IRQ_TYPE_NONE:
55762306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
55862306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
55962306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH:
56062306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
56162306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
56262306a36Sopenharmony_ci		pc->irq_type[offset] = type;
56362306a36Sopenharmony_ci		break;
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	default:
56662306a36Sopenharmony_ci		return -EINVAL;
56762306a36Sopenharmony_ci	}
56862306a36Sopenharmony_ci	return 0;
56962306a36Sopenharmony_ci}
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci/* slower path for reconfiguring IRQ type */
57262306a36Sopenharmony_cistatic int __bcm2835_gpio_irq_set_type_enabled(struct bcm2835_pinctrl *pc,
57362306a36Sopenharmony_ci	unsigned offset, unsigned int type)
57462306a36Sopenharmony_ci{
57562306a36Sopenharmony_ci	switch (type) {
57662306a36Sopenharmony_ci	case IRQ_TYPE_NONE:
57762306a36Sopenharmony_ci		if (pc->irq_type[offset] != type) {
57862306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, false);
57962306a36Sopenharmony_ci			pc->irq_type[offset] = type;
58062306a36Sopenharmony_ci		}
58162306a36Sopenharmony_ci		break;
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
58462306a36Sopenharmony_ci		if (pc->irq_type[offset] == IRQ_TYPE_EDGE_BOTH) {
58562306a36Sopenharmony_ci			/* RISING already enabled, disable FALLING */
58662306a36Sopenharmony_ci			pc->irq_type[offset] = IRQ_TYPE_EDGE_FALLING;
58762306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, false);
58862306a36Sopenharmony_ci			pc->irq_type[offset] = type;
58962306a36Sopenharmony_ci		} else if (pc->irq_type[offset] != type) {
59062306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, false);
59162306a36Sopenharmony_ci			pc->irq_type[offset] = type;
59262306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, true);
59362306a36Sopenharmony_ci		}
59462306a36Sopenharmony_ci		break;
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
59762306a36Sopenharmony_ci		if (pc->irq_type[offset] == IRQ_TYPE_EDGE_BOTH) {
59862306a36Sopenharmony_ci			/* FALLING already enabled, disable RISING */
59962306a36Sopenharmony_ci			pc->irq_type[offset] = IRQ_TYPE_EDGE_RISING;
60062306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, false);
60162306a36Sopenharmony_ci			pc->irq_type[offset] = type;
60262306a36Sopenharmony_ci		} else if (pc->irq_type[offset] != type) {
60362306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, false);
60462306a36Sopenharmony_ci			pc->irq_type[offset] = type;
60562306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, true);
60662306a36Sopenharmony_ci		}
60762306a36Sopenharmony_ci		break;
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH:
61062306a36Sopenharmony_ci		if (pc->irq_type[offset] == IRQ_TYPE_EDGE_RISING) {
61162306a36Sopenharmony_ci			/* RISING already enabled, enable FALLING too */
61262306a36Sopenharmony_ci			pc->irq_type[offset] = IRQ_TYPE_EDGE_FALLING;
61362306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, true);
61462306a36Sopenharmony_ci			pc->irq_type[offset] = type;
61562306a36Sopenharmony_ci		} else if (pc->irq_type[offset] == IRQ_TYPE_EDGE_FALLING) {
61662306a36Sopenharmony_ci			/* FALLING already enabled, enable RISING too */
61762306a36Sopenharmony_ci			pc->irq_type[offset] = IRQ_TYPE_EDGE_RISING;
61862306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, true);
61962306a36Sopenharmony_ci			pc->irq_type[offset] = type;
62062306a36Sopenharmony_ci		} else if (pc->irq_type[offset] != type) {
62162306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, false);
62262306a36Sopenharmony_ci			pc->irq_type[offset] = type;
62362306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, true);
62462306a36Sopenharmony_ci		}
62562306a36Sopenharmony_ci		break;
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
62862306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
62962306a36Sopenharmony_ci		if (pc->irq_type[offset] != type) {
63062306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, false);
63162306a36Sopenharmony_ci			pc->irq_type[offset] = type;
63262306a36Sopenharmony_ci			bcm2835_gpio_irq_config(pc, offset, true);
63362306a36Sopenharmony_ci		}
63462306a36Sopenharmony_ci		break;
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci	default:
63762306a36Sopenharmony_ci		return -EINVAL;
63862306a36Sopenharmony_ci	}
63962306a36Sopenharmony_ci	return 0;
64062306a36Sopenharmony_ci}
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_cistatic int bcm2835_gpio_irq_set_type(struct irq_data *data, unsigned int type)
64362306a36Sopenharmony_ci{
64462306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
64562306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
64662306a36Sopenharmony_ci	unsigned gpio = irqd_to_hwirq(data);
64762306a36Sopenharmony_ci	unsigned offset = GPIO_REG_SHIFT(gpio);
64862306a36Sopenharmony_ci	unsigned bank = GPIO_REG_OFFSET(gpio);
64962306a36Sopenharmony_ci	unsigned long flags;
65062306a36Sopenharmony_ci	int ret;
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pc->irq_lock[bank], flags);
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_ci	if (test_bit(offset, &pc->enabled_irq_map[bank]))
65562306a36Sopenharmony_ci		ret = __bcm2835_gpio_irq_set_type_enabled(pc, gpio, type);
65662306a36Sopenharmony_ci	else
65762306a36Sopenharmony_ci		ret = __bcm2835_gpio_irq_set_type_disabled(pc, gpio, type);
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_ci	if (type & IRQ_TYPE_EDGE_BOTH)
66062306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_edge_irq);
66162306a36Sopenharmony_ci	else
66262306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_level_irq);
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pc->irq_lock[bank], flags);
66562306a36Sopenharmony_ci
66662306a36Sopenharmony_ci	return ret;
66762306a36Sopenharmony_ci}
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_cistatic void bcm2835_gpio_irq_ack(struct irq_data *data)
67062306a36Sopenharmony_ci{
67162306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
67262306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
67362306a36Sopenharmony_ci	unsigned gpio = irqd_to_hwirq(data);
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_ci	bcm2835_gpio_set_bit(pc, GPEDS0, gpio);
67662306a36Sopenharmony_ci}
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_cistatic int bcm2835_gpio_irq_set_wake(struct irq_data *data, unsigned int on)
67962306a36Sopenharmony_ci{
68062306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
68162306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = gpiochip_get_data(chip);
68262306a36Sopenharmony_ci	unsigned gpio = irqd_to_hwirq(data);
68362306a36Sopenharmony_ci	unsigned int irqgroup;
68462306a36Sopenharmony_ci	int ret = -EINVAL;
68562306a36Sopenharmony_ci
68662306a36Sopenharmony_ci	if (!pc->wake_irq)
68762306a36Sopenharmony_ci		return ret;
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_ci	if (gpio <= 27)
69062306a36Sopenharmony_ci		irqgroup = 0;
69162306a36Sopenharmony_ci	else if (gpio >= 28 && gpio <= 45)
69262306a36Sopenharmony_ci		irqgroup = 1;
69362306a36Sopenharmony_ci	else if (gpio >= 46 && gpio <= 57)
69462306a36Sopenharmony_ci		irqgroup = 2;
69562306a36Sopenharmony_ci	else
69662306a36Sopenharmony_ci		return ret;
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	if (on)
69962306a36Sopenharmony_ci		ret = enable_irq_wake(pc->wake_irq[irqgroup]);
70062306a36Sopenharmony_ci	else
70162306a36Sopenharmony_ci		ret = disable_irq_wake(pc->wake_irq[irqgroup]);
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_ci	return ret;
70462306a36Sopenharmony_ci}
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_cistatic const struct irq_chip bcm2835_gpio_irq_chip = {
70762306a36Sopenharmony_ci	.name = MODULE_NAME,
70862306a36Sopenharmony_ci	.irq_set_type = bcm2835_gpio_irq_set_type,
70962306a36Sopenharmony_ci	.irq_ack = bcm2835_gpio_irq_ack,
71062306a36Sopenharmony_ci	.irq_mask = bcm2835_gpio_irq_mask,
71162306a36Sopenharmony_ci	.irq_unmask = bcm2835_gpio_irq_unmask,
71262306a36Sopenharmony_ci	.irq_set_wake = bcm2835_gpio_irq_set_wake,
71362306a36Sopenharmony_ci	.flags = (IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_IMMUTABLE),
71462306a36Sopenharmony_ci	GPIOCHIP_IRQ_RESOURCE_HELPERS,
71562306a36Sopenharmony_ci};
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_cistatic int bcm2835_pctl_get_groups_count(struct pinctrl_dev *pctldev)
71862306a36Sopenharmony_ci{
71962306a36Sopenharmony_ci	return BCM2835_NUM_GPIOS;
72062306a36Sopenharmony_ci}
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_cistatic const char *bcm2835_pctl_get_group_name(struct pinctrl_dev *pctldev,
72362306a36Sopenharmony_ci		unsigned selector)
72462306a36Sopenharmony_ci{
72562306a36Sopenharmony_ci	return bcm2835_gpio_groups[selector];
72662306a36Sopenharmony_ci}
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_cistatic int bcm2835_pctl_get_group_pins(struct pinctrl_dev *pctldev,
72962306a36Sopenharmony_ci		unsigned selector,
73062306a36Sopenharmony_ci		const unsigned **pins,
73162306a36Sopenharmony_ci		unsigned *num_pins)
73262306a36Sopenharmony_ci{
73362306a36Sopenharmony_ci	*pins = &bcm2835_gpio_pins[selector].number;
73462306a36Sopenharmony_ci	*num_pins = 1;
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_ci	return 0;
73762306a36Sopenharmony_ci}
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_cistatic void bcm2835_pctl_pin_dbg_show(struct pinctrl_dev *pctldev,
74062306a36Sopenharmony_ci		struct seq_file *s,
74162306a36Sopenharmony_ci		unsigned offset)
74262306a36Sopenharmony_ci{
74362306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = pinctrl_dev_get_drvdata(pctldev);
74462306a36Sopenharmony_ci	struct gpio_chip *chip = &pc->gpio_chip;
74562306a36Sopenharmony_ci	enum bcm2835_fsel fsel = bcm2835_pinctrl_fsel_get(pc, offset);
74662306a36Sopenharmony_ci	const char *fname = bcm2835_functions[fsel];
74762306a36Sopenharmony_ci	int value = bcm2835_gpio_get_bit(pc, GPLEV0, offset);
74862306a36Sopenharmony_ci	int irq = irq_find_mapping(chip->irq.domain, offset);
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_ci	seq_printf(s, "function %s in %s; irq %d (%s)",
75162306a36Sopenharmony_ci		fname, value ? "hi" : "lo",
75262306a36Sopenharmony_ci		irq, irq_type_names[pc->irq_type[offset]]);
75362306a36Sopenharmony_ci}
75462306a36Sopenharmony_ci
75562306a36Sopenharmony_cistatic void bcm2835_pctl_dt_free_map(struct pinctrl_dev *pctldev,
75662306a36Sopenharmony_ci		struct pinctrl_map *maps, unsigned num_maps)
75762306a36Sopenharmony_ci{
75862306a36Sopenharmony_ci	int i;
75962306a36Sopenharmony_ci
76062306a36Sopenharmony_ci	for (i = 0; i < num_maps; i++)
76162306a36Sopenharmony_ci		if (maps[i].type == PIN_MAP_TYPE_CONFIGS_PIN)
76262306a36Sopenharmony_ci			kfree(maps[i].data.configs.configs);
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci	kfree(maps);
76562306a36Sopenharmony_ci}
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_cistatic int bcm2835_pctl_dt_node_to_map_func(struct bcm2835_pinctrl *pc,
76862306a36Sopenharmony_ci		struct device_node *np, u32 pin, u32 fnum,
76962306a36Sopenharmony_ci		struct pinctrl_map **maps)
77062306a36Sopenharmony_ci{
77162306a36Sopenharmony_ci	struct pinctrl_map *map = *maps;
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci	if (fnum >= ARRAY_SIZE(bcm2835_functions)) {
77462306a36Sopenharmony_ci		dev_err(pc->dev, "%pOF: invalid brcm,function %d\n", np, fnum);
77562306a36Sopenharmony_ci		return -EINVAL;
77662306a36Sopenharmony_ci	}
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_ci	map->type = PIN_MAP_TYPE_MUX_GROUP;
77962306a36Sopenharmony_ci	map->data.mux.group = bcm2835_gpio_groups[pin];
78062306a36Sopenharmony_ci	map->data.mux.function = bcm2835_functions[fnum];
78162306a36Sopenharmony_ci	(*maps)++;
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci	return 0;
78462306a36Sopenharmony_ci}
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_cistatic int bcm2835_pctl_dt_node_to_map_pull(struct bcm2835_pinctrl *pc,
78762306a36Sopenharmony_ci		struct device_node *np, u32 pin, u32 pull,
78862306a36Sopenharmony_ci		struct pinctrl_map **maps)
78962306a36Sopenharmony_ci{
79062306a36Sopenharmony_ci	struct pinctrl_map *map = *maps;
79162306a36Sopenharmony_ci	unsigned long *configs;
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci	if (pull > 2) {
79462306a36Sopenharmony_ci		dev_err(pc->dev, "%pOF: invalid brcm,pull %d\n", np, pull);
79562306a36Sopenharmony_ci		return -EINVAL;
79662306a36Sopenharmony_ci	}
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_ci	configs = kzalloc(sizeof(*configs), GFP_KERNEL);
79962306a36Sopenharmony_ci	if (!configs)
80062306a36Sopenharmony_ci		return -ENOMEM;
80162306a36Sopenharmony_ci	configs[0] = pinconf_to_config_packed(BCM2835_PINCONF_PARAM_PULL, pull);
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_ci	map->type = PIN_MAP_TYPE_CONFIGS_PIN;
80462306a36Sopenharmony_ci	map->data.configs.group_or_pin = bcm2835_gpio_pins[pin].name;
80562306a36Sopenharmony_ci	map->data.configs.configs = configs;
80662306a36Sopenharmony_ci	map->data.configs.num_configs = 1;
80762306a36Sopenharmony_ci	(*maps)++;
80862306a36Sopenharmony_ci
80962306a36Sopenharmony_ci	return 0;
81062306a36Sopenharmony_ci}
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_cistatic int bcm2835_pctl_dt_node_to_map(struct pinctrl_dev *pctldev,
81362306a36Sopenharmony_ci		struct device_node *np,
81462306a36Sopenharmony_ci		struct pinctrl_map **map, unsigned int *num_maps)
81562306a36Sopenharmony_ci{
81662306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = pinctrl_dev_get_drvdata(pctldev);
81762306a36Sopenharmony_ci	struct property *pins, *funcs, *pulls;
81862306a36Sopenharmony_ci	int num_pins, num_funcs, num_pulls, maps_per_pin;
81962306a36Sopenharmony_ci	struct pinctrl_map *maps, *cur_map;
82062306a36Sopenharmony_ci	int i, err;
82162306a36Sopenharmony_ci	u32 pin, func, pull;
82262306a36Sopenharmony_ci
82362306a36Sopenharmony_ci	/* Check for generic binding in this node */
82462306a36Sopenharmony_ci	err = pinconf_generic_dt_node_to_map_all(pctldev, np, map, num_maps);
82562306a36Sopenharmony_ci	if (err || *num_maps)
82662306a36Sopenharmony_ci		return err;
82762306a36Sopenharmony_ci
82862306a36Sopenharmony_ci	/* Generic binding did not find anything continue with legacy parse */
82962306a36Sopenharmony_ci	pins = of_find_property(np, "brcm,pins", NULL);
83062306a36Sopenharmony_ci	if (!pins) {
83162306a36Sopenharmony_ci		dev_err(pc->dev, "%pOF: missing brcm,pins property\n", np);
83262306a36Sopenharmony_ci		return -EINVAL;
83362306a36Sopenharmony_ci	}
83462306a36Sopenharmony_ci
83562306a36Sopenharmony_ci	funcs = of_find_property(np, "brcm,function", NULL);
83662306a36Sopenharmony_ci	pulls = of_find_property(np, "brcm,pull", NULL);
83762306a36Sopenharmony_ci
83862306a36Sopenharmony_ci	if (!funcs && !pulls) {
83962306a36Sopenharmony_ci		dev_err(pc->dev,
84062306a36Sopenharmony_ci			"%pOF: neither brcm,function nor brcm,pull specified\n",
84162306a36Sopenharmony_ci			np);
84262306a36Sopenharmony_ci		return -EINVAL;
84362306a36Sopenharmony_ci	}
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_ci	num_pins = pins->length / 4;
84662306a36Sopenharmony_ci	num_funcs = funcs ? (funcs->length / 4) : 0;
84762306a36Sopenharmony_ci	num_pulls = pulls ? (pulls->length / 4) : 0;
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci	if (num_funcs > 1 && num_funcs != num_pins) {
85062306a36Sopenharmony_ci		dev_err(pc->dev,
85162306a36Sopenharmony_ci			"%pOF: brcm,function must have 1 or %d entries\n",
85262306a36Sopenharmony_ci			np, num_pins);
85362306a36Sopenharmony_ci		return -EINVAL;
85462306a36Sopenharmony_ci	}
85562306a36Sopenharmony_ci
85662306a36Sopenharmony_ci	if (num_pulls > 1 && num_pulls != num_pins) {
85762306a36Sopenharmony_ci		dev_err(pc->dev,
85862306a36Sopenharmony_ci			"%pOF: brcm,pull must have 1 or %d entries\n",
85962306a36Sopenharmony_ci			np, num_pins);
86062306a36Sopenharmony_ci		return -EINVAL;
86162306a36Sopenharmony_ci	}
86262306a36Sopenharmony_ci
86362306a36Sopenharmony_ci	maps_per_pin = 0;
86462306a36Sopenharmony_ci	if (num_funcs)
86562306a36Sopenharmony_ci		maps_per_pin++;
86662306a36Sopenharmony_ci	if (num_pulls)
86762306a36Sopenharmony_ci		maps_per_pin++;
86862306a36Sopenharmony_ci	cur_map = maps = kcalloc(num_pins * maps_per_pin, sizeof(*maps),
86962306a36Sopenharmony_ci				 GFP_KERNEL);
87062306a36Sopenharmony_ci	if (!maps)
87162306a36Sopenharmony_ci		return -ENOMEM;
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_ci	for (i = 0; i < num_pins; i++) {
87462306a36Sopenharmony_ci		err = of_property_read_u32_index(np, "brcm,pins", i, &pin);
87562306a36Sopenharmony_ci		if (err)
87662306a36Sopenharmony_ci			goto out;
87762306a36Sopenharmony_ci		if (pin >= pc->pctl_desc.npins) {
87862306a36Sopenharmony_ci			dev_err(pc->dev, "%pOF: invalid brcm,pins value %d\n",
87962306a36Sopenharmony_ci				np, pin);
88062306a36Sopenharmony_ci			err = -EINVAL;
88162306a36Sopenharmony_ci			goto out;
88262306a36Sopenharmony_ci		}
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_ci		if (num_funcs) {
88562306a36Sopenharmony_ci			err = of_property_read_u32_index(np, "brcm,function",
88662306a36Sopenharmony_ci					(num_funcs > 1) ? i : 0, &func);
88762306a36Sopenharmony_ci			if (err)
88862306a36Sopenharmony_ci				goto out;
88962306a36Sopenharmony_ci			err = bcm2835_pctl_dt_node_to_map_func(pc, np, pin,
89062306a36Sopenharmony_ci							func, &cur_map);
89162306a36Sopenharmony_ci			if (err)
89262306a36Sopenharmony_ci				goto out;
89362306a36Sopenharmony_ci		}
89462306a36Sopenharmony_ci		if (num_pulls) {
89562306a36Sopenharmony_ci			err = of_property_read_u32_index(np, "brcm,pull",
89662306a36Sopenharmony_ci					(num_pulls > 1) ? i : 0, &pull);
89762306a36Sopenharmony_ci			if (err)
89862306a36Sopenharmony_ci				goto out;
89962306a36Sopenharmony_ci			err = bcm2835_pctl_dt_node_to_map_pull(pc, np, pin,
90062306a36Sopenharmony_ci							pull, &cur_map);
90162306a36Sopenharmony_ci			if (err)
90262306a36Sopenharmony_ci				goto out;
90362306a36Sopenharmony_ci		}
90462306a36Sopenharmony_ci	}
90562306a36Sopenharmony_ci
90662306a36Sopenharmony_ci	*map = maps;
90762306a36Sopenharmony_ci	*num_maps = num_pins * maps_per_pin;
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci	return 0;
91062306a36Sopenharmony_ci
91162306a36Sopenharmony_ciout:
91262306a36Sopenharmony_ci	bcm2835_pctl_dt_free_map(pctldev, maps, num_pins * maps_per_pin);
91362306a36Sopenharmony_ci	return err;
91462306a36Sopenharmony_ci}
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_cistatic const struct pinctrl_ops bcm2835_pctl_ops = {
91762306a36Sopenharmony_ci	.get_groups_count = bcm2835_pctl_get_groups_count,
91862306a36Sopenharmony_ci	.get_group_name = bcm2835_pctl_get_group_name,
91962306a36Sopenharmony_ci	.get_group_pins = bcm2835_pctl_get_group_pins,
92062306a36Sopenharmony_ci	.pin_dbg_show = bcm2835_pctl_pin_dbg_show,
92162306a36Sopenharmony_ci	.dt_node_to_map = bcm2835_pctl_dt_node_to_map,
92262306a36Sopenharmony_ci	.dt_free_map = bcm2835_pctl_dt_free_map,
92362306a36Sopenharmony_ci};
92462306a36Sopenharmony_ci
92562306a36Sopenharmony_cistatic int bcm2835_pmx_free(struct pinctrl_dev *pctldev,
92662306a36Sopenharmony_ci		unsigned offset)
92762306a36Sopenharmony_ci{
92862306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = pinctrl_dev_get_drvdata(pctldev);
92962306a36Sopenharmony_ci
93062306a36Sopenharmony_ci	/* disable by setting to GPIO_IN */
93162306a36Sopenharmony_ci	bcm2835_pinctrl_fsel_set(pc, offset, BCM2835_FSEL_GPIO_IN);
93262306a36Sopenharmony_ci	return 0;
93362306a36Sopenharmony_ci}
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_cistatic int bcm2835_pmx_get_functions_count(struct pinctrl_dev *pctldev)
93662306a36Sopenharmony_ci{
93762306a36Sopenharmony_ci	return BCM2835_FSEL_COUNT;
93862306a36Sopenharmony_ci}
93962306a36Sopenharmony_ci
94062306a36Sopenharmony_cistatic const char *bcm2835_pmx_get_function_name(struct pinctrl_dev *pctldev,
94162306a36Sopenharmony_ci		unsigned selector)
94262306a36Sopenharmony_ci{
94362306a36Sopenharmony_ci	return bcm2835_functions[selector];
94462306a36Sopenharmony_ci}
94562306a36Sopenharmony_ci
94662306a36Sopenharmony_cistatic int bcm2835_pmx_get_function_groups(struct pinctrl_dev *pctldev,
94762306a36Sopenharmony_ci		unsigned selector,
94862306a36Sopenharmony_ci		const char * const **groups,
94962306a36Sopenharmony_ci		unsigned * const num_groups)
95062306a36Sopenharmony_ci{
95162306a36Sopenharmony_ci	/* every pin can do every function */
95262306a36Sopenharmony_ci	*groups = bcm2835_gpio_groups;
95362306a36Sopenharmony_ci	*num_groups = BCM2835_NUM_GPIOS;
95462306a36Sopenharmony_ci
95562306a36Sopenharmony_ci	return 0;
95662306a36Sopenharmony_ci}
95762306a36Sopenharmony_ci
95862306a36Sopenharmony_cistatic int bcm2835_pmx_set(struct pinctrl_dev *pctldev,
95962306a36Sopenharmony_ci		unsigned func_selector,
96062306a36Sopenharmony_ci		unsigned group_selector)
96162306a36Sopenharmony_ci{
96262306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = pinctrl_dev_get_drvdata(pctldev);
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_ci	bcm2835_pinctrl_fsel_set(pc, group_selector, func_selector);
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_ci	return 0;
96762306a36Sopenharmony_ci}
96862306a36Sopenharmony_ci
96962306a36Sopenharmony_cistatic void bcm2835_pmx_gpio_disable_free(struct pinctrl_dev *pctldev,
97062306a36Sopenharmony_ci		struct pinctrl_gpio_range *range,
97162306a36Sopenharmony_ci		unsigned offset)
97262306a36Sopenharmony_ci{
97362306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = pinctrl_dev_get_drvdata(pctldev);
97462306a36Sopenharmony_ci
97562306a36Sopenharmony_ci	/* disable by setting to GPIO_IN */
97662306a36Sopenharmony_ci	bcm2835_pinctrl_fsel_set(pc, offset, BCM2835_FSEL_GPIO_IN);
97762306a36Sopenharmony_ci}
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_cistatic int bcm2835_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
98062306a36Sopenharmony_ci		struct pinctrl_gpio_range *range,
98162306a36Sopenharmony_ci		unsigned offset,
98262306a36Sopenharmony_ci		bool input)
98362306a36Sopenharmony_ci{
98462306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = pinctrl_dev_get_drvdata(pctldev);
98562306a36Sopenharmony_ci	enum bcm2835_fsel fsel = input ?
98662306a36Sopenharmony_ci		BCM2835_FSEL_GPIO_IN : BCM2835_FSEL_GPIO_OUT;
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_ci	bcm2835_pinctrl_fsel_set(pc, offset, fsel);
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_ci	return 0;
99162306a36Sopenharmony_ci}
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_cistatic const struct pinmux_ops bcm2835_pmx_ops = {
99462306a36Sopenharmony_ci	.free = bcm2835_pmx_free,
99562306a36Sopenharmony_ci	.get_functions_count = bcm2835_pmx_get_functions_count,
99662306a36Sopenharmony_ci	.get_function_name = bcm2835_pmx_get_function_name,
99762306a36Sopenharmony_ci	.get_function_groups = bcm2835_pmx_get_function_groups,
99862306a36Sopenharmony_ci	.set_mux = bcm2835_pmx_set,
99962306a36Sopenharmony_ci	.gpio_disable_free = bcm2835_pmx_gpio_disable_free,
100062306a36Sopenharmony_ci	.gpio_set_direction = bcm2835_pmx_gpio_set_direction,
100162306a36Sopenharmony_ci};
100262306a36Sopenharmony_ci
100362306a36Sopenharmony_cistatic int bcm2835_pinconf_get(struct pinctrl_dev *pctldev,
100462306a36Sopenharmony_ci			unsigned pin, unsigned long *config)
100562306a36Sopenharmony_ci{
100662306a36Sopenharmony_ci	/* No way to read back config in HW */
100762306a36Sopenharmony_ci	return -ENOTSUPP;
100862306a36Sopenharmony_ci}
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_cistatic void bcm2835_pull_config_set(struct bcm2835_pinctrl *pc,
101162306a36Sopenharmony_ci		unsigned int pin, unsigned int arg)
101262306a36Sopenharmony_ci{
101362306a36Sopenharmony_ci	u32 off, bit;
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_ci	off = GPIO_REG_OFFSET(pin);
101662306a36Sopenharmony_ci	bit = GPIO_REG_SHIFT(pin);
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_ci	bcm2835_gpio_wr(pc, GPPUD, arg & 3);
101962306a36Sopenharmony_ci	/*
102062306a36Sopenharmony_ci	 * BCM2835 datasheet say to wait 150 cycles, but not of what.
102162306a36Sopenharmony_ci	 * But the VideoCore firmware delay for this operation
102262306a36Sopenharmony_ci	 * based nearly on the same amount of VPU cycles and this clock
102362306a36Sopenharmony_ci	 * runs at 250 MHz.
102462306a36Sopenharmony_ci	 */
102562306a36Sopenharmony_ci	udelay(1);
102662306a36Sopenharmony_ci	bcm2835_gpio_wr(pc, GPPUDCLK0 + (off * 4), BIT(bit));
102762306a36Sopenharmony_ci	udelay(1);
102862306a36Sopenharmony_ci	bcm2835_gpio_wr(pc, GPPUDCLK0 + (off * 4), 0);
102962306a36Sopenharmony_ci}
103062306a36Sopenharmony_ci
103162306a36Sopenharmony_cistatic int bcm2835_pinconf_set(struct pinctrl_dev *pctldev,
103262306a36Sopenharmony_ci			unsigned int pin, unsigned long *configs,
103362306a36Sopenharmony_ci			unsigned int num_configs)
103462306a36Sopenharmony_ci{
103562306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = pinctrl_dev_get_drvdata(pctldev);
103662306a36Sopenharmony_ci	u32 param, arg;
103762306a36Sopenharmony_ci	int i;
103862306a36Sopenharmony_ci
103962306a36Sopenharmony_ci	for (i = 0; i < num_configs; i++) {
104062306a36Sopenharmony_ci		param = pinconf_to_config_param(configs[i]);
104162306a36Sopenharmony_ci		arg = pinconf_to_config_argument(configs[i]);
104262306a36Sopenharmony_ci
104362306a36Sopenharmony_ci		switch (param) {
104462306a36Sopenharmony_ci		/* Set legacy brcm,pull */
104562306a36Sopenharmony_ci		case BCM2835_PINCONF_PARAM_PULL:
104662306a36Sopenharmony_ci			bcm2835_pull_config_set(pc, pin, arg);
104762306a36Sopenharmony_ci			break;
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_ci		/* Set pull generic bindings */
105062306a36Sopenharmony_ci		case PIN_CONFIG_BIAS_DISABLE:
105162306a36Sopenharmony_ci			bcm2835_pull_config_set(pc, pin, BCM2835_PUD_OFF);
105262306a36Sopenharmony_ci			break;
105362306a36Sopenharmony_ci
105462306a36Sopenharmony_ci		case PIN_CONFIG_BIAS_PULL_DOWN:
105562306a36Sopenharmony_ci			bcm2835_pull_config_set(pc, pin, BCM2835_PUD_DOWN);
105662306a36Sopenharmony_ci			break;
105762306a36Sopenharmony_ci
105862306a36Sopenharmony_ci		case PIN_CONFIG_BIAS_PULL_UP:
105962306a36Sopenharmony_ci			bcm2835_pull_config_set(pc, pin, BCM2835_PUD_UP);
106062306a36Sopenharmony_ci			break;
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_ci		/* Set output-high or output-low */
106362306a36Sopenharmony_ci		case PIN_CONFIG_OUTPUT:
106462306a36Sopenharmony_ci			bcm2835_gpio_set_bit(pc, arg ? GPSET0 : GPCLR0, pin);
106562306a36Sopenharmony_ci			break;
106662306a36Sopenharmony_ci
106762306a36Sopenharmony_ci		default:
106862306a36Sopenharmony_ci			return -ENOTSUPP;
106962306a36Sopenharmony_ci
107062306a36Sopenharmony_ci		} /* switch param type */
107162306a36Sopenharmony_ci	} /* for each config */
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_ci	return 0;
107462306a36Sopenharmony_ci}
107562306a36Sopenharmony_ci
107662306a36Sopenharmony_cistatic const struct pinconf_ops bcm2835_pinconf_ops = {
107762306a36Sopenharmony_ci	.is_generic = true,
107862306a36Sopenharmony_ci	.pin_config_get = bcm2835_pinconf_get,
107962306a36Sopenharmony_ci	.pin_config_set = bcm2835_pinconf_set,
108062306a36Sopenharmony_ci};
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_cistatic void bcm2711_pull_config_set(struct bcm2835_pinctrl *pc,
108362306a36Sopenharmony_ci				    unsigned int pin, unsigned int arg)
108462306a36Sopenharmony_ci{
108562306a36Sopenharmony_ci	u32 shifter;
108662306a36Sopenharmony_ci	u32 value;
108762306a36Sopenharmony_ci	u32 off;
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_ci	off = PUD_2711_REG_OFFSET(pin);
109062306a36Sopenharmony_ci	shifter = PUD_2711_REG_SHIFT(pin);
109162306a36Sopenharmony_ci
109262306a36Sopenharmony_ci	value = bcm2835_gpio_rd(pc, GP_GPIO_PUP_PDN_CNTRL_REG0 + (off * 4));
109362306a36Sopenharmony_ci	value &= ~(PUD_2711_MASK << shifter);
109462306a36Sopenharmony_ci	value |= (arg << shifter);
109562306a36Sopenharmony_ci	bcm2835_gpio_wr(pc, GP_GPIO_PUP_PDN_CNTRL_REG0 + (off * 4), value);
109662306a36Sopenharmony_ci}
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_cistatic int bcm2711_pinconf_set(struct pinctrl_dev *pctldev,
109962306a36Sopenharmony_ci			       unsigned int pin, unsigned long *configs,
110062306a36Sopenharmony_ci			       unsigned int num_configs)
110162306a36Sopenharmony_ci{
110262306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc = pinctrl_dev_get_drvdata(pctldev);
110362306a36Sopenharmony_ci	u32 param, arg;
110462306a36Sopenharmony_ci	int i;
110562306a36Sopenharmony_ci
110662306a36Sopenharmony_ci	for (i = 0; i < num_configs; i++) {
110762306a36Sopenharmony_ci		param = pinconf_to_config_param(configs[i]);
110862306a36Sopenharmony_ci		arg = pinconf_to_config_argument(configs[i]);
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_ci		switch (param) {
111162306a36Sopenharmony_ci		/* convert legacy brcm,pull */
111262306a36Sopenharmony_ci		case BCM2835_PINCONF_PARAM_PULL:
111362306a36Sopenharmony_ci			if (arg == BCM2835_PUD_UP)
111462306a36Sopenharmony_ci				arg = BCM2711_PULL_UP;
111562306a36Sopenharmony_ci			else if (arg == BCM2835_PUD_DOWN)
111662306a36Sopenharmony_ci				arg = BCM2711_PULL_DOWN;
111762306a36Sopenharmony_ci			else
111862306a36Sopenharmony_ci				arg = BCM2711_PULL_NONE;
111962306a36Sopenharmony_ci
112062306a36Sopenharmony_ci			bcm2711_pull_config_set(pc, pin, arg);
112162306a36Sopenharmony_ci			break;
112262306a36Sopenharmony_ci
112362306a36Sopenharmony_ci		/* Set pull generic bindings */
112462306a36Sopenharmony_ci		case PIN_CONFIG_BIAS_DISABLE:
112562306a36Sopenharmony_ci			bcm2711_pull_config_set(pc, pin, BCM2711_PULL_NONE);
112662306a36Sopenharmony_ci			break;
112762306a36Sopenharmony_ci		case PIN_CONFIG_BIAS_PULL_DOWN:
112862306a36Sopenharmony_ci			bcm2711_pull_config_set(pc, pin, BCM2711_PULL_DOWN);
112962306a36Sopenharmony_ci			break;
113062306a36Sopenharmony_ci		case PIN_CONFIG_BIAS_PULL_UP:
113162306a36Sopenharmony_ci			bcm2711_pull_config_set(pc, pin, BCM2711_PULL_UP);
113262306a36Sopenharmony_ci			break;
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_ci		/* Set output-high or output-low */
113562306a36Sopenharmony_ci		case PIN_CONFIG_OUTPUT:
113662306a36Sopenharmony_ci			bcm2835_gpio_set_bit(pc, arg ? GPSET0 : GPCLR0, pin);
113762306a36Sopenharmony_ci			break;
113862306a36Sopenharmony_ci
113962306a36Sopenharmony_ci		default:
114062306a36Sopenharmony_ci			return -ENOTSUPP;
114162306a36Sopenharmony_ci		}
114262306a36Sopenharmony_ci	} /* for each config */
114362306a36Sopenharmony_ci
114462306a36Sopenharmony_ci	return 0;
114562306a36Sopenharmony_ci}
114662306a36Sopenharmony_ci
114762306a36Sopenharmony_cistatic const struct pinconf_ops bcm2711_pinconf_ops = {
114862306a36Sopenharmony_ci	.is_generic = true,
114962306a36Sopenharmony_ci	.pin_config_get = bcm2835_pinconf_get,
115062306a36Sopenharmony_ci	.pin_config_set = bcm2711_pinconf_set,
115162306a36Sopenharmony_ci};
115262306a36Sopenharmony_ci
115362306a36Sopenharmony_cistatic const struct pinctrl_desc bcm2835_pinctrl_desc = {
115462306a36Sopenharmony_ci	.name = MODULE_NAME,
115562306a36Sopenharmony_ci	.pins = bcm2835_gpio_pins,
115662306a36Sopenharmony_ci	.npins = BCM2835_NUM_GPIOS,
115762306a36Sopenharmony_ci	.pctlops = &bcm2835_pctl_ops,
115862306a36Sopenharmony_ci	.pmxops = &bcm2835_pmx_ops,
115962306a36Sopenharmony_ci	.confops = &bcm2835_pinconf_ops,
116062306a36Sopenharmony_ci	.owner = THIS_MODULE,
116162306a36Sopenharmony_ci};
116262306a36Sopenharmony_ci
116362306a36Sopenharmony_cistatic const struct pinctrl_desc bcm2711_pinctrl_desc = {
116462306a36Sopenharmony_ci	.name = "pinctrl-bcm2711",
116562306a36Sopenharmony_ci	.pins = bcm2835_gpio_pins,
116662306a36Sopenharmony_ci	.npins = BCM2711_NUM_GPIOS,
116762306a36Sopenharmony_ci	.pctlops = &bcm2835_pctl_ops,
116862306a36Sopenharmony_ci	.pmxops = &bcm2835_pmx_ops,
116962306a36Sopenharmony_ci	.confops = &bcm2711_pinconf_ops,
117062306a36Sopenharmony_ci	.owner = THIS_MODULE,
117162306a36Sopenharmony_ci};
117262306a36Sopenharmony_ci
117362306a36Sopenharmony_cistatic const struct pinctrl_gpio_range bcm2835_pinctrl_gpio_range = {
117462306a36Sopenharmony_ci	.name = MODULE_NAME,
117562306a36Sopenharmony_ci	.npins = BCM2835_NUM_GPIOS,
117662306a36Sopenharmony_ci};
117762306a36Sopenharmony_ci
117862306a36Sopenharmony_cistatic const struct pinctrl_gpio_range bcm2711_pinctrl_gpio_range = {
117962306a36Sopenharmony_ci	.name = "pinctrl-bcm2711",
118062306a36Sopenharmony_ci	.npins = BCM2711_NUM_GPIOS,
118162306a36Sopenharmony_ci};
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_cistruct bcm_plat_data {
118462306a36Sopenharmony_ci	const struct gpio_chip *gpio_chip;
118562306a36Sopenharmony_ci	const struct pinctrl_desc *pctl_desc;
118662306a36Sopenharmony_ci	const struct pinctrl_gpio_range *gpio_range;
118762306a36Sopenharmony_ci};
118862306a36Sopenharmony_ci
118962306a36Sopenharmony_cistatic const struct bcm_plat_data bcm2835_plat_data = {
119062306a36Sopenharmony_ci	.gpio_chip = &bcm2835_gpio_chip,
119162306a36Sopenharmony_ci	.pctl_desc = &bcm2835_pinctrl_desc,
119262306a36Sopenharmony_ci	.gpio_range = &bcm2835_pinctrl_gpio_range,
119362306a36Sopenharmony_ci};
119462306a36Sopenharmony_ci
119562306a36Sopenharmony_cistatic const struct bcm_plat_data bcm2711_plat_data = {
119662306a36Sopenharmony_ci	.gpio_chip = &bcm2711_gpio_chip,
119762306a36Sopenharmony_ci	.pctl_desc = &bcm2711_pinctrl_desc,
119862306a36Sopenharmony_ci	.gpio_range = &bcm2711_pinctrl_gpio_range,
119962306a36Sopenharmony_ci};
120062306a36Sopenharmony_ci
120162306a36Sopenharmony_cistatic const struct of_device_id bcm2835_pinctrl_match[] = {
120262306a36Sopenharmony_ci	{
120362306a36Sopenharmony_ci		.compatible = "brcm,bcm2835-gpio",
120462306a36Sopenharmony_ci		.data = &bcm2835_plat_data,
120562306a36Sopenharmony_ci	},
120662306a36Sopenharmony_ci	{
120762306a36Sopenharmony_ci		.compatible = "brcm,bcm2711-gpio",
120862306a36Sopenharmony_ci		.data = &bcm2711_plat_data,
120962306a36Sopenharmony_ci	},
121062306a36Sopenharmony_ci	{
121162306a36Sopenharmony_ci		.compatible = "brcm,bcm7211-gpio",
121262306a36Sopenharmony_ci		.data = &bcm2711_plat_data,
121362306a36Sopenharmony_ci	},
121462306a36Sopenharmony_ci	{}
121562306a36Sopenharmony_ci};
121662306a36Sopenharmony_ci
121762306a36Sopenharmony_cistatic int bcm2835_pinctrl_probe(struct platform_device *pdev)
121862306a36Sopenharmony_ci{
121962306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
122062306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
122162306a36Sopenharmony_ci	const struct bcm_plat_data *pdata;
122262306a36Sopenharmony_ci	struct bcm2835_pinctrl *pc;
122362306a36Sopenharmony_ci	struct gpio_irq_chip *girq;
122462306a36Sopenharmony_ci	struct resource iomem;
122562306a36Sopenharmony_ci	int err, i;
122662306a36Sopenharmony_ci	const struct of_device_id *match;
122762306a36Sopenharmony_ci	int is_7211 = 0;
122862306a36Sopenharmony_ci
122962306a36Sopenharmony_ci	BUILD_BUG_ON(ARRAY_SIZE(bcm2835_gpio_pins) != BCM2711_NUM_GPIOS);
123062306a36Sopenharmony_ci	BUILD_BUG_ON(ARRAY_SIZE(bcm2835_gpio_groups) != BCM2711_NUM_GPIOS);
123162306a36Sopenharmony_ci
123262306a36Sopenharmony_ci	pc = devm_kzalloc(dev, sizeof(*pc), GFP_KERNEL);
123362306a36Sopenharmony_ci	if (!pc)
123462306a36Sopenharmony_ci		return -ENOMEM;
123562306a36Sopenharmony_ci
123662306a36Sopenharmony_ci	platform_set_drvdata(pdev, pc);
123762306a36Sopenharmony_ci	pc->dev = dev;
123862306a36Sopenharmony_ci
123962306a36Sopenharmony_ci	err = of_address_to_resource(np, 0, &iomem);
124062306a36Sopenharmony_ci	if (err) {
124162306a36Sopenharmony_ci		dev_err(dev, "could not get IO memory\n");
124262306a36Sopenharmony_ci		return err;
124362306a36Sopenharmony_ci	}
124462306a36Sopenharmony_ci
124562306a36Sopenharmony_ci	pc->base = devm_ioremap_resource(dev, &iomem);
124662306a36Sopenharmony_ci	if (IS_ERR(pc->base))
124762306a36Sopenharmony_ci		return PTR_ERR(pc->base);
124862306a36Sopenharmony_ci
124962306a36Sopenharmony_ci	match = of_match_node(bcm2835_pinctrl_match, pdev->dev.of_node);
125062306a36Sopenharmony_ci	if (!match)
125162306a36Sopenharmony_ci		return -EINVAL;
125262306a36Sopenharmony_ci
125362306a36Sopenharmony_ci	pdata = match->data;
125462306a36Sopenharmony_ci	is_7211 = of_device_is_compatible(np, "brcm,bcm7211-gpio");
125562306a36Sopenharmony_ci
125662306a36Sopenharmony_ci	pc->gpio_chip = *pdata->gpio_chip;
125762306a36Sopenharmony_ci	pc->gpio_chip.parent = dev;
125862306a36Sopenharmony_ci
125962306a36Sopenharmony_ci	spin_lock_init(&pc->fsel_lock);
126062306a36Sopenharmony_ci	for (i = 0; i < BCM2835_NUM_BANKS; i++) {
126162306a36Sopenharmony_ci		unsigned long events;
126262306a36Sopenharmony_ci		unsigned offset;
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_ci		/* clear event detection flags */
126562306a36Sopenharmony_ci		bcm2835_gpio_wr(pc, GPREN0 + i * 4, 0);
126662306a36Sopenharmony_ci		bcm2835_gpio_wr(pc, GPFEN0 + i * 4, 0);
126762306a36Sopenharmony_ci		bcm2835_gpio_wr(pc, GPHEN0 + i * 4, 0);
126862306a36Sopenharmony_ci		bcm2835_gpio_wr(pc, GPLEN0 + i * 4, 0);
126962306a36Sopenharmony_ci		bcm2835_gpio_wr(pc, GPAREN0 + i * 4, 0);
127062306a36Sopenharmony_ci		bcm2835_gpio_wr(pc, GPAFEN0 + i * 4, 0);
127162306a36Sopenharmony_ci
127262306a36Sopenharmony_ci		/* clear all the events */
127362306a36Sopenharmony_ci		events = bcm2835_gpio_rd(pc, GPEDS0 + i * 4);
127462306a36Sopenharmony_ci		for_each_set_bit(offset, &events, 32)
127562306a36Sopenharmony_ci			bcm2835_gpio_wr(pc, GPEDS0 + i * 4, BIT(offset));
127662306a36Sopenharmony_ci
127762306a36Sopenharmony_ci		raw_spin_lock_init(&pc->irq_lock[i]);
127862306a36Sopenharmony_ci	}
127962306a36Sopenharmony_ci
128062306a36Sopenharmony_ci	pc->pctl_desc = *pdata->pctl_desc;
128162306a36Sopenharmony_ci	pc->pctl_dev = devm_pinctrl_register(dev, &pc->pctl_desc, pc);
128262306a36Sopenharmony_ci	if (IS_ERR(pc->pctl_dev)) {
128362306a36Sopenharmony_ci		gpiochip_remove(&pc->gpio_chip);
128462306a36Sopenharmony_ci		return PTR_ERR(pc->pctl_dev);
128562306a36Sopenharmony_ci	}
128662306a36Sopenharmony_ci
128762306a36Sopenharmony_ci	pc->gpio_range = *pdata->gpio_range;
128862306a36Sopenharmony_ci	pc->gpio_range.base = pc->gpio_chip.base;
128962306a36Sopenharmony_ci	pc->gpio_range.gc = &pc->gpio_chip;
129062306a36Sopenharmony_ci	pinctrl_add_gpio_range(pc->pctl_dev, &pc->gpio_range);
129162306a36Sopenharmony_ci
129262306a36Sopenharmony_ci	girq = &pc->gpio_chip.irq;
129362306a36Sopenharmony_ci	gpio_irq_chip_set_chip(girq, &bcm2835_gpio_irq_chip);
129462306a36Sopenharmony_ci	girq->parent_handler = bcm2835_gpio_irq_handler;
129562306a36Sopenharmony_ci	girq->num_parents = BCM2835_NUM_IRQS;
129662306a36Sopenharmony_ci	girq->parents = devm_kcalloc(dev, BCM2835_NUM_IRQS,
129762306a36Sopenharmony_ci				     sizeof(*girq->parents),
129862306a36Sopenharmony_ci				     GFP_KERNEL);
129962306a36Sopenharmony_ci	if (!girq->parents) {
130062306a36Sopenharmony_ci		err = -ENOMEM;
130162306a36Sopenharmony_ci		goto out_remove;
130262306a36Sopenharmony_ci	}
130362306a36Sopenharmony_ci
130462306a36Sopenharmony_ci	if (is_7211) {
130562306a36Sopenharmony_ci		pc->wake_irq = devm_kcalloc(dev, BCM2835_NUM_IRQS,
130662306a36Sopenharmony_ci					    sizeof(*pc->wake_irq),
130762306a36Sopenharmony_ci					    GFP_KERNEL);
130862306a36Sopenharmony_ci		if (!pc->wake_irq) {
130962306a36Sopenharmony_ci			err = -ENOMEM;
131062306a36Sopenharmony_ci			goto out_remove;
131162306a36Sopenharmony_ci		}
131262306a36Sopenharmony_ci	}
131362306a36Sopenharmony_ci
131462306a36Sopenharmony_ci	/*
131562306a36Sopenharmony_ci	 * Use the same handler for all groups: this is necessary
131662306a36Sopenharmony_ci	 * since we use one gpiochip to cover all lines - the
131762306a36Sopenharmony_ci	 * irq handler then needs to figure out which group and
131862306a36Sopenharmony_ci	 * bank that was firing the IRQ and look up the per-group
131962306a36Sopenharmony_ci	 * and bank data.
132062306a36Sopenharmony_ci	 */
132162306a36Sopenharmony_ci	for (i = 0; i < BCM2835_NUM_IRQS; i++) {
132262306a36Sopenharmony_ci		int len;
132362306a36Sopenharmony_ci		char *name;
132462306a36Sopenharmony_ci
132562306a36Sopenharmony_ci		girq->parents[i] = irq_of_parse_and_map(np, i);
132662306a36Sopenharmony_ci		if (!is_7211) {
132762306a36Sopenharmony_ci			if (!girq->parents[i]) {
132862306a36Sopenharmony_ci				girq->num_parents = i;
132962306a36Sopenharmony_ci				break;
133062306a36Sopenharmony_ci			}
133162306a36Sopenharmony_ci			continue;
133262306a36Sopenharmony_ci		}
133362306a36Sopenharmony_ci		/* Skip over the all banks interrupts */
133462306a36Sopenharmony_ci		pc->wake_irq[i] = irq_of_parse_and_map(np, i +
133562306a36Sopenharmony_ci						       BCM2835_NUM_IRQS + 1);
133662306a36Sopenharmony_ci
133762306a36Sopenharmony_ci		len = strlen(dev_name(pc->dev)) + 16;
133862306a36Sopenharmony_ci		name = devm_kzalloc(pc->dev, len, GFP_KERNEL);
133962306a36Sopenharmony_ci		if (!name) {
134062306a36Sopenharmony_ci			err = -ENOMEM;
134162306a36Sopenharmony_ci			goto out_remove;
134262306a36Sopenharmony_ci		}
134362306a36Sopenharmony_ci
134462306a36Sopenharmony_ci		snprintf(name, len, "%s:bank%d", dev_name(pc->dev), i);
134562306a36Sopenharmony_ci
134662306a36Sopenharmony_ci		/* These are optional interrupts */
134762306a36Sopenharmony_ci		err = devm_request_irq(dev, pc->wake_irq[i],
134862306a36Sopenharmony_ci				       bcm2835_gpio_wake_irq_handler,
134962306a36Sopenharmony_ci				       IRQF_SHARED, name, pc);
135062306a36Sopenharmony_ci		if (err)
135162306a36Sopenharmony_ci			dev_warn(dev, "unable to request wake IRQ %d\n",
135262306a36Sopenharmony_ci				 pc->wake_irq[i]);
135362306a36Sopenharmony_ci	}
135462306a36Sopenharmony_ci
135562306a36Sopenharmony_ci	girq->default_type = IRQ_TYPE_NONE;
135662306a36Sopenharmony_ci	girq->handler = handle_level_irq;
135762306a36Sopenharmony_ci
135862306a36Sopenharmony_ci	err = gpiochip_add_data(&pc->gpio_chip, pc);
135962306a36Sopenharmony_ci	if (err) {
136062306a36Sopenharmony_ci		dev_err(dev, "could not add GPIO chip\n");
136162306a36Sopenharmony_ci		goto out_remove;
136262306a36Sopenharmony_ci	}
136362306a36Sopenharmony_ci
136462306a36Sopenharmony_ci	return 0;
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_ciout_remove:
136762306a36Sopenharmony_ci	pinctrl_remove_gpio_range(pc->pctl_dev, &pc->gpio_range);
136862306a36Sopenharmony_ci	return err;
136962306a36Sopenharmony_ci}
137062306a36Sopenharmony_ci
137162306a36Sopenharmony_cistatic struct platform_driver bcm2835_pinctrl_driver = {
137262306a36Sopenharmony_ci	.probe = bcm2835_pinctrl_probe,
137362306a36Sopenharmony_ci	.driver = {
137462306a36Sopenharmony_ci		.name = MODULE_NAME,
137562306a36Sopenharmony_ci		.of_match_table = bcm2835_pinctrl_match,
137662306a36Sopenharmony_ci		.suppress_bind_attrs = true,
137762306a36Sopenharmony_ci	},
137862306a36Sopenharmony_ci};
137962306a36Sopenharmony_cimodule_platform_driver(bcm2835_pinctrl_driver);
138062306a36Sopenharmony_ci
138162306a36Sopenharmony_ciMODULE_AUTHOR("Chris Boot");
138262306a36Sopenharmony_ciMODULE_AUTHOR("Simon Arlott");
138362306a36Sopenharmony_ciMODULE_AUTHOR("Stephen Warren");
138462306a36Sopenharmony_ciMODULE_DESCRIPTION("Broadcom BCM2835/2711 pinctrl and GPIO driver");
138562306a36Sopenharmony_ciMODULE_LICENSE("GPL");
1386