162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * OWL SoC's Pinctrl driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2014 Actions Semi Inc.
662306a36Sopenharmony_ci * Author: David Liu <liuwei@actions-semi.com>
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Copyright (c) 2018 Linaro Ltd.
962306a36Sopenharmony_ci * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/clk.h>
1362306a36Sopenharmony_ci#include <linux/err.h>
1462306a36Sopenharmony_ci#include <linux/gpio/driver.h>
1562306a36Sopenharmony_ci#include <linux/io.h>
1662306a36Sopenharmony_ci#include <linux/irq.h>
1762306a36Sopenharmony_ci#include <linux/module.h>
1862306a36Sopenharmony_ci#include <linux/of.h>
1962306a36Sopenharmony_ci#include <linux/platform_device.h>
2062306a36Sopenharmony_ci#include <linux/seq_file.h>
2162306a36Sopenharmony_ci#include <linux/slab.h>
2262306a36Sopenharmony_ci#include <linux/spinlock.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include <linux/pinctrl/machine.h>
2562306a36Sopenharmony_ci#include <linux/pinctrl/pinconf-generic.h>
2662306a36Sopenharmony_ci#include <linux/pinctrl/pinconf.h>
2762306a36Sopenharmony_ci#include <linux/pinctrl/pinctrl.h>
2862306a36Sopenharmony_ci#include <linux/pinctrl/pinmux.h>
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#include "../core.h"
3162306a36Sopenharmony_ci#include "../pinctrl-utils.h"
3262306a36Sopenharmony_ci#include "pinctrl-owl.h"
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci/**
3562306a36Sopenharmony_ci * struct owl_pinctrl - pinctrl state of the device
3662306a36Sopenharmony_ci * @dev: device handle
3762306a36Sopenharmony_ci * @pctrldev: pinctrl handle
3862306a36Sopenharmony_ci * @chip: gpio chip
3962306a36Sopenharmony_ci * @lock: spinlock to protect registers
4062306a36Sopenharmony_ci * @clk: clock control
4162306a36Sopenharmony_ci * @soc: reference to soc_data
4262306a36Sopenharmony_ci * @base: pinctrl register base address
4362306a36Sopenharmony_ci * @num_irq: number of possible interrupts
4462306a36Sopenharmony_ci * @irq: interrupt numbers
4562306a36Sopenharmony_ci */
4662306a36Sopenharmony_cistruct owl_pinctrl {
4762306a36Sopenharmony_ci	struct device *dev;
4862306a36Sopenharmony_ci	struct pinctrl_dev *pctrldev;
4962306a36Sopenharmony_ci	struct gpio_chip chip;
5062306a36Sopenharmony_ci	raw_spinlock_t lock;
5162306a36Sopenharmony_ci	struct clk *clk;
5262306a36Sopenharmony_ci	const struct owl_pinctrl_soc_data *soc;
5362306a36Sopenharmony_ci	void __iomem *base;
5462306a36Sopenharmony_ci	unsigned int num_irq;
5562306a36Sopenharmony_ci	unsigned int *irq;
5662306a36Sopenharmony_ci};
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic void owl_update_bits(void __iomem *base, u32 mask, u32 val)
5962306a36Sopenharmony_ci{
6062306a36Sopenharmony_ci	u32 reg_val;
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	reg_val = readl_relaxed(base);
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	reg_val = (reg_val & ~mask) | (val & mask);
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	writel_relaxed(reg_val, base);
6762306a36Sopenharmony_ci}
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistatic u32 owl_read_field(struct owl_pinctrl *pctrl, u32 reg,
7062306a36Sopenharmony_ci				u32 bit, u32 width)
7162306a36Sopenharmony_ci{
7262306a36Sopenharmony_ci	u32 tmp, mask;
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	tmp = readl_relaxed(pctrl->base + reg);
7562306a36Sopenharmony_ci	mask = (1 << width) - 1;
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	return (tmp >> bit) & mask;
7862306a36Sopenharmony_ci}
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic void owl_write_field(struct owl_pinctrl *pctrl, u32 reg, u32 arg,
8162306a36Sopenharmony_ci				u32 bit, u32 width)
8262306a36Sopenharmony_ci{
8362306a36Sopenharmony_ci	u32 mask;
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	mask = (1 << width) - 1;
8662306a36Sopenharmony_ci	mask = mask << bit;
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	owl_update_bits(pctrl->base + reg, mask, (arg << bit));
8962306a36Sopenharmony_ci}
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic int owl_get_groups_count(struct pinctrl_dev *pctrldev)
9262306a36Sopenharmony_ci{
9362306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	return pctrl->soc->ngroups;
9662306a36Sopenharmony_ci}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic const char *owl_get_group_name(struct pinctrl_dev *pctrldev,
9962306a36Sopenharmony_ci				unsigned int group)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	return pctrl->soc->groups[group].name;
10462306a36Sopenharmony_ci}
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic int owl_get_group_pins(struct pinctrl_dev *pctrldev,
10762306a36Sopenharmony_ci				unsigned int group,
10862306a36Sopenharmony_ci				const unsigned int **pins,
10962306a36Sopenharmony_ci				unsigned int *num_pins)
11062306a36Sopenharmony_ci{
11162306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	*pins = pctrl->soc->groups[group].pads;
11462306a36Sopenharmony_ci	*num_pins = pctrl->soc->groups[group].npads;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	return 0;
11762306a36Sopenharmony_ci}
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic void owl_pin_dbg_show(struct pinctrl_dev *pctrldev,
12062306a36Sopenharmony_ci				struct seq_file *s,
12162306a36Sopenharmony_ci				unsigned int offset)
12262306a36Sopenharmony_ci{
12362306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	seq_printf(s, "%s", dev_name(pctrl->dev));
12662306a36Sopenharmony_ci}
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic const struct pinctrl_ops owl_pinctrl_ops = {
12962306a36Sopenharmony_ci	.get_groups_count = owl_get_groups_count,
13062306a36Sopenharmony_ci	.get_group_name = owl_get_group_name,
13162306a36Sopenharmony_ci	.get_group_pins = owl_get_group_pins,
13262306a36Sopenharmony_ci	.pin_dbg_show = owl_pin_dbg_show,
13362306a36Sopenharmony_ci	.dt_node_to_map = pinconf_generic_dt_node_to_map_all,
13462306a36Sopenharmony_ci	.dt_free_map = pinctrl_utils_free_map,
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic int owl_get_funcs_count(struct pinctrl_dev *pctrldev)
13862306a36Sopenharmony_ci{
13962306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	return pctrl->soc->nfunctions;
14262306a36Sopenharmony_ci}
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic const char *owl_get_func_name(struct pinctrl_dev *pctrldev,
14562306a36Sopenharmony_ci				unsigned int function)
14662306a36Sopenharmony_ci{
14762306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	return pctrl->soc->functions[function].name;
15062306a36Sopenharmony_ci}
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic int owl_get_func_groups(struct pinctrl_dev *pctrldev,
15362306a36Sopenharmony_ci				unsigned int function,
15462306a36Sopenharmony_ci				const char * const **groups,
15562306a36Sopenharmony_ci				unsigned int * const num_groups)
15662306a36Sopenharmony_ci{
15762306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	*groups = pctrl->soc->functions[function].groups;
16062306a36Sopenharmony_ci	*num_groups = pctrl->soc->functions[function].ngroups;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	return 0;
16362306a36Sopenharmony_ci}
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_cistatic inline int get_group_mfp_mask_val(const struct owl_pingroup *g,
16662306a36Sopenharmony_ci				int function,
16762306a36Sopenharmony_ci				u32 *mask,
16862306a36Sopenharmony_ci				u32 *val)
16962306a36Sopenharmony_ci{
17062306a36Sopenharmony_ci	int id;
17162306a36Sopenharmony_ci	u32 option_num;
17262306a36Sopenharmony_ci	u32 option_mask;
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	for (id = 0; id < g->nfuncs; id++) {
17562306a36Sopenharmony_ci		if (g->funcs[id] == function)
17662306a36Sopenharmony_ci			break;
17762306a36Sopenharmony_ci	}
17862306a36Sopenharmony_ci	if (WARN_ON(id == g->nfuncs))
17962306a36Sopenharmony_ci		return -EINVAL;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	option_num = (1 << g->mfpctl_width);
18262306a36Sopenharmony_ci	if (id > option_num)
18362306a36Sopenharmony_ci		id -= option_num;
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	option_mask = option_num - 1;
18662306a36Sopenharmony_ci	*mask = (option_mask  << g->mfpctl_shift);
18762306a36Sopenharmony_ci	*val = (id << g->mfpctl_shift);
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	return 0;
19062306a36Sopenharmony_ci}
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cistatic int owl_set_mux(struct pinctrl_dev *pctrldev,
19362306a36Sopenharmony_ci				unsigned int function,
19462306a36Sopenharmony_ci				unsigned int group)
19562306a36Sopenharmony_ci{
19662306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
19762306a36Sopenharmony_ci	const struct owl_pingroup *g;
19862306a36Sopenharmony_ci	unsigned long flags;
19962306a36Sopenharmony_ci	u32 val, mask;
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	g = &pctrl->soc->groups[group];
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	if (get_group_mfp_mask_val(g, function, &mask, &val))
20462306a36Sopenharmony_ci		return -EINVAL;
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	owl_update_bits(pctrl->base + g->mfpctl_reg, mask, val);
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	return 0;
21362306a36Sopenharmony_ci}
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistatic const struct pinmux_ops owl_pinmux_ops = {
21662306a36Sopenharmony_ci	.get_functions_count = owl_get_funcs_count,
21762306a36Sopenharmony_ci	.get_function_name = owl_get_func_name,
21862306a36Sopenharmony_ci	.get_function_groups = owl_get_func_groups,
21962306a36Sopenharmony_ci	.set_mux = owl_set_mux,
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic int owl_pad_pinconf_reg(const struct owl_padinfo *info,
22362306a36Sopenharmony_ci				unsigned int param,
22462306a36Sopenharmony_ci				u32 *reg,
22562306a36Sopenharmony_ci				u32 *bit,
22662306a36Sopenharmony_ci				u32 *width)
22762306a36Sopenharmony_ci{
22862306a36Sopenharmony_ci	switch (param) {
22962306a36Sopenharmony_ci	case PIN_CONFIG_BIAS_BUS_HOLD:
23062306a36Sopenharmony_ci	case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
23162306a36Sopenharmony_ci	case PIN_CONFIG_BIAS_PULL_DOWN:
23262306a36Sopenharmony_ci	case PIN_CONFIG_BIAS_PULL_UP:
23362306a36Sopenharmony_ci		if (!info->pullctl)
23462306a36Sopenharmony_ci			return -EINVAL;
23562306a36Sopenharmony_ci		*reg = info->pullctl->reg;
23662306a36Sopenharmony_ci		*bit = info->pullctl->shift;
23762306a36Sopenharmony_ci		*width = info->pullctl->width;
23862306a36Sopenharmony_ci		break;
23962306a36Sopenharmony_ci	case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
24062306a36Sopenharmony_ci		if (!info->st)
24162306a36Sopenharmony_ci			return -EINVAL;
24262306a36Sopenharmony_ci		*reg = info->st->reg;
24362306a36Sopenharmony_ci		*bit = info->st->shift;
24462306a36Sopenharmony_ci		*width = info->st->width;
24562306a36Sopenharmony_ci		break;
24662306a36Sopenharmony_ci	default:
24762306a36Sopenharmony_ci		return -ENOTSUPP;
24862306a36Sopenharmony_ci	}
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	return 0;
25162306a36Sopenharmony_ci}
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_cistatic int owl_pin_config_get(struct pinctrl_dev *pctrldev,
25462306a36Sopenharmony_ci				unsigned int pin,
25562306a36Sopenharmony_ci				unsigned long *config)
25662306a36Sopenharmony_ci{
25762306a36Sopenharmony_ci	int ret = 0;
25862306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
25962306a36Sopenharmony_ci	const struct owl_padinfo *info;
26062306a36Sopenharmony_ci	unsigned int param = pinconf_to_config_param(*config);
26162306a36Sopenharmony_ci	u32 reg, bit, width, arg;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	info = &pctrl->soc->padinfo[pin];
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	ret = owl_pad_pinconf_reg(info, param, &reg, &bit, &width);
26662306a36Sopenharmony_ci	if (ret)
26762306a36Sopenharmony_ci		return ret;
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	arg = owl_read_field(pctrl, reg, bit, width);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	if (!pctrl->soc->padctl_val2arg)
27262306a36Sopenharmony_ci		return -ENOTSUPP;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	ret = pctrl->soc->padctl_val2arg(info, param, &arg);
27562306a36Sopenharmony_ci	if (ret)
27662306a36Sopenharmony_ci		return ret;
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	*config = pinconf_to_config_packed(param, arg);
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	return ret;
28162306a36Sopenharmony_ci}
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_cistatic int owl_pin_config_set(struct pinctrl_dev *pctrldev,
28462306a36Sopenharmony_ci				unsigned int pin,
28562306a36Sopenharmony_ci				unsigned long *configs,
28662306a36Sopenharmony_ci				unsigned int num_configs)
28762306a36Sopenharmony_ci{
28862306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
28962306a36Sopenharmony_ci	const struct owl_padinfo *info;
29062306a36Sopenharmony_ci	unsigned long flags;
29162306a36Sopenharmony_ci	unsigned int param;
29262306a36Sopenharmony_ci	u32 reg, bit, width, arg;
29362306a36Sopenharmony_ci	int ret = 0, i;
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	info = &pctrl->soc->padinfo[pin];
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	for (i = 0; i < num_configs; i++) {
29862306a36Sopenharmony_ci		param = pinconf_to_config_param(configs[i]);
29962306a36Sopenharmony_ci		arg = pinconf_to_config_argument(configs[i]);
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci		ret = owl_pad_pinconf_reg(info, param, &reg, &bit, &width);
30262306a36Sopenharmony_ci		if (ret)
30362306a36Sopenharmony_ci			return ret;
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci		if (!pctrl->soc->padctl_arg2val)
30662306a36Sopenharmony_ci			return -ENOTSUPP;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci		ret = pctrl->soc->padctl_arg2val(info, param, &arg);
30962306a36Sopenharmony_ci		if (ret)
31062306a36Sopenharmony_ci			return ret;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci		raw_spin_lock_irqsave(&pctrl->lock, flags);
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci		owl_write_field(pctrl, reg, arg, bit, width);
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
31762306a36Sopenharmony_ci	}
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	return ret;
32062306a36Sopenharmony_ci}
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_cistatic int owl_group_pinconf_reg(const struct owl_pingroup *g,
32362306a36Sopenharmony_ci				unsigned int param,
32462306a36Sopenharmony_ci				u32 *reg,
32562306a36Sopenharmony_ci				u32 *bit,
32662306a36Sopenharmony_ci				u32 *width)
32762306a36Sopenharmony_ci{
32862306a36Sopenharmony_ci	switch (param) {
32962306a36Sopenharmony_ci	case PIN_CONFIG_DRIVE_STRENGTH:
33062306a36Sopenharmony_ci		if (g->drv_reg < 0)
33162306a36Sopenharmony_ci			return -EINVAL;
33262306a36Sopenharmony_ci		*reg = g->drv_reg;
33362306a36Sopenharmony_ci		*bit = g->drv_shift;
33462306a36Sopenharmony_ci		*width = g->drv_width;
33562306a36Sopenharmony_ci		break;
33662306a36Sopenharmony_ci	case PIN_CONFIG_SLEW_RATE:
33762306a36Sopenharmony_ci		if (g->sr_reg < 0)
33862306a36Sopenharmony_ci			return -EINVAL;
33962306a36Sopenharmony_ci		*reg = g->sr_reg;
34062306a36Sopenharmony_ci		*bit = g->sr_shift;
34162306a36Sopenharmony_ci		*width = g->sr_width;
34262306a36Sopenharmony_ci		break;
34362306a36Sopenharmony_ci	default:
34462306a36Sopenharmony_ci		return -ENOTSUPP;
34562306a36Sopenharmony_ci	}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	return 0;
34862306a36Sopenharmony_ci}
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_cistatic int owl_group_pinconf_arg2val(const struct owl_pingroup *g,
35162306a36Sopenharmony_ci				unsigned int param,
35262306a36Sopenharmony_ci				u32 *arg)
35362306a36Sopenharmony_ci{
35462306a36Sopenharmony_ci	switch (param) {
35562306a36Sopenharmony_ci	case PIN_CONFIG_DRIVE_STRENGTH:
35662306a36Sopenharmony_ci		switch (*arg) {
35762306a36Sopenharmony_ci		case 2:
35862306a36Sopenharmony_ci			*arg = OWL_PINCONF_DRV_2MA;
35962306a36Sopenharmony_ci			break;
36062306a36Sopenharmony_ci		case 4:
36162306a36Sopenharmony_ci			*arg = OWL_PINCONF_DRV_4MA;
36262306a36Sopenharmony_ci			break;
36362306a36Sopenharmony_ci		case 8:
36462306a36Sopenharmony_ci			*arg = OWL_PINCONF_DRV_8MA;
36562306a36Sopenharmony_ci			break;
36662306a36Sopenharmony_ci		case 12:
36762306a36Sopenharmony_ci			*arg = OWL_PINCONF_DRV_12MA;
36862306a36Sopenharmony_ci			break;
36962306a36Sopenharmony_ci		default:
37062306a36Sopenharmony_ci			return -EINVAL;
37162306a36Sopenharmony_ci		}
37262306a36Sopenharmony_ci		break;
37362306a36Sopenharmony_ci	case PIN_CONFIG_SLEW_RATE:
37462306a36Sopenharmony_ci		if (*arg)
37562306a36Sopenharmony_ci			*arg = OWL_PINCONF_SLEW_FAST;
37662306a36Sopenharmony_ci		else
37762306a36Sopenharmony_ci			*arg = OWL_PINCONF_SLEW_SLOW;
37862306a36Sopenharmony_ci		break;
37962306a36Sopenharmony_ci	default:
38062306a36Sopenharmony_ci		return -ENOTSUPP;
38162306a36Sopenharmony_ci	}
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci	return 0;
38462306a36Sopenharmony_ci}
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_cistatic int owl_group_pinconf_val2arg(const struct owl_pingroup *g,
38762306a36Sopenharmony_ci				unsigned int param,
38862306a36Sopenharmony_ci				u32 *arg)
38962306a36Sopenharmony_ci{
39062306a36Sopenharmony_ci	switch (param) {
39162306a36Sopenharmony_ci	case PIN_CONFIG_DRIVE_STRENGTH:
39262306a36Sopenharmony_ci		switch (*arg) {
39362306a36Sopenharmony_ci		case OWL_PINCONF_DRV_2MA:
39462306a36Sopenharmony_ci			*arg = 2;
39562306a36Sopenharmony_ci			break;
39662306a36Sopenharmony_ci		case OWL_PINCONF_DRV_4MA:
39762306a36Sopenharmony_ci			*arg = 4;
39862306a36Sopenharmony_ci			break;
39962306a36Sopenharmony_ci		case OWL_PINCONF_DRV_8MA:
40062306a36Sopenharmony_ci			*arg = 8;
40162306a36Sopenharmony_ci			break;
40262306a36Sopenharmony_ci		case OWL_PINCONF_DRV_12MA:
40362306a36Sopenharmony_ci			*arg = 12;
40462306a36Sopenharmony_ci			break;
40562306a36Sopenharmony_ci		default:
40662306a36Sopenharmony_ci			return -EINVAL;
40762306a36Sopenharmony_ci		}
40862306a36Sopenharmony_ci		break;
40962306a36Sopenharmony_ci	case PIN_CONFIG_SLEW_RATE:
41062306a36Sopenharmony_ci		if (*arg)
41162306a36Sopenharmony_ci			*arg = 1;
41262306a36Sopenharmony_ci		else
41362306a36Sopenharmony_ci			*arg = 0;
41462306a36Sopenharmony_ci		break;
41562306a36Sopenharmony_ci	default:
41662306a36Sopenharmony_ci		return -ENOTSUPP;
41762306a36Sopenharmony_ci	}
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	return 0;
42062306a36Sopenharmony_ci}
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_cistatic int owl_group_config_get(struct pinctrl_dev *pctrldev,
42362306a36Sopenharmony_ci				unsigned int group,
42462306a36Sopenharmony_ci				unsigned long *config)
42562306a36Sopenharmony_ci{
42662306a36Sopenharmony_ci	const struct owl_pingroup *g;
42762306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
42862306a36Sopenharmony_ci	unsigned int param = pinconf_to_config_param(*config);
42962306a36Sopenharmony_ci	u32 reg, bit, width, arg;
43062306a36Sopenharmony_ci	int ret;
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci	g = &pctrl->soc->groups[group];
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_ci	ret = owl_group_pinconf_reg(g, param, &reg, &bit, &width);
43562306a36Sopenharmony_ci	if (ret)
43662306a36Sopenharmony_ci		return ret;
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci	arg = owl_read_field(pctrl, reg, bit, width);
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci	ret = owl_group_pinconf_val2arg(g, param, &arg);
44162306a36Sopenharmony_ci	if (ret)
44262306a36Sopenharmony_ci		return ret;
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci	*config = pinconf_to_config_packed(param, arg);
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci	return ret;
44762306a36Sopenharmony_ci}
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_cistatic int owl_group_config_set(struct pinctrl_dev *pctrldev,
45062306a36Sopenharmony_ci				unsigned int group,
45162306a36Sopenharmony_ci				unsigned long *configs,
45262306a36Sopenharmony_ci				unsigned int num_configs)
45362306a36Sopenharmony_ci{
45462306a36Sopenharmony_ci	const struct owl_pingroup *g;
45562306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctrldev);
45662306a36Sopenharmony_ci	unsigned long flags;
45762306a36Sopenharmony_ci	unsigned int param;
45862306a36Sopenharmony_ci	u32 reg, bit, width, arg;
45962306a36Sopenharmony_ci	int ret, i;
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci	g = &pctrl->soc->groups[group];
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci	for (i = 0; i < num_configs; i++) {
46462306a36Sopenharmony_ci		param = pinconf_to_config_param(configs[i]);
46562306a36Sopenharmony_ci		arg = pinconf_to_config_argument(configs[i]);
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci		ret = owl_group_pinconf_reg(g, param, &reg, &bit, &width);
46862306a36Sopenharmony_ci		if (ret)
46962306a36Sopenharmony_ci			return ret;
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci		ret = owl_group_pinconf_arg2val(g, param, &arg);
47262306a36Sopenharmony_ci		if (ret)
47362306a36Sopenharmony_ci			return ret;
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci		/* Update register */
47662306a36Sopenharmony_ci		raw_spin_lock_irqsave(&pctrl->lock, flags);
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci		owl_write_field(pctrl, reg, arg, bit, width);
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
48162306a36Sopenharmony_ci	}
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci	return 0;
48462306a36Sopenharmony_ci}
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_cistatic const struct pinconf_ops owl_pinconf_ops = {
48762306a36Sopenharmony_ci	.is_generic = true,
48862306a36Sopenharmony_ci	.pin_config_get = owl_pin_config_get,
48962306a36Sopenharmony_ci	.pin_config_set = owl_pin_config_set,
49062306a36Sopenharmony_ci	.pin_config_group_get = owl_group_config_get,
49162306a36Sopenharmony_ci	.pin_config_group_set = owl_group_config_set,
49262306a36Sopenharmony_ci};
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_cistatic struct pinctrl_desc owl_pinctrl_desc = {
49562306a36Sopenharmony_ci	.pctlops = &owl_pinctrl_ops,
49662306a36Sopenharmony_ci	.pmxops = &owl_pinmux_ops,
49762306a36Sopenharmony_ci	.confops = &owl_pinconf_ops,
49862306a36Sopenharmony_ci	.owner = THIS_MODULE,
49962306a36Sopenharmony_ci};
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_cistatic const struct owl_gpio_port *
50262306a36Sopenharmony_ciowl_gpio_get_port(struct owl_pinctrl *pctrl, unsigned int *pin)
50362306a36Sopenharmony_ci{
50462306a36Sopenharmony_ci	unsigned int start = 0, i;
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	for (i = 0; i < pctrl->soc->nports; i++) {
50762306a36Sopenharmony_ci		const struct owl_gpio_port *port = &pctrl->soc->ports[i];
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci		if (*pin >= start && *pin < start + port->pins) {
51062306a36Sopenharmony_ci			*pin -= start;
51162306a36Sopenharmony_ci			return port;
51262306a36Sopenharmony_ci		}
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_ci		start += port->pins;
51562306a36Sopenharmony_ci	}
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci	return NULL;
51862306a36Sopenharmony_ci}
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_cistatic void owl_gpio_update_reg(void __iomem *base, unsigned int pin, int flag)
52162306a36Sopenharmony_ci{
52262306a36Sopenharmony_ci	u32 val;
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	val = readl_relaxed(base);
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_ci	if (flag)
52762306a36Sopenharmony_ci		val |= BIT(pin);
52862306a36Sopenharmony_ci	else
52962306a36Sopenharmony_ci		val &= ~BIT(pin);
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ci	writel_relaxed(val, base);
53262306a36Sopenharmony_ci}
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_cistatic int owl_gpio_request(struct gpio_chip *chip, unsigned int offset)
53562306a36Sopenharmony_ci{
53662306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
53762306a36Sopenharmony_ci	const struct owl_gpio_port *port;
53862306a36Sopenharmony_ci	void __iomem *gpio_base;
53962306a36Sopenharmony_ci	unsigned long flags;
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &offset);
54262306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
54362306a36Sopenharmony_ci		return -ENODEV;
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci	/*
54862306a36Sopenharmony_ci	 * GPIOs have higher priority over other modules, so either setting
54962306a36Sopenharmony_ci	 * them as OUT or IN is sufficient
55062306a36Sopenharmony_ci	 */
55162306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
55262306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->outen, offset, true);
55362306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	return 0;
55662306a36Sopenharmony_ci}
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_cistatic void owl_gpio_free(struct gpio_chip *chip, unsigned int offset)
55962306a36Sopenharmony_ci{
56062306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
56162306a36Sopenharmony_ci	const struct owl_gpio_port *port;
56262306a36Sopenharmony_ci	void __iomem *gpio_base;
56362306a36Sopenharmony_ci	unsigned long flags;
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &offset);
56662306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
56762306a36Sopenharmony_ci		return;
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
57262306a36Sopenharmony_ci	/* disable gpio output */
57362306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->outen, offset, false);
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	/* disable gpio input */
57662306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->inen, offset, false);
57762306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
57862306a36Sopenharmony_ci}
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_cistatic int owl_gpio_get(struct gpio_chip *chip, unsigned int offset)
58162306a36Sopenharmony_ci{
58262306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
58362306a36Sopenharmony_ci	const struct owl_gpio_port *port;
58462306a36Sopenharmony_ci	void __iomem *gpio_base;
58562306a36Sopenharmony_ci	unsigned long flags;
58662306a36Sopenharmony_ci	u32 val;
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &offset);
58962306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
59062306a36Sopenharmony_ci		return -ENODEV;
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
59562306a36Sopenharmony_ci	val = readl_relaxed(gpio_base + port->dat);
59662306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci	return !!(val & BIT(offset));
59962306a36Sopenharmony_ci}
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_cistatic void owl_gpio_set(struct gpio_chip *chip, unsigned int offset, int value)
60262306a36Sopenharmony_ci{
60362306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
60462306a36Sopenharmony_ci	const struct owl_gpio_port *port;
60562306a36Sopenharmony_ci	void __iomem *gpio_base;
60662306a36Sopenharmony_ci	unsigned long flags;
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &offset);
60962306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
61062306a36Sopenharmony_ci		return;
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
61562306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->dat, offset, value);
61662306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
61762306a36Sopenharmony_ci}
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_cistatic int owl_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
62062306a36Sopenharmony_ci{
62162306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
62262306a36Sopenharmony_ci	const struct owl_gpio_port *port;
62362306a36Sopenharmony_ci	void __iomem *gpio_base;
62462306a36Sopenharmony_ci	unsigned long flags;
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &offset);
62762306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
62862306a36Sopenharmony_ci		return -ENODEV;
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
63362306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->outen, offset, false);
63462306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->inen, offset, true);
63562306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_ci	return 0;
63862306a36Sopenharmony_ci}
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_cistatic int owl_gpio_direction_output(struct gpio_chip *chip,
64162306a36Sopenharmony_ci				unsigned int offset, int value)
64262306a36Sopenharmony_ci{
64362306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(chip);
64462306a36Sopenharmony_ci	const struct owl_gpio_port *port;
64562306a36Sopenharmony_ci	void __iomem *gpio_base;
64662306a36Sopenharmony_ci	unsigned long flags;
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &offset);
64962306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
65062306a36Sopenharmony_ci		return -ENODEV;
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
65562306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->inen, offset, false);
65662306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->outen, offset, true);
65762306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->dat, offset, value);
65862306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_ci	return 0;
66162306a36Sopenharmony_ci}
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_cistatic void irq_set_type(struct owl_pinctrl *pctrl, int gpio, unsigned int type)
66462306a36Sopenharmony_ci{
66562306a36Sopenharmony_ci	const struct owl_gpio_port *port;
66662306a36Sopenharmony_ci	void __iomem *gpio_base;
66762306a36Sopenharmony_ci	unsigned long flags;
66862306a36Sopenharmony_ci	unsigned int offset, value, irq_type = 0;
66962306a36Sopenharmony_ci
67062306a36Sopenharmony_ci	switch (type) {
67162306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH:
67262306a36Sopenharmony_ci		/*
67362306a36Sopenharmony_ci		 * Since the hardware doesn't support interrupts on both edges,
67462306a36Sopenharmony_ci		 * emulate it in the software by setting the single edge
67562306a36Sopenharmony_ci		 * interrupt and switching to the opposite edge while ACKing
67662306a36Sopenharmony_ci		 * the interrupt
67762306a36Sopenharmony_ci		 */
67862306a36Sopenharmony_ci		if (owl_gpio_get(&pctrl->chip, gpio))
67962306a36Sopenharmony_ci			irq_type = OWL_GPIO_INT_EDGE_FALLING;
68062306a36Sopenharmony_ci		else
68162306a36Sopenharmony_ci			irq_type = OWL_GPIO_INT_EDGE_RISING;
68262306a36Sopenharmony_ci		break;
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
68562306a36Sopenharmony_ci		irq_type = OWL_GPIO_INT_EDGE_RISING;
68662306a36Sopenharmony_ci		break;
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
68962306a36Sopenharmony_ci		irq_type = OWL_GPIO_INT_EDGE_FALLING;
69062306a36Sopenharmony_ci		break;
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
69362306a36Sopenharmony_ci		irq_type = OWL_GPIO_INT_LEVEL_HIGH;
69462306a36Sopenharmony_ci		break;
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
69762306a36Sopenharmony_ci		irq_type = OWL_GPIO_INT_LEVEL_LOW;
69862306a36Sopenharmony_ci		break;
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_ci	default:
70162306a36Sopenharmony_ci		break;
70262306a36Sopenharmony_ci	}
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &gpio);
70562306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
70662306a36Sopenharmony_ci		return;
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
70962306a36Sopenharmony_ci
71062306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_ci	offset = (gpio < 16) ? 4 : 0;
71362306a36Sopenharmony_ci	value = readl_relaxed(gpio_base + port->intc_type + offset);
71462306a36Sopenharmony_ci	value &= ~(OWL_GPIO_INT_MASK << ((gpio % 16) * 2));
71562306a36Sopenharmony_ci	value |= irq_type << ((gpio % 16) * 2);
71662306a36Sopenharmony_ci	writel_relaxed(value, gpio_base + port->intc_type + offset);
71762306a36Sopenharmony_ci
71862306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
71962306a36Sopenharmony_ci}
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_cistatic void owl_gpio_irq_mask(struct irq_data *data)
72262306a36Sopenharmony_ci{
72362306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
72462306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(gc);
72562306a36Sopenharmony_ci	irq_hw_number_t hwirq = irqd_to_hwirq(data);
72662306a36Sopenharmony_ci	const struct owl_gpio_port *port;
72762306a36Sopenharmony_ci	unsigned int gpio = hwirq;
72862306a36Sopenharmony_ci	void __iomem *gpio_base;
72962306a36Sopenharmony_ci	unsigned long flags;
73062306a36Sopenharmony_ci	u32 val;
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &gpio);
73362306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
73462306a36Sopenharmony_ci		return;
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->intc_msk, gpio, false);
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_ci	/* disable port interrupt if no interrupt pending bit is active */
74362306a36Sopenharmony_ci	val = readl_relaxed(gpio_base + port->intc_msk);
74462306a36Sopenharmony_ci	if (val == 0)
74562306a36Sopenharmony_ci		owl_gpio_update_reg(gpio_base + port->intc_ctl,
74662306a36Sopenharmony_ci					OWL_GPIO_CTLR_ENABLE + port->shared_ctl_offset * 5, false);
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_ci	gpiochip_disable_irq(gc, hwirq);
75162306a36Sopenharmony_ci}
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_cistatic void owl_gpio_irq_unmask(struct irq_data *data)
75462306a36Sopenharmony_ci{
75562306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
75662306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(gc);
75762306a36Sopenharmony_ci	irq_hw_number_t hwirq = irqd_to_hwirq(data);
75862306a36Sopenharmony_ci	const struct owl_gpio_port *port;
75962306a36Sopenharmony_ci	unsigned int gpio = hwirq;
76062306a36Sopenharmony_ci	void __iomem *gpio_base;
76162306a36Sopenharmony_ci	unsigned long flags;
76262306a36Sopenharmony_ci	u32 value;
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &gpio);
76562306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
76662306a36Sopenharmony_ci		return;
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci	gpiochip_enable_irq(gc, hwirq);
76962306a36Sopenharmony_ci
77062306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
77162306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci	/* enable port interrupt */
77462306a36Sopenharmony_ci	value = readl_relaxed(gpio_base + port->intc_ctl);
77562306a36Sopenharmony_ci	value |= ((BIT(OWL_GPIO_CTLR_ENABLE) | BIT(OWL_GPIO_CTLR_SAMPLE_CLK_24M))
77662306a36Sopenharmony_ci			<< port->shared_ctl_offset * 5);
77762306a36Sopenharmony_ci	writel_relaxed(value, gpio_base + port->intc_ctl);
77862306a36Sopenharmony_ci
77962306a36Sopenharmony_ci	/* enable GPIO interrupt */
78062306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->intc_msk, gpio, true);
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
78362306a36Sopenharmony_ci}
78462306a36Sopenharmony_ci
78562306a36Sopenharmony_cistatic void owl_gpio_irq_ack(struct irq_data *data)
78662306a36Sopenharmony_ci{
78762306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
78862306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(gc);
78962306a36Sopenharmony_ci	irq_hw_number_t hwirq = irqd_to_hwirq(data);
79062306a36Sopenharmony_ci	const struct owl_gpio_port *port;
79162306a36Sopenharmony_ci	unsigned int gpio = hwirq;
79262306a36Sopenharmony_ci	void __iomem *gpio_base;
79362306a36Sopenharmony_ci	unsigned long flags;
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_ci	/*
79662306a36Sopenharmony_ci	 * Switch the interrupt edge to the opposite edge of the interrupt
79762306a36Sopenharmony_ci	 * which got triggered for the case of emulating both edges
79862306a36Sopenharmony_ci	 */
79962306a36Sopenharmony_ci	if (irqd_get_trigger_type(data) == IRQ_TYPE_EDGE_BOTH) {
80062306a36Sopenharmony_ci		if (owl_gpio_get(gc, hwirq))
80162306a36Sopenharmony_ci			irq_set_type(pctrl, hwirq, IRQ_TYPE_EDGE_FALLING);
80262306a36Sopenharmony_ci		else
80362306a36Sopenharmony_ci			irq_set_type(pctrl, hwirq, IRQ_TYPE_EDGE_RISING);
80462306a36Sopenharmony_ci	}
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci	port = owl_gpio_get_port(pctrl, &gpio);
80762306a36Sopenharmony_ci	if (WARN_ON(port == NULL))
80862306a36Sopenharmony_ci		return;
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_ci	gpio_base = pctrl->base + port->offset;
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_ci	raw_spin_lock_irqsave(&pctrl->lock, flags);
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci	owl_gpio_update_reg(gpio_base + port->intc_ctl,
81562306a36Sopenharmony_ci				OWL_GPIO_CTLR_PENDING + port->shared_ctl_offset * 5, true);
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
81862306a36Sopenharmony_ci}
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_cistatic int owl_gpio_irq_set_type(struct irq_data *data, unsigned int type)
82162306a36Sopenharmony_ci{
82262306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
82362306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = gpiochip_get_data(gc);
82462306a36Sopenharmony_ci
82562306a36Sopenharmony_ci	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
82662306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_level_irq);
82762306a36Sopenharmony_ci	else
82862306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_edge_irq);
82962306a36Sopenharmony_ci
83062306a36Sopenharmony_ci	irq_set_type(pctrl, data->hwirq, type);
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_ci	return 0;
83362306a36Sopenharmony_ci}
83462306a36Sopenharmony_ci
83562306a36Sopenharmony_cistatic const struct irq_chip owl_gpio_irqchip = {
83662306a36Sopenharmony_ci	.name = "owl-irq",
83762306a36Sopenharmony_ci	.irq_ack = owl_gpio_irq_ack,
83862306a36Sopenharmony_ci	.irq_mask = owl_gpio_irq_mask,
83962306a36Sopenharmony_ci	.irq_unmask = owl_gpio_irq_unmask,
84062306a36Sopenharmony_ci	.irq_set_type = owl_gpio_irq_set_type,
84162306a36Sopenharmony_ci	.flags = IRQCHIP_IMMUTABLE,
84262306a36Sopenharmony_ci	GPIOCHIP_IRQ_RESOURCE_HELPERS,
84362306a36Sopenharmony_ci};
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_cistatic void owl_gpio_irq_handler(struct irq_desc *desc)
84662306a36Sopenharmony_ci{
84762306a36Sopenharmony_ci	struct owl_pinctrl *pctrl = irq_desc_get_handler_data(desc);
84862306a36Sopenharmony_ci	struct irq_chip *chip = irq_desc_get_chip(desc);
84962306a36Sopenharmony_ci	struct irq_domain *domain = pctrl->chip.irq.domain;
85062306a36Sopenharmony_ci	unsigned int parent = irq_desc_get_irq(desc);
85162306a36Sopenharmony_ci	const struct owl_gpio_port *port;
85262306a36Sopenharmony_ci	void __iomem *base;
85362306a36Sopenharmony_ci	unsigned int pin, offset = 0, i;
85462306a36Sopenharmony_ci	unsigned long pending_irq;
85562306a36Sopenharmony_ci
85662306a36Sopenharmony_ci	chained_irq_enter(chip, desc);
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_ci	for (i = 0; i < pctrl->soc->nports; i++) {
85962306a36Sopenharmony_ci		port = &pctrl->soc->ports[i];
86062306a36Sopenharmony_ci		base = pctrl->base + port->offset;
86162306a36Sopenharmony_ci
86262306a36Sopenharmony_ci		/* skip ports that are not associated with this irq */
86362306a36Sopenharmony_ci		if (parent != pctrl->irq[i])
86462306a36Sopenharmony_ci			goto skip;
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ci		pending_irq = readl_relaxed(base + port->intc_pd);
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_ci		for_each_set_bit(pin, &pending_irq, port->pins) {
86962306a36Sopenharmony_ci			generic_handle_domain_irq(domain, offset + pin);
87062306a36Sopenharmony_ci
87162306a36Sopenharmony_ci			/* clear pending interrupt */
87262306a36Sopenharmony_ci			owl_gpio_update_reg(base + port->intc_pd, pin, true);
87362306a36Sopenharmony_ci		}
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_ciskip:
87662306a36Sopenharmony_ci		offset += port->pins;
87762306a36Sopenharmony_ci	}
87862306a36Sopenharmony_ci
87962306a36Sopenharmony_ci	chained_irq_exit(chip, desc);
88062306a36Sopenharmony_ci}
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_cistatic int owl_gpio_init(struct owl_pinctrl *pctrl)
88362306a36Sopenharmony_ci{
88462306a36Sopenharmony_ci	struct gpio_chip *chip;
88562306a36Sopenharmony_ci	struct gpio_irq_chip *gpio_irq;
88662306a36Sopenharmony_ci	int ret, i, j, offset;
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_ci	chip = &pctrl->chip;
88962306a36Sopenharmony_ci	chip->base = -1;
89062306a36Sopenharmony_ci	chip->ngpio = pctrl->soc->ngpios;
89162306a36Sopenharmony_ci	chip->label = dev_name(pctrl->dev);
89262306a36Sopenharmony_ci	chip->parent = pctrl->dev;
89362306a36Sopenharmony_ci	chip->owner = THIS_MODULE;
89462306a36Sopenharmony_ci
89562306a36Sopenharmony_ci	gpio_irq = &chip->irq;
89662306a36Sopenharmony_ci	gpio_irq_chip_set_chip(gpio_irq, &owl_gpio_irqchip);
89762306a36Sopenharmony_ci	gpio_irq->handler = handle_simple_irq;
89862306a36Sopenharmony_ci	gpio_irq->default_type = IRQ_TYPE_NONE;
89962306a36Sopenharmony_ci	gpio_irq->parent_handler = owl_gpio_irq_handler;
90062306a36Sopenharmony_ci	gpio_irq->parent_handler_data = pctrl;
90162306a36Sopenharmony_ci	gpio_irq->num_parents = pctrl->num_irq;
90262306a36Sopenharmony_ci	gpio_irq->parents = pctrl->irq;
90362306a36Sopenharmony_ci
90462306a36Sopenharmony_ci	gpio_irq->map = devm_kcalloc(pctrl->dev, chip->ngpio,
90562306a36Sopenharmony_ci				sizeof(*gpio_irq->map), GFP_KERNEL);
90662306a36Sopenharmony_ci	if (!gpio_irq->map)
90762306a36Sopenharmony_ci		return -ENOMEM;
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_ci	for (i = 0, offset = 0; i < pctrl->soc->nports; i++) {
91062306a36Sopenharmony_ci		const struct owl_gpio_port *port = &pctrl->soc->ports[i];
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_ci		for (j = 0; j < port->pins; j++)
91362306a36Sopenharmony_ci			gpio_irq->map[offset + j] = gpio_irq->parents[i];
91462306a36Sopenharmony_ci
91562306a36Sopenharmony_ci		offset += port->pins;
91662306a36Sopenharmony_ci	}
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_ci	ret = gpiochip_add_data(&pctrl->chip, pctrl);
91962306a36Sopenharmony_ci	if (ret) {
92062306a36Sopenharmony_ci		dev_err(pctrl->dev, "failed to register gpiochip\n");
92162306a36Sopenharmony_ci		return ret;
92262306a36Sopenharmony_ci	}
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_ci	return 0;
92562306a36Sopenharmony_ci}
92662306a36Sopenharmony_ci
92762306a36Sopenharmony_ciint owl_pinctrl_probe(struct platform_device *pdev,
92862306a36Sopenharmony_ci				struct owl_pinctrl_soc_data *soc_data)
92962306a36Sopenharmony_ci{
93062306a36Sopenharmony_ci	struct owl_pinctrl *pctrl;
93162306a36Sopenharmony_ci	int ret, i;
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_ci	pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
93462306a36Sopenharmony_ci	if (!pctrl)
93562306a36Sopenharmony_ci		return -ENOMEM;
93662306a36Sopenharmony_ci
93762306a36Sopenharmony_ci	pctrl->base = devm_platform_ioremap_resource(pdev, 0);
93862306a36Sopenharmony_ci	if (IS_ERR(pctrl->base))
93962306a36Sopenharmony_ci		return PTR_ERR(pctrl->base);
94062306a36Sopenharmony_ci
94162306a36Sopenharmony_ci	/* enable GPIO/MFP clock */
94262306a36Sopenharmony_ci	pctrl->clk = devm_clk_get(&pdev->dev, NULL);
94362306a36Sopenharmony_ci	if (IS_ERR(pctrl->clk)) {
94462306a36Sopenharmony_ci		dev_err(&pdev->dev, "no clock defined\n");
94562306a36Sopenharmony_ci		return PTR_ERR(pctrl->clk);
94662306a36Sopenharmony_ci	}
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_ci	ret = clk_prepare_enable(pctrl->clk);
94962306a36Sopenharmony_ci	if (ret) {
95062306a36Sopenharmony_ci		dev_err(&pdev->dev, "clk enable failed\n");
95162306a36Sopenharmony_ci		return ret;
95262306a36Sopenharmony_ci	}
95362306a36Sopenharmony_ci
95462306a36Sopenharmony_ci	raw_spin_lock_init(&pctrl->lock);
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_ci	owl_pinctrl_desc.name = dev_name(&pdev->dev);
95762306a36Sopenharmony_ci	owl_pinctrl_desc.pins = soc_data->pins;
95862306a36Sopenharmony_ci	owl_pinctrl_desc.npins = soc_data->npins;
95962306a36Sopenharmony_ci
96062306a36Sopenharmony_ci	pctrl->chip.direction_input  = owl_gpio_direction_input;
96162306a36Sopenharmony_ci	pctrl->chip.direction_output = owl_gpio_direction_output;
96262306a36Sopenharmony_ci	pctrl->chip.get = owl_gpio_get;
96362306a36Sopenharmony_ci	pctrl->chip.set = owl_gpio_set;
96462306a36Sopenharmony_ci	pctrl->chip.request = owl_gpio_request;
96562306a36Sopenharmony_ci	pctrl->chip.free = owl_gpio_free;
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_ci	pctrl->soc = soc_data;
96862306a36Sopenharmony_ci	pctrl->dev = &pdev->dev;
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_ci	pctrl->pctrldev = devm_pinctrl_register(&pdev->dev,
97162306a36Sopenharmony_ci					&owl_pinctrl_desc, pctrl);
97262306a36Sopenharmony_ci	if (IS_ERR(pctrl->pctrldev)) {
97362306a36Sopenharmony_ci		dev_err(&pdev->dev, "could not register Actions OWL pinmux driver\n");
97462306a36Sopenharmony_ci		ret = PTR_ERR(pctrl->pctrldev);
97562306a36Sopenharmony_ci		goto err_exit;
97662306a36Sopenharmony_ci	}
97762306a36Sopenharmony_ci
97862306a36Sopenharmony_ci	ret = platform_irq_count(pdev);
97962306a36Sopenharmony_ci	if (ret < 0)
98062306a36Sopenharmony_ci		goto err_exit;
98162306a36Sopenharmony_ci
98262306a36Sopenharmony_ci	pctrl->num_irq = ret;
98362306a36Sopenharmony_ci
98462306a36Sopenharmony_ci	pctrl->irq = devm_kcalloc(&pdev->dev, pctrl->num_irq,
98562306a36Sopenharmony_ci					sizeof(*pctrl->irq), GFP_KERNEL);
98662306a36Sopenharmony_ci	if (!pctrl->irq) {
98762306a36Sopenharmony_ci		ret = -ENOMEM;
98862306a36Sopenharmony_ci		goto err_exit;
98962306a36Sopenharmony_ci	}
99062306a36Sopenharmony_ci
99162306a36Sopenharmony_ci	for (i = 0; i < pctrl->num_irq ; i++) {
99262306a36Sopenharmony_ci		ret = platform_get_irq(pdev, i);
99362306a36Sopenharmony_ci		if (ret < 0)
99462306a36Sopenharmony_ci			goto err_exit;
99562306a36Sopenharmony_ci		pctrl->irq[i] = ret;
99662306a36Sopenharmony_ci	}
99762306a36Sopenharmony_ci
99862306a36Sopenharmony_ci	ret = owl_gpio_init(pctrl);
99962306a36Sopenharmony_ci	if (ret)
100062306a36Sopenharmony_ci		goto err_exit;
100162306a36Sopenharmony_ci
100262306a36Sopenharmony_ci	platform_set_drvdata(pdev, pctrl);
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_ci	return 0;
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_cierr_exit:
100762306a36Sopenharmony_ci	clk_disable_unprepare(pctrl->clk);
100862306a36Sopenharmony_ci
100962306a36Sopenharmony_ci	return ret;
101062306a36Sopenharmony_ci}
1011