162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Texas Instruments CPSW Port's PHY Interface Mode selection Driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/ 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Based on cpsw-phy-sel.c driver created by Mugunthan V N <mugunthanvnm@ti.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1362306a36Sopenharmony_ci#include <linux/of.h> 1462306a36Sopenharmony_ci#include <linux/of_address.h> 1562306a36Sopenharmony_ci#include <linux/of_net.h> 1662306a36Sopenharmony_ci#include <linux/phy.h> 1762306a36Sopenharmony_ci#include <linux/phy/phy.h> 1862306a36Sopenharmony_ci#include <linux/regmap.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci/* AM33xx SoC specific definitions for the CONTROL port */ 2162306a36Sopenharmony_ci#define AM33XX_GMII_SEL_MODE_MII 0 2262306a36Sopenharmony_ci#define AM33XX_GMII_SEL_MODE_RMII 1 2362306a36Sopenharmony_ci#define AM33XX_GMII_SEL_MODE_RGMII 2 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci/* J72xx SoC specific definitions for the CONTROL port */ 2662306a36Sopenharmony_ci#define J72XX_GMII_SEL_MODE_SGMII 3 2762306a36Sopenharmony_ci#define J72XX_GMII_SEL_MODE_QSGMII 4 2862306a36Sopenharmony_ci#define J72XX_GMII_SEL_MODE_USXGMII 5 2962306a36Sopenharmony_ci#define J72XX_GMII_SEL_MODE_QSGMII_SUB 6 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define PHY_GMII_PORT(n) BIT((n) - 1) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cienum { 3462306a36Sopenharmony_ci PHY_GMII_SEL_PORT_MODE = 0, 3562306a36Sopenharmony_ci PHY_GMII_SEL_RGMII_ID_MODE, 3662306a36Sopenharmony_ci PHY_GMII_SEL_RMII_IO_CLK_EN, 3762306a36Sopenharmony_ci PHY_GMII_SEL_LAST, 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistruct phy_gmii_sel_phy_priv { 4162306a36Sopenharmony_ci struct phy_gmii_sel_priv *priv; 4262306a36Sopenharmony_ci u32 id; 4362306a36Sopenharmony_ci struct phy *if_phy; 4462306a36Sopenharmony_ci int rmii_clock_external; 4562306a36Sopenharmony_ci int phy_if_mode; 4662306a36Sopenharmony_ci struct regmap_field *fields[PHY_GMII_SEL_LAST]; 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistruct phy_gmii_sel_soc_data { 5062306a36Sopenharmony_ci u32 num_ports; 5162306a36Sopenharmony_ci u32 features; 5262306a36Sopenharmony_ci const struct reg_field (*regfields)[PHY_GMII_SEL_LAST]; 5362306a36Sopenharmony_ci bool use_of_data; 5462306a36Sopenharmony_ci u64 extra_modes; 5562306a36Sopenharmony_ci u32 num_qsgmii_main_ports; 5662306a36Sopenharmony_ci}; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistruct phy_gmii_sel_priv { 5962306a36Sopenharmony_ci struct device *dev; 6062306a36Sopenharmony_ci const struct phy_gmii_sel_soc_data *soc_data; 6162306a36Sopenharmony_ci struct regmap *regmap; 6262306a36Sopenharmony_ci struct phy_provider *phy_provider; 6362306a36Sopenharmony_ci struct phy_gmii_sel_phy_priv *if_phys; 6462306a36Sopenharmony_ci u32 num_ports; 6562306a36Sopenharmony_ci u32 reg_offset; 6662306a36Sopenharmony_ci u32 qsgmii_main_ports; 6762306a36Sopenharmony_ci bool no_offset; 6862306a36Sopenharmony_ci}; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cistatic int phy_gmii_sel_mode(struct phy *phy, enum phy_mode mode, int submode) 7162306a36Sopenharmony_ci{ 7262306a36Sopenharmony_ci struct phy_gmii_sel_phy_priv *if_phy = phy_get_drvdata(phy); 7362306a36Sopenharmony_ci const struct phy_gmii_sel_soc_data *soc_data = if_phy->priv->soc_data; 7462306a36Sopenharmony_ci struct device *dev = if_phy->priv->dev; 7562306a36Sopenharmony_ci struct regmap_field *regfield; 7662306a36Sopenharmony_ci int ret, rgmii_id = 0; 7762306a36Sopenharmony_ci u32 gmii_sel_mode = 0; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci if (mode != PHY_MODE_ETHERNET) 8062306a36Sopenharmony_ci return -EINVAL; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci switch (submode) { 8362306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RMII: 8462306a36Sopenharmony_ci gmii_sel_mode = AM33XX_GMII_SEL_MODE_RMII; 8562306a36Sopenharmony_ci break; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII: 8862306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_RXID: 8962306a36Sopenharmony_ci gmii_sel_mode = AM33XX_GMII_SEL_MODE_RGMII; 9062306a36Sopenharmony_ci break; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_ID: 9362306a36Sopenharmony_ci case PHY_INTERFACE_MODE_RGMII_TXID: 9462306a36Sopenharmony_ci gmii_sel_mode = AM33XX_GMII_SEL_MODE_RGMII; 9562306a36Sopenharmony_ci rgmii_id = 1; 9662306a36Sopenharmony_ci break; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci case PHY_INTERFACE_MODE_MII: 9962306a36Sopenharmony_ci case PHY_INTERFACE_MODE_GMII: 10062306a36Sopenharmony_ci gmii_sel_mode = AM33XX_GMII_SEL_MODE_MII; 10162306a36Sopenharmony_ci break; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci case PHY_INTERFACE_MODE_QSGMII: 10462306a36Sopenharmony_ci if (!(soc_data->extra_modes & BIT(PHY_INTERFACE_MODE_QSGMII))) 10562306a36Sopenharmony_ci goto unsupported; 10662306a36Sopenharmony_ci if (if_phy->priv->qsgmii_main_ports & BIT(if_phy->id - 1)) 10762306a36Sopenharmony_ci gmii_sel_mode = J72XX_GMII_SEL_MODE_QSGMII; 10862306a36Sopenharmony_ci else 10962306a36Sopenharmony_ci gmii_sel_mode = J72XX_GMII_SEL_MODE_QSGMII_SUB; 11062306a36Sopenharmony_ci break; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci case PHY_INTERFACE_MODE_SGMII: 11362306a36Sopenharmony_ci if (!(soc_data->extra_modes & BIT(PHY_INTERFACE_MODE_SGMII))) 11462306a36Sopenharmony_ci goto unsupported; 11562306a36Sopenharmony_ci else 11662306a36Sopenharmony_ci gmii_sel_mode = J72XX_GMII_SEL_MODE_SGMII; 11762306a36Sopenharmony_ci break; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci case PHY_INTERFACE_MODE_USXGMII: 12062306a36Sopenharmony_ci if (!(soc_data->extra_modes & BIT(PHY_INTERFACE_MODE_USXGMII))) 12162306a36Sopenharmony_ci goto unsupported; 12262306a36Sopenharmony_ci else 12362306a36Sopenharmony_ci gmii_sel_mode = J72XX_GMII_SEL_MODE_USXGMII; 12462306a36Sopenharmony_ci break; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci default: 12762306a36Sopenharmony_ci goto unsupported; 12862306a36Sopenharmony_ci } 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci if_phy->phy_if_mode = submode; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci dev_dbg(dev, "%s id:%u mode:%u rgmii_id:%d rmii_clk_ext:%d\n", 13362306a36Sopenharmony_ci __func__, if_phy->id, submode, rgmii_id, 13462306a36Sopenharmony_ci if_phy->rmii_clock_external); 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci regfield = if_phy->fields[PHY_GMII_SEL_PORT_MODE]; 13762306a36Sopenharmony_ci ret = regmap_field_write(regfield, gmii_sel_mode); 13862306a36Sopenharmony_ci if (ret) { 13962306a36Sopenharmony_ci dev_err(dev, "port%u: set mode fail %d", if_phy->id, ret); 14062306a36Sopenharmony_ci return ret; 14162306a36Sopenharmony_ci } 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci if (soc_data->features & BIT(PHY_GMII_SEL_RGMII_ID_MODE) && 14462306a36Sopenharmony_ci if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE]) { 14562306a36Sopenharmony_ci regfield = if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE]; 14662306a36Sopenharmony_ci ret = regmap_field_write(regfield, rgmii_id); 14762306a36Sopenharmony_ci if (ret) 14862306a36Sopenharmony_ci return ret; 14962306a36Sopenharmony_ci } 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci if (soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN) && 15262306a36Sopenharmony_ci if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN]) { 15362306a36Sopenharmony_ci regfield = if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN]; 15462306a36Sopenharmony_ci ret = regmap_field_write(regfield, 15562306a36Sopenharmony_ci if_phy->rmii_clock_external); 15662306a36Sopenharmony_ci } 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci return 0; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ciunsupported: 16162306a36Sopenharmony_ci dev_warn(dev, "port%u: unsupported mode: \"%s\"\n", 16262306a36Sopenharmony_ci if_phy->id, phy_modes(submode)); 16362306a36Sopenharmony_ci return -EINVAL; 16462306a36Sopenharmony_ci} 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic const 16762306a36Sopenharmony_cistruct reg_field phy_gmii_sel_fields_am33xx[][PHY_GMII_SEL_LAST] = { 16862306a36Sopenharmony_ci { 16962306a36Sopenharmony_ci [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 0, 1), 17062306a36Sopenharmony_ci [PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 4, 4), 17162306a36Sopenharmony_ci [PHY_GMII_SEL_RMII_IO_CLK_EN] = REG_FIELD(0x650, 6, 6), 17262306a36Sopenharmony_ci }, 17362306a36Sopenharmony_ci { 17462306a36Sopenharmony_ci [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 2, 3), 17562306a36Sopenharmony_ci [PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 5, 5), 17662306a36Sopenharmony_ci [PHY_GMII_SEL_RMII_IO_CLK_EN] = REG_FIELD(0x650, 7, 7), 17762306a36Sopenharmony_ci }, 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic const 18162306a36Sopenharmony_cistruct phy_gmii_sel_soc_data phy_gmii_sel_soc_am33xx = { 18262306a36Sopenharmony_ci .num_ports = 2, 18362306a36Sopenharmony_ci .features = BIT(PHY_GMII_SEL_RGMII_ID_MODE) | 18462306a36Sopenharmony_ci BIT(PHY_GMII_SEL_RMII_IO_CLK_EN), 18562306a36Sopenharmony_ci .regfields = phy_gmii_sel_fields_am33xx, 18662306a36Sopenharmony_ci}; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic const 18962306a36Sopenharmony_cistruct reg_field phy_gmii_sel_fields_dra7[][PHY_GMII_SEL_LAST] = { 19062306a36Sopenharmony_ci { 19162306a36Sopenharmony_ci [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x554, 0, 1), 19262306a36Sopenharmony_ci }, 19362306a36Sopenharmony_ci { 19462306a36Sopenharmony_ci [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x554, 4, 5), 19562306a36Sopenharmony_ci }, 19662306a36Sopenharmony_ci}; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_cistatic const 19962306a36Sopenharmony_cistruct phy_gmii_sel_soc_data phy_gmii_sel_soc_dra7 = { 20062306a36Sopenharmony_ci .num_ports = 2, 20162306a36Sopenharmony_ci .regfields = phy_gmii_sel_fields_dra7, 20262306a36Sopenharmony_ci}; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic const 20562306a36Sopenharmony_cistruct phy_gmii_sel_soc_data phy_gmii_sel_soc_dm814 = { 20662306a36Sopenharmony_ci .num_ports = 2, 20762306a36Sopenharmony_ci .features = BIT(PHY_GMII_SEL_RGMII_ID_MODE), 20862306a36Sopenharmony_ci .regfields = phy_gmii_sel_fields_am33xx, 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const 21262306a36Sopenharmony_cistruct reg_field phy_gmii_sel_fields_am654[][PHY_GMII_SEL_LAST] = { 21362306a36Sopenharmony_ci { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x0, 0, 2), }, 21462306a36Sopenharmony_ci { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x4, 0, 2), }, 21562306a36Sopenharmony_ci { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x8, 0, 2), }, 21662306a36Sopenharmony_ci { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0xC, 0, 2), }, 21762306a36Sopenharmony_ci { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x10, 0, 2), }, 21862306a36Sopenharmony_ci { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x14, 0, 2), }, 21962306a36Sopenharmony_ci { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x18, 0, 2), }, 22062306a36Sopenharmony_ci { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x1C, 0, 2), }, 22162306a36Sopenharmony_ci}; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_cistatic const 22462306a36Sopenharmony_cistruct phy_gmii_sel_soc_data phy_gmii_sel_soc_am654 = { 22562306a36Sopenharmony_ci .use_of_data = true, 22662306a36Sopenharmony_ci .regfields = phy_gmii_sel_fields_am654, 22762306a36Sopenharmony_ci}; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_cistatic const 23062306a36Sopenharmony_cistruct phy_gmii_sel_soc_data phy_gmii_sel_cpsw5g_soc_j7200 = { 23162306a36Sopenharmony_ci .use_of_data = true, 23262306a36Sopenharmony_ci .regfields = phy_gmii_sel_fields_am654, 23362306a36Sopenharmony_ci .extra_modes = BIT(PHY_INTERFACE_MODE_QSGMII) | BIT(PHY_INTERFACE_MODE_SGMII), 23462306a36Sopenharmony_ci .num_ports = 4, 23562306a36Sopenharmony_ci .num_qsgmii_main_ports = 1, 23662306a36Sopenharmony_ci}; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_cistatic const 23962306a36Sopenharmony_cistruct phy_gmii_sel_soc_data phy_gmii_sel_cpsw9g_soc_j721e = { 24062306a36Sopenharmony_ci .use_of_data = true, 24162306a36Sopenharmony_ci .regfields = phy_gmii_sel_fields_am654, 24262306a36Sopenharmony_ci .extra_modes = BIT(PHY_INTERFACE_MODE_QSGMII) | BIT(PHY_INTERFACE_MODE_SGMII), 24362306a36Sopenharmony_ci .num_ports = 8, 24462306a36Sopenharmony_ci .num_qsgmii_main_ports = 2, 24562306a36Sopenharmony_ci}; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic const 24862306a36Sopenharmony_cistruct phy_gmii_sel_soc_data phy_gmii_sel_cpsw9g_soc_j784s4 = { 24962306a36Sopenharmony_ci .use_of_data = true, 25062306a36Sopenharmony_ci .regfields = phy_gmii_sel_fields_am654, 25162306a36Sopenharmony_ci .extra_modes = BIT(PHY_INTERFACE_MODE_QSGMII) | 25262306a36Sopenharmony_ci BIT(PHY_INTERFACE_MODE_USXGMII), 25362306a36Sopenharmony_ci .num_ports = 8, 25462306a36Sopenharmony_ci .num_qsgmii_main_ports = 2, 25562306a36Sopenharmony_ci}; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic const struct of_device_id phy_gmii_sel_id_table[] = { 25862306a36Sopenharmony_ci { 25962306a36Sopenharmony_ci .compatible = "ti,am3352-phy-gmii-sel", 26062306a36Sopenharmony_ci .data = &phy_gmii_sel_soc_am33xx, 26162306a36Sopenharmony_ci }, 26262306a36Sopenharmony_ci { 26362306a36Sopenharmony_ci .compatible = "ti,dra7xx-phy-gmii-sel", 26462306a36Sopenharmony_ci .data = &phy_gmii_sel_soc_dra7, 26562306a36Sopenharmony_ci }, 26662306a36Sopenharmony_ci { 26762306a36Sopenharmony_ci .compatible = "ti,am43xx-phy-gmii-sel", 26862306a36Sopenharmony_ci .data = &phy_gmii_sel_soc_am33xx, 26962306a36Sopenharmony_ci }, 27062306a36Sopenharmony_ci { 27162306a36Sopenharmony_ci .compatible = "ti,dm814-phy-gmii-sel", 27262306a36Sopenharmony_ci .data = &phy_gmii_sel_soc_dm814, 27362306a36Sopenharmony_ci }, 27462306a36Sopenharmony_ci { 27562306a36Sopenharmony_ci .compatible = "ti,am654-phy-gmii-sel", 27662306a36Sopenharmony_ci .data = &phy_gmii_sel_soc_am654, 27762306a36Sopenharmony_ci }, 27862306a36Sopenharmony_ci { 27962306a36Sopenharmony_ci .compatible = "ti,j7200-cpsw5g-phy-gmii-sel", 28062306a36Sopenharmony_ci .data = &phy_gmii_sel_cpsw5g_soc_j7200, 28162306a36Sopenharmony_ci }, 28262306a36Sopenharmony_ci { 28362306a36Sopenharmony_ci .compatible = "ti,j721e-cpsw9g-phy-gmii-sel", 28462306a36Sopenharmony_ci .data = &phy_gmii_sel_cpsw9g_soc_j721e, 28562306a36Sopenharmony_ci }, 28662306a36Sopenharmony_ci { 28762306a36Sopenharmony_ci .compatible = "ti,j784s4-cpsw9g-phy-gmii-sel", 28862306a36Sopenharmony_ci .data = &phy_gmii_sel_cpsw9g_soc_j784s4, 28962306a36Sopenharmony_ci }, 29062306a36Sopenharmony_ci {} 29162306a36Sopenharmony_ci}; 29262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, phy_gmii_sel_id_table); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_cistatic const struct phy_ops phy_gmii_sel_ops = { 29562306a36Sopenharmony_ci .set_mode = phy_gmii_sel_mode, 29662306a36Sopenharmony_ci .owner = THIS_MODULE, 29762306a36Sopenharmony_ci}; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_cistatic struct phy *phy_gmii_sel_of_xlate(struct device *dev, 30062306a36Sopenharmony_ci struct of_phandle_args *args) 30162306a36Sopenharmony_ci{ 30262306a36Sopenharmony_ci struct phy_gmii_sel_priv *priv = dev_get_drvdata(dev); 30362306a36Sopenharmony_ci int phy_id = args->args[0]; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci if (args->args_count < 1) 30662306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 30762306a36Sopenharmony_ci if (!priv || !priv->if_phys) 30862306a36Sopenharmony_ci return ERR_PTR(-ENODEV); 30962306a36Sopenharmony_ci if (priv->soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN) && 31062306a36Sopenharmony_ci args->args_count < 2) 31162306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 31262306a36Sopenharmony_ci if (phy_id > priv->num_ports) 31362306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 31462306a36Sopenharmony_ci if (phy_id != priv->if_phys[phy_id - 1].id) 31562306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci phy_id--; 31862306a36Sopenharmony_ci if (priv->soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN)) 31962306a36Sopenharmony_ci priv->if_phys[phy_id].rmii_clock_external = args->args[1]; 32062306a36Sopenharmony_ci dev_dbg(dev, "%s id:%u ext:%d\n", __func__, 32162306a36Sopenharmony_ci priv->if_phys[phy_id].id, args->args[1]); 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci return priv->if_phys[phy_id].if_phy; 32462306a36Sopenharmony_ci} 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_cistatic int phy_gmii_init_phy(struct phy_gmii_sel_priv *priv, int port, 32762306a36Sopenharmony_ci struct phy_gmii_sel_phy_priv *if_phy) 32862306a36Sopenharmony_ci{ 32962306a36Sopenharmony_ci const struct phy_gmii_sel_soc_data *soc_data = priv->soc_data; 33062306a36Sopenharmony_ci struct device *dev = priv->dev; 33162306a36Sopenharmony_ci const struct reg_field *fields; 33262306a36Sopenharmony_ci struct regmap_field *regfield; 33362306a36Sopenharmony_ci struct reg_field field; 33462306a36Sopenharmony_ci int ret; 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci if_phy->id = port; 33762306a36Sopenharmony_ci if_phy->priv = priv; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci fields = soc_data->regfields[port - 1]; 34062306a36Sopenharmony_ci field = *fields++; 34162306a36Sopenharmony_ci field.reg += priv->reg_offset; 34262306a36Sopenharmony_ci dev_dbg(dev, "%s field %x %d %d\n", __func__, 34362306a36Sopenharmony_ci field.reg, field.msb, field.lsb); 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci regfield = devm_regmap_field_alloc(dev, priv->regmap, field); 34662306a36Sopenharmony_ci if (IS_ERR(regfield)) 34762306a36Sopenharmony_ci return PTR_ERR(regfield); 34862306a36Sopenharmony_ci if_phy->fields[PHY_GMII_SEL_PORT_MODE] = regfield; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci field = *fields++; 35162306a36Sopenharmony_ci field.reg += priv->reg_offset; 35262306a36Sopenharmony_ci if (soc_data->features & BIT(PHY_GMII_SEL_RGMII_ID_MODE)) { 35362306a36Sopenharmony_ci regfield = devm_regmap_field_alloc(dev, 35462306a36Sopenharmony_ci priv->regmap, 35562306a36Sopenharmony_ci field); 35662306a36Sopenharmony_ci if (IS_ERR(regfield)) 35762306a36Sopenharmony_ci return PTR_ERR(regfield); 35862306a36Sopenharmony_ci if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE] = regfield; 35962306a36Sopenharmony_ci dev_dbg(dev, "%s field %x %d %d\n", __func__, 36062306a36Sopenharmony_ci field.reg, field.msb, field.lsb); 36162306a36Sopenharmony_ci } 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci field = *fields; 36462306a36Sopenharmony_ci field.reg += priv->reg_offset; 36562306a36Sopenharmony_ci if (soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN)) { 36662306a36Sopenharmony_ci regfield = devm_regmap_field_alloc(dev, 36762306a36Sopenharmony_ci priv->regmap, 36862306a36Sopenharmony_ci field); 36962306a36Sopenharmony_ci if (IS_ERR(regfield)) 37062306a36Sopenharmony_ci return PTR_ERR(regfield); 37162306a36Sopenharmony_ci if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN] = regfield; 37262306a36Sopenharmony_ci dev_dbg(dev, "%s field %x %d %d\n", __func__, 37362306a36Sopenharmony_ci field.reg, field.msb, field.lsb); 37462306a36Sopenharmony_ci } 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci if_phy->if_phy = devm_phy_create(dev, 37762306a36Sopenharmony_ci priv->dev->of_node, 37862306a36Sopenharmony_ci &phy_gmii_sel_ops); 37962306a36Sopenharmony_ci if (IS_ERR(if_phy->if_phy)) { 38062306a36Sopenharmony_ci ret = PTR_ERR(if_phy->if_phy); 38162306a36Sopenharmony_ci dev_err(dev, "Failed to create phy%d %d\n", port, ret); 38262306a36Sopenharmony_ci return ret; 38362306a36Sopenharmony_ci } 38462306a36Sopenharmony_ci phy_set_drvdata(if_phy->if_phy, if_phy); 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci return 0; 38762306a36Sopenharmony_ci} 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_cistatic int phy_gmii_sel_init_ports(struct phy_gmii_sel_priv *priv) 39062306a36Sopenharmony_ci{ 39162306a36Sopenharmony_ci const struct phy_gmii_sel_soc_data *soc_data = priv->soc_data; 39262306a36Sopenharmony_ci struct phy_gmii_sel_phy_priv *if_phys; 39362306a36Sopenharmony_ci struct device *dev = priv->dev; 39462306a36Sopenharmony_ci int i, ret; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci if (soc_data->use_of_data) { 39762306a36Sopenharmony_ci const __be32 *offset; 39862306a36Sopenharmony_ci u64 size; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci offset = of_get_address(dev->of_node, 0, &size, NULL); 40162306a36Sopenharmony_ci if (!offset) 40262306a36Sopenharmony_ci return -EINVAL; 40362306a36Sopenharmony_ci priv->num_ports = size / sizeof(u32); 40462306a36Sopenharmony_ci if (!priv->num_ports) 40562306a36Sopenharmony_ci return -EINVAL; 40662306a36Sopenharmony_ci if (!priv->no_offset) 40762306a36Sopenharmony_ci priv->reg_offset = __be32_to_cpu(*offset); 40862306a36Sopenharmony_ci } 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci if_phys = devm_kcalloc(dev, priv->num_ports, 41162306a36Sopenharmony_ci sizeof(*if_phys), GFP_KERNEL); 41262306a36Sopenharmony_ci if (!if_phys) 41362306a36Sopenharmony_ci return -ENOMEM; 41462306a36Sopenharmony_ci dev_dbg(dev, "%s %d\n", __func__, priv->num_ports); 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci for (i = 0; i < priv->num_ports; i++) { 41762306a36Sopenharmony_ci ret = phy_gmii_init_phy(priv, i + 1, &if_phys[i]); 41862306a36Sopenharmony_ci if (ret) 41962306a36Sopenharmony_ci return ret; 42062306a36Sopenharmony_ci } 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci priv->if_phys = if_phys; 42362306a36Sopenharmony_ci return 0; 42462306a36Sopenharmony_ci} 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_cistatic int phy_gmii_sel_probe(struct platform_device *pdev) 42762306a36Sopenharmony_ci{ 42862306a36Sopenharmony_ci struct device *dev = &pdev->dev; 42962306a36Sopenharmony_ci const struct phy_gmii_sel_soc_data *soc_data; 43062306a36Sopenharmony_ci struct device_node *node = dev->of_node; 43162306a36Sopenharmony_ci const struct of_device_id *of_id; 43262306a36Sopenharmony_ci struct phy_gmii_sel_priv *priv; 43362306a36Sopenharmony_ci u32 main_ports = 1; 43462306a36Sopenharmony_ci int ret; 43562306a36Sopenharmony_ci u32 i; 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci of_id = of_match_node(phy_gmii_sel_id_table, pdev->dev.of_node); 43862306a36Sopenharmony_ci if (!of_id) 43962306a36Sopenharmony_ci return -EINVAL; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); 44262306a36Sopenharmony_ci if (!priv) 44362306a36Sopenharmony_ci return -ENOMEM; 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci priv->dev = &pdev->dev; 44662306a36Sopenharmony_ci priv->soc_data = of_id->data; 44762306a36Sopenharmony_ci soc_data = priv->soc_data; 44862306a36Sopenharmony_ci priv->num_ports = priv->soc_data->num_ports; 44962306a36Sopenharmony_ci priv->qsgmii_main_ports = 0; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci /* 45262306a36Sopenharmony_ci * Based on the compatible, try to read the appropriate number of 45362306a36Sopenharmony_ci * QSGMII main ports from the "ti,qsgmii-main-ports" property from 45462306a36Sopenharmony_ci * the device-tree node. 45562306a36Sopenharmony_ci */ 45662306a36Sopenharmony_ci for (i = 0; i < soc_data->num_qsgmii_main_ports; i++) { 45762306a36Sopenharmony_ci of_property_read_u32_index(node, "ti,qsgmii-main-ports", i, &main_ports); 45862306a36Sopenharmony_ci /* 45962306a36Sopenharmony_ci * Ensure that main_ports is within bounds. 46062306a36Sopenharmony_ci */ 46162306a36Sopenharmony_ci if (main_ports < 1 || main_ports > soc_data->num_ports) { 46262306a36Sopenharmony_ci dev_err(dev, "Invalid qsgmii main port provided\n"); 46362306a36Sopenharmony_ci return -EINVAL; 46462306a36Sopenharmony_ci } 46562306a36Sopenharmony_ci priv->qsgmii_main_ports |= PHY_GMII_PORT(main_ports); 46662306a36Sopenharmony_ci } 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci priv->regmap = syscon_node_to_regmap(node->parent); 46962306a36Sopenharmony_ci if (IS_ERR(priv->regmap)) { 47062306a36Sopenharmony_ci priv->regmap = device_node_to_regmap(node); 47162306a36Sopenharmony_ci if (IS_ERR(priv->regmap)) { 47262306a36Sopenharmony_ci ret = PTR_ERR(priv->regmap); 47362306a36Sopenharmony_ci dev_err(dev, "Failed to get syscon %d\n", ret); 47462306a36Sopenharmony_ci return ret; 47562306a36Sopenharmony_ci } 47662306a36Sopenharmony_ci priv->no_offset = true; 47762306a36Sopenharmony_ci } 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci ret = phy_gmii_sel_init_ports(priv); 48062306a36Sopenharmony_ci if (ret) 48162306a36Sopenharmony_ci return ret; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci dev_set_drvdata(&pdev->dev, priv); 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci priv->phy_provider = 48662306a36Sopenharmony_ci devm_of_phy_provider_register(dev, 48762306a36Sopenharmony_ci phy_gmii_sel_of_xlate); 48862306a36Sopenharmony_ci if (IS_ERR(priv->phy_provider)) { 48962306a36Sopenharmony_ci ret = PTR_ERR(priv->phy_provider); 49062306a36Sopenharmony_ci dev_err(dev, "Failed to create phy provider %d\n", ret); 49162306a36Sopenharmony_ci return ret; 49262306a36Sopenharmony_ci } 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_ci return 0; 49562306a36Sopenharmony_ci} 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_cistatic struct platform_driver phy_gmii_sel_driver = { 49862306a36Sopenharmony_ci .probe = phy_gmii_sel_probe, 49962306a36Sopenharmony_ci .driver = { 50062306a36Sopenharmony_ci .name = "phy-gmii-sel", 50162306a36Sopenharmony_ci .of_match_table = phy_gmii_sel_id_table, 50262306a36Sopenharmony_ci }, 50362306a36Sopenharmony_ci}; 50462306a36Sopenharmony_cimodule_platform_driver(phy_gmii_sel_driver); 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 50762306a36Sopenharmony_ciMODULE_AUTHOR("Grygorii Strashko <grygorii.strashko@ti.com>"); 50862306a36Sopenharmony_ciMODULE_DESCRIPTION("TI CPSW Port's PHY Interface Mode selection Driver"); 509