162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * PCIe SERDES driver for AM654x SoC 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2018 - 2019 Texas Instruments Incorporated - http://www.ti.com/ 662306a36Sopenharmony_ci * Author: Kishon Vijay Abraham I <kishon@ti.com> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <dt-bindings/phy/phy.h> 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/clk-provider.h> 1262306a36Sopenharmony_ci#include <linux/delay.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1562306a36Sopenharmony_ci#include <linux/mux/consumer.h> 1662306a36Sopenharmony_ci#include <linux/of_address.h> 1762306a36Sopenharmony_ci#include <linux/phy/phy.h> 1862306a36Sopenharmony_ci#include <linux/platform_device.h> 1962306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2062306a36Sopenharmony_ci#include <linux/regmap.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define CMU_R004 0x4 2362306a36Sopenharmony_ci#define CMU_R060 0x60 2462306a36Sopenharmony_ci#define CMU_R07C 0x7c 2562306a36Sopenharmony_ci#define CMU_R088 0x88 2662306a36Sopenharmony_ci#define CMU_R0D0 0xd0 2762306a36Sopenharmony_ci#define CMU_R0E8 0xe8 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define LANE_R048 0x248 3062306a36Sopenharmony_ci#define LANE_R058 0x258 3162306a36Sopenharmony_ci#define LANE_R06c 0x26c 3262306a36Sopenharmony_ci#define LANE_R070 0x270 3362306a36Sopenharmony_ci#define LANE_R070 0x270 3462306a36Sopenharmony_ci#define LANE_R19C 0x39c 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define COMLANE_R004 0xa04 3762306a36Sopenharmony_ci#define COMLANE_R138 0xb38 3862306a36Sopenharmony_ci#define VERSION_VAL 0x70 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define COMLANE_R190 0xb90 4162306a36Sopenharmony_ci#define COMLANE_R194 0xb94 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci#define COMRXEQ_R004 0x1404 4462306a36Sopenharmony_ci#define COMRXEQ_R008 0x1408 4562306a36Sopenharmony_ci#define COMRXEQ_R00C 0x140c 4662306a36Sopenharmony_ci#define COMRXEQ_R014 0x1414 4762306a36Sopenharmony_ci#define COMRXEQ_R018 0x1418 4862306a36Sopenharmony_ci#define COMRXEQ_R01C 0x141c 4962306a36Sopenharmony_ci#define COMRXEQ_R04C 0x144c 5062306a36Sopenharmony_ci#define COMRXEQ_R088 0x1488 5162306a36Sopenharmony_ci#define COMRXEQ_R094 0x1494 5262306a36Sopenharmony_ci#define COMRXEQ_R098 0x1498 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define SERDES_CTRL 0x1fd0 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci#define WIZ_LANEXCTL_STS 0x1fe0 5762306a36Sopenharmony_ci#define TX0_DISABLE_STATE 0x4 5862306a36Sopenharmony_ci#define TX0_SLEEP_STATE 0x5 5962306a36Sopenharmony_ci#define TX0_SNOOZE_STATE 0x6 6062306a36Sopenharmony_ci#define TX0_ENABLE_STATE 0x7 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci#define RX0_DISABLE_STATE 0x4 6362306a36Sopenharmony_ci#define RX0_SLEEP_STATE 0x5 6462306a36Sopenharmony_ci#define RX0_SNOOZE_STATE 0x6 6562306a36Sopenharmony_ci#define RX0_ENABLE_STATE 0x7 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci#define WIZ_PLL_CTRL 0x1ff4 6862306a36Sopenharmony_ci#define PLL_DISABLE_STATE 0x4 6962306a36Sopenharmony_ci#define PLL_SLEEP_STATE 0x5 7062306a36Sopenharmony_ci#define PLL_SNOOZE_STATE 0x6 7162306a36Sopenharmony_ci#define PLL_ENABLE_STATE 0x7 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci#define PLL_LOCK_TIME 100000 /* in microseconds */ 7462306a36Sopenharmony_ci#define SLEEP_TIME 100 /* in microseconds */ 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci#define LANE_USB3 0x0 7762306a36Sopenharmony_ci#define LANE_PCIE0_LANE0 0x1 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci#define LANE_PCIE1_LANE0 0x0 8062306a36Sopenharmony_ci#define LANE_PCIE0_LANE1 0x1 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci#define SERDES_NUM_CLOCKS 3 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci#define AM654_SERDES_CTRL_CLKSEL_MASK GENMASK(7, 4) 8562306a36Sopenharmony_ci#define AM654_SERDES_CTRL_CLKSEL_SHIFT 4 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistruct serdes_am654_clk_mux { 8862306a36Sopenharmony_ci struct clk_hw hw; 8962306a36Sopenharmony_ci struct regmap *regmap; 9062306a36Sopenharmony_ci unsigned int reg; 9162306a36Sopenharmony_ci int clk_id; 9262306a36Sopenharmony_ci struct clk_init_data clk_data; 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci#define to_serdes_am654_clk_mux(_hw) \ 9662306a36Sopenharmony_ci container_of(_hw, struct serdes_am654_clk_mux, hw) 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic const struct regmap_config serdes_am654_regmap_config = { 9962306a36Sopenharmony_ci .reg_bits = 32, 10062306a36Sopenharmony_ci .val_bits = 32, 10162306a36Sopenharmony_ci .reg_stride = 4, 10262306a36Sopenharmony_ci .fast_io = true, 10362306a36Sopenharmony_ci .max_register = 0x1ffc, 10462306a36Sopenharmony_ci}; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cienum serdes_am654_fields { 10762306a36Sopenharmony_ci /* CMU PLL Control */ 10862306a36Sopenharmony_ci CMU_PLL_CTRL, 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci LANE_PLL_CTRL_RXEQ_RXIDLE, 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci /* CMU VCO bias current and VREG setting */ 11362306a36Sopenharmony_ci AHB_PMA_CM_VCO_VBIAS_VREG, 11462306a36Sopenharmony_ci AHB_PMA_CM_VCO_BIAS_VREG, 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci AHB_PMA_CM_SR, 11762306a36Sopenharmony_ci AHB_SSC_GEN_Z_O_20_13, 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci /* AHB PMA Lane Configuration */ 12062306a36Sopenharmony_ci AHB_PMA_LN_AGC_THSEL_VREGH, 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci /* AGC and Signal detect threshold for Gen3 */ 12362306a36Sopenharmony_ci AHB_PMA_LN_GEN3_AGC_SD_THSEL, 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci AHB_PMA_LN_RX_SELR_GEN3, 12662306a36Sopenharmony_ci AHB_PMA_LN_TX_DRV, 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci /* CMU Master Reset */ 12962306a36Sopenharmony_ci CMU_MASTER_CDN, 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci /* P2S ring buffer initial startup pointer difference */ 13262306a36Sopenharmony_ci P2S_RBUF_PTR_DIFF, 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci CONFIG_VERSION, 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci /* Lane 1 Master Reset */ 13762306a36Sopenharmony_ci L1_MASTER_CDN, 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci /* CMU OK Status */ 14062306a36Sopenharmony_ci CMU_OK_I_0, 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci /* Mid-speed initial calibration control */ 14362306a36Sopenharmony_ci COMRXEQ_MS_INIT_CTRL_7_0, 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci /* High-speed initial calibration control */ 14662306a36Sopenharmony_ci COMRXEQ_HS_INIT_CAL_7_0, 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci /* Mid-speed recalibration control */ 14962306a36Sopenharmony_ci COMRXEQ_MS_RECAL_CTRL_7_0, 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci /* High-speed recalibration control */ 15262306a36Sopenharmony_ci COMRXEQ_HS_RECAL_CTRL_7_0, 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci /* ATT configuration */ 15562306a36Sopenharmony_ci COMRXEQ_CSR_ATT_CONFIG, 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci /* Edge based boost adaptation window length */ 15862306a36Sopenharmony_ci COMRXEQ_CSR_EBSTADAPT_WIN_LEN, 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci /* COMRXEQ control 3 & 4 */ 16162306a36Sopenharmony_ci COMRXEQ_CTRL_3_4, 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci /* COMRXEQ control 14, 15 and 16*/ 16462306a36Sopenharmony_ci COMRXEQ_CTRL_14_15_16, 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci /* Threshold for errors in pattern data */ 16762306a36Sopenharmony_ci COMRXEQ_CSR_DLEV_ERR_THRESH, 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci /* COMRXEQ control 25 */ 17062306a36Sopenharmony_ci COMRXEQ_CTRL_25, 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci /* Mid-speed rate change calibration control */ 17362306a36Sopenharmony_ci CSR_RXEQ_RATE_CHANGE_CAL_RUN_RATE2_O, 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci /* High-speed rate change calibration control */ 17662306a36Sopenharmony_ci COMRXEQ_HS_RCHANGE_CTRL_7_0, 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci /* Serdes reset */ 17962306a36Sopenharmony_ci POR_EN, 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci /* Tx Enable Value */ 18262306a36Sopenharmony_ci TX0_ENABLE, 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci /* Rx Enable Value */ 18562306a36Sopenharmony_ci RX0_ENABLE, 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci /* PLL Enable Value */ 18862306a36Sopenharmony_ci PLL_ENABLE, 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci /* PLL ready for use */ 19162306a36Sopenharmony_ci PLL_OK, 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci /* sentinel */ 19462306a36Sopenharmony_ci MAX_FIELDS 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci}; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_cistatic const struct reg_field serdes_am654_reg_fields[] = { 19962306a36Sopenharmony_ci [CMU_PLL_CTRL] = REG_FIELD(CMU_R004, 8, 15), 20062306a36Sopenharmony_ci [AHB_PMA_CM_VCO_VBIAS_VREG] = REG_FIELD(CMU_R060, 8, 15), 20162306a36Sopenharmony_ci [CMU_MASTER_CDN] = REG_FIELD(CMU_R07C, 24, 31), 20262306a36Sopenharmony_ci [AHB_PMA_CM_VCO_BIAS_VREG] = REG_FIELD(CMU_R088, 24, 31), 20362306a36Sopenharmony_ci [AHB_PMA_CM_SR] = REG_FIELD(CMU_R0D0, 24, 31), 20462306a36Sopenharmony_ci [AHB_SSC_GEN_Z_O_20_13] = REG_FIELD(CMU_R0E8, 8, 15), 20562306a36Sopenharmony_ci [LANE_PLL_CTRL_RXEQ_RXIDLE] = REG_FIELD(LANE_R048, 8, 15), 20662306a36Sopenharmony_ci [AHB_PMA_LN_AGC_THSEL_VREGH] = REG_FIELD(LANE_R058, 16, 23), 20762306a36Sopenharmony_ci [AHB_PMA_LN_GEN3_AGC_SD_THSEL] = REG_FIELD(LANE_R06c, 0, 7), 20862306a36Sopenharmony_ci [AHB_PMA_LN_RX_SELR_GEN3] = REG_FIELD(LANE_R070, 16, 23), 20962306a36Sopenharmony_ci [AHB_PMA_LN_TX_DRV] = REG_FIELD(LANE_R19C, 16, 23), 21062306a36Sopenharmony_ci [P2S_RBUF_PTR_DIFF] = REG_FIELD(COMLANE_R004, 0, 7), 21162306a36Sopenharmony_ci [CONFIG_VERSION] = REG_FIELD(COMLANE_R138, 16, 23), 21262306a36Sopenharmony_ci [L1_MASTER_CDN] = REG_FIELD(COMLANE_R190, 8, 15), 21362306a36Sopenharmony_ci [CMU_OK_I_0] = REG_FIELD(COMLANE_R194, 19, 19), 21462306a36Sopenharmony_ci [COMRXEQ_MS_INIT_CTRL_7_0] = REG_FIELD(COMRXEQ_R004, 24, 31), 21562306a36Sopenharmony_ci [COMRXEQ_HS_INIT_CAL_7_0] = REG_FIELD(COMRXEQ_R008, 0, 7), 21662306a36Sopenharmony_ci [COMRXEQ_MS_RECAL_CTRL_7_0] = REG_FIELD(COMRXEQ_R00C, 8, 15), 21762306a36Sopenharmony_ci [COMRXEQ_HS_RECAL_CTRL_7_0] = REG_FIELD(COMRXEQ_R00C, 16, 23), 21862306a36Sopenharmony_ci [COMRXEQ_CSR_ATT_CONFIG] = REG_FIELD(COMRXEQ_R014, 16, 23), 21962306a36Sopenharmony_ci [COMRXEQ_CSR_EBSTADAPT_WIN_LEN] = REG_FIELD(COMRXEQ_R018, 16, 23), 22062306a36Sopenharmony_ci [COMRXEQ_CTRL_3_4] = REG_FIELD(COMRXEQ_R01C, 8, 15), 22162306a36Sopenharmony_ci [COMRXEQ_CTRL_14_15_16] = REG_FIELD(COMRXEQ_R04C, 0, 7), 22262306a36Sopenharmony_ci [COMRXEQ_CSR_DLEV_ERR_THRESH] = REG_FIELD(COMRXEQ_R088, 16, 23), 22362306a36Sopenharmony_ci [COMRXEQ_CTRL_25] = REG_FIELD(COMRXEQ_R094, 24, 31), 22462306a36Sopenharmony_ci [CSR_RXEQ_RATE_CHANGE_CAL_RUN_RATE2_O] = REG_FIELD(COMRXEQ_R098, 8, 15), 22562306a36Sopenharmony_ci [COMRXEQ_HS_RCHANGE_CTRL_7_0] = REG_FIELD(COMRXEQ_R098, 16, 23), 22662306a36Sopenharmony_ci [POR_EN] = REG_FIELD(SERDES_CTRL, 29, 29), 22762306a36Sopenharmony_ci [TX0_ENABLE] = REG_FIELD(WIZ_LANEXCTL_STS, 29, 31), 22862306a36Sopenharmony_ci [RX0_ENABLE] = REG_FIELD(WIZ_LANEXCTL_STS, 13, 15), 22962306a36Sopenharmony_ci [PLL_ENABLE] = REG_FIELD(WIZ_PLL_CTRL, 29, 31), 23062306a36Sopenharmony_ci [PLL_OK] = REG_FIELD(WIZ_PLL_CTRL, 28, 28), 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistruct serdes_am654 { 23462306a36Sopenharmony_ci struct regmap *regmap; 23562306a36Sopenharmony_ci struct regmap_field *fields[MAX_FIELDS]; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci struct device *dev; 23862306a36Sopenharmony_ci struct mux_control *control; 23962306a36Sopenharmony_ci bool busy; 24062306a36Sopenharmony_ci u32 type; 24162306a36Sopenharmony_ci struct device_node *of_node; 24262306a36Sopenharmony_ci struct clk_onecell_data clk_data; 24362306a36Sopenharmony_ci struct clk *clks[SERDES_NUM_CLOCKS]; 24462306a36Sopenharmony_ci}; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_cistatic int serdes_am654_enable_pll(struct serdes_am654 *phy) 24762306a36Sopenharmony_ci{ 24862306a36Sopenharmony_ci int ret; 24962306a36Sopenharmony_ci u32 val; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci ret = regmap_field_write(phy->fields[PLL_ENABLE], PLL_ENABLE_STATE); 25262306a36Sopenharmony_ci if (ret) 25362306a36Sopenharmony_ci return ret; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci return regmap_field_read_poll_timeout(phy->fields[PLL_OK], val, val, 25662306a36Sopenharmony_ci 1000, PLL_LOCK_TIME); 25762306a36Sopenharmony_ci} 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic void serdes_am654_disable_pll(struct serdes_am654 *phy) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci struct device *dev = phy->dev; 26262306a36Sopenharmony_ci int ret; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci ret = regmap_field_write(phy->fields[PLL_ENABLE], PLL_DISABLE_STATE); 26562306a36Sopenharmony_ci if (ret) 26662306a36Sopenharmony_ci dev_err(dev, "Failed to disable PLL\n"); 26762306a36Sopenharmony_ci} 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic int serdes_am654_enable_txrx(struct serdes_am654 *phy) 27062306a36Sopenharmony_ci{ 27162306a36Sopenharmony_ci int ret = 0; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci /* Enable TX */ 27462306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[TX0_ENABLE], TX0_ENABLE_STATE); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci /* Enable RX */ 27762306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[RX0_ENABLE], RX0_ENABLE_STATE); 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci if (ret) 28062306a36Sopenharmony_ci return -EIO; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci return 0; 28362306a36Sopenharmony_ci} 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_cistatic int serdes_am654_disable_txrx(struct serdes_am654 *phy) 28662306a36Sopenharmony_ci{ 28762306a36Sopenharmony_ci int ret = 0; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci /* Disable TX */ 29062306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[TX0_ENABLE], TX0_DISABLE_STATE); 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci /* Disable RX */ 29362306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[RX0_ENABLE], RX0_DISABLE_STATE); 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci if (ret) 29662306a36Sopenharmony_ci return -EIO; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci return 0; 29962306a36Sopenharmony_ci} 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_cistatic int serdes_am654_power_on(struct phy *x) 30262306a36Sopenharmony_ci{ 30362306a36Sopenharmony_ci struct serdes_am654 *phy = phy_get_drvdata(x); 30462306a36Sopenharmony_ci struct device *dev = phy->dev; 30562306a36Sopenharmony_ci int ret; 30662306a36Sopenharmony_ci u32 val; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci ret = serdes_am654_enable_pll(phy); 30962306a36Sopenharmony_ci if (ret) { 31062306a36Sopenharmony_ci dev_err(dev, "Failed to enable PLL\n"); 31162306a36Sopenharmony_ci return ret; 31262306a36Sopenharmony_ci } 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci ret = serdes_am654_enable_txrx(phy); 31562306a36Sopenharmony_ci if (ret) { 31662306a36Sopenharmony_ci dev_err(dev, "Failed to enable TX RX\n"); 31762306a36Sopenharmony_ci return ret; 31862306a36Sopenharmony_ci } 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci return regmap_field_read_poll_timeout(phy->fields[CMU_OK_I_0], val, 32162306a36Sopenharmony_ci val, SLEEP_TIME, PLL_LOCK_TIME); 32262306a36Sopenharmony_ci} 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_cistatic int serdes_am654_power_off(struct phy *x) 32562306a36Sopenharmony_ci{ 32662306a36Sopenharmony_ci struct serdes_am654 *phy = phy_get_drvdata(x); 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci serdes_am654_disable_txrx(phy); 32962306a36Sopenharmony_ci serdes_am654_disable_pll(phy); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci return 0; 33262306a36Sopenharmony_ci} 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci#define SERDES_AM654_CFG(offset, a, b, val) \ 33562306a36Sopenharmony_ci regmap_update_bits(phy->regmap, (offset),\ 33662306a36Sopenharmony_ci GENMASK((a), (b)), (val) << (b)) 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic int serdes_am654_usb3_init(struct serdes_am654 *phy) 33962306a36Sopenharmony_ci{ 34062306a36Sopenharmony_ci SERDES_AM654_CFG(0x0000, 31, 24, 0x17); 34162306a36Sopenharmony_ci SERDES_AM654_CFG(0x0004, 15, 8, 0x02); 34262306a36Sopenharmony_ci SERDES_AM654_CFG(0x0004, 7, 0, 0x0e); 34362306a36Sopenharmony_ci SERDES_AM654_CFG(0x0008, 23, 16, 0x2e); 34462306a36Sopenharmony_ci SERDES_AM654_CFG(0x0008, 31, 24, 0x2e); 34562306a36Sopenharmony_ci SERDES_AM654_CFG(0x0060, 7, 0, 0x4b); 34662306a36Sopenharmony_ci SERDES_AM654_CFG(0x0060, 15, 8, 0x98); 34762306a36Sopenharmony_ci SERDES_AM654_CFG(0x0060, 23, 16, 0x60); 34862306a36Sopenharmony_ci SERDES_AM654_CFG(0x00d0, 31, 24, 0x45); 34962306a36Sopenharmony_ci SERDES_AM654_CFG(0x00e8, 15, 8, 0x0e); 35062306a36Sopenharmony_ci SERDES_AM654_CFG(0x0220, 7, 0, 0x34); 35162306a36Sopenharmony_ci SERDES_AM654_CFG(0x0220, 15, 8, 0x34); 35262306a36Sopenharmony_ci SERDES_AM654_CFG(0x0220, 31, 24, 0x37); 35362306a36Sopenharmony_ci SERDES_AM654_CFG(0x0224, 7, 0, 0x37); 35462306a36Sopenharmony_ci SERDES_AM654_CFG(0x0224, 15, 8, 0x37); 35562306a36Sopenharmony_ci SERDES_AM654_CFG(0x0228, 23, 16, 0x37); 35662306a36Sopenharmony_ci SERDES_AM654_CFG(0x0228, 31, 24, 0x37); 35762306a36Sopenharmony_ci SERDES_AM654_CFG(0x022c, 7, 0, 0x37); 35862306a36Sopenharmony_ci SERDES_AM654_CFG(0x022c, 15, 8, 0x37); 35962306a36Sopenharmony_ci SERDES_AM654_CFG(0x0230, 15, 8, 0x2a); 36062306a36Sopenharmony_ci SERDES_AM654_CFG(0x0230, 23, 16, 0x2a); 36162306a36Sopenharmony_ci SERDES_AM654_CFG(0x0240, 23, 16, 0x10); 36262306a36Sopenharmony_ci SERDES_AM654_CFG(0x0240, 31, 24, 0x34); 36362306a36Sopenharmony_ci SERDES_AM654_CFG(0x0244, 7, 0, 0x40); 36462306a36Sopenharmony_ci SERDES_AM654_CFG(0x0244, 23, 16, 0x34); 36562306a36Sopenharmony_ci SERDES_AM654_CFG(0x0248, 15, 8, 0x0d); 36662306a36Sopenharmony_ci SERDES_AM654_CFG(0x0258, 15, 8, 0x16); 36762306a36Sopenharmony_ci SERDES_AM654_CFG(0x0258, 23, 16, 0x84); 36862306a36Sopenharmony_ci SERDES_AM654_CFG(0x0258, 31, 24, 0xf2); 36962306a36Sopenharmony_ci SERDES_AM654_CFG(0x025c, 7, 0, 0x21); 37062306a36Sopenharmony_ci SERDES_AM654_CFG(0x0260, 7, 0, 0x27); 37162306a36Sopenharmony_ci SERDES_AM654_CFG(0x0260, 15, 8, 0x04); 37262306a36Sopenharmony_ci SERDES_AM654_CFG(0x0268, 15, 8, 0x04); 37362306a36Sopenharmony_ci SERDES_AM654_CFG(0x0288, 15, 8, 0x2c); 37462306a36Sopenharmony_ci SERDES_AM654_CFG(0x0330, 31, 24, 0xa0); 37562306a36Sopenharmony_ci SERDES_AM654_CFG(0x0338, 23, 16, 0x03); 37662306a36Sopenharmony_ci SERDES_AM654_CFG(0x0338, 31, 24, 0x00); 37762306a36Sopenharmony_ci SERDES_AM654_CFG(0x033c, 7, 0, 0x00); 37862306a36Sopenharmony_ci SERDES_AM654_CFG(0x0344, 31, 24, 0x18); 37962306a36Sopenharmony_ci SERDES_AM654_CFG(0x034c, 7, 0, 0x18); 38062306a36Sopenharmony_ci SERDES_AM654_CFG(0x039c, 23, 16, 0x3b); 38162306a36Sopenharmony_ci SERDES_AM654_CFG(0x0a04, 7, 0, 0x03); 38262306a36Sopenharmony_ci SERDES_AM654_CFG(0x0a14, 31, 24, 0x3c); 38362306a36Sopenharmony_ci SERDES_AM654_CFG(0x0a18, 15, 8, 0x3c); 38462306a36Sopenharmony_ci SERDES_AM654_CFG(0x0a38, 7, 0, 0x3e); 38562306a36Sopenharmony_ci SERDES_AM654_CFG(0x0a38, 15, 8, 0x3e); 38662306a36Sopenharmony_ci SERDES_AM654_CFG(0x0ae0, 7, 0, 0x07); 38762306a36Sopenharmony_ci SERDES_AM654_CFG(0x0b6c, 23, 16, 0xcd); 38862306a36Sopenharmony_ci SERDES_AM654_CFG(0x0b6c, 31, 24, 0x04); 38962306a36Sopenharmony_ci SERDES_AM654_CFG(0x0b98, 23, 16, 0x03); 39062306a36Sopenharmony_ci SERDES_AM654_CFG(0x1400, 7, 0, 0x3f); 39162306a36Sopenharmony_ci SERDES_AM654_CFG(0x1404, 23, 16, 0x6f); 39262306a36Sopenharmony_ci SERDES_AM654_CFG(0x1404, 31, 24, 0x6f); 39362306a36Sopenharmony_ci SERDES_AM654_CFG(0x140c, 7, 0, 0x6f); 39462306a36Sopenharmony_ci SERDES_AM654_CFG(0x140c, 15, 8, 0x6f); 39562306a36Sopenharmony_ci SERDES_AM654_CFG(0x1410, 15, 8, 0x27); 39662306a36Sopenharmony_ci SERDES_AM654_CFG(0x1414, 7, 0, 0x0c); 39762306a36Sopenharmony_ci SERDES_AM654_CFG(0x1414, 23, 16, 0x07); 39862306a36Sopenharmony_ci SERDES_AM654_CFG(0x1418, 23, 16, 0x40); 39962306a36Sopenharmony_ci SERDES_AM654_CFG(0x141c, 7, 0, 0x00); 40062306a36Sopenharmony_ci SERDES_AM654_CFG(0x141c, 15, 8, 0x1f); 40162306a36Sopenharmony_ci SERDES_AM654_CFG(0x1428, 31, 24, 0x08); 40262306a36Sopenharmony_ci SERDES_AM654_CFG(0x1434, 31, 24, 0x00); 40362306a36Sopenharmony_ci SERDES_AM654_CFG(0x1444, 7, 0, 0x94); 40462306a36Sopenharmony_ci SERDES_AM654_CFG(0x1460, 31, 24, 0x7f); 40562306a36Sopenharmony_ci SERDES_AM654_CFG(0x1464, 7, 0, 0x43); 40662306a36Sopenharmony_ci SERDES_AM654_CFG(0x1464, 23, 16, 0x6f); 40762306a36Sopenharmony_ci SERDES_AM654_CFG(0x1464, 31, 24, 0x43); 40862306a36Sopenharmony_ci SERDES_AM654_CFG(0x1484, 23, 16, 0x8f); 40962306a36Sopenharmony_ci SERDES_AM654_CFG(0x1498, 7, 0, 0x4f); 41062306a36Sopenharmony_ci SERDES_AM654_CFG(0x1498, 23, 16, 0x4f); 41162306a36Sopenharmony_ci SERDES_AM654_CFG(0x007c, 31, 24, 0x0d); 41262306a36Sopenharmony_ci SERDES_AM654_CFG(0x0b90, 15, 8, 0x0f); 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci return 0; 41562306a36Sopenharmony_ci} 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_cistatic int serdes_am654_pcie_init(struct serdes_am654 *phy) 41862306a36Sopenharmony_ci{ 41962306a36Sopenharmony_ci int ret = 0; 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[CMU_PLL_CTRL], 0x2); 42262306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[AHB_PMA_CM_VCO_VBIAS_VREG], 0x98); 42362306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[AHB_PMA_CM_VCO_BIAS_VREG], 0x98); 42462306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[AHB_PMA_CM_SR], 0x45); 42562306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[AHB_SSC_GEN_Z_O_20_13], 0xe); 42662306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[LANE_PLL_CTRL_RXEQ_RXIDLE], 0x5); 42762306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[AHB_PMA_LN_AGC_THSEL_VREGH], 0x83); 42862306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[AHB_PMA_LN_GEN3_AGC_SD_THSEL], 0x83); 42962306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[AHB_PMA_LN_RX_SELR_GEN3], 0x81); 43062306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[AHB_PMA_LN_TX_DRV], 0x3b); 43162306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[P2S_RBUF_PTR_DIFF], 0x3); 43262306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[CONFIG_VERSION], VERSION_VAL); 43362306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_MS_INIT_CTRL_7_0], 0xf); 43462306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_HS_INIT_CAL_7_0], 0x4f); 43562306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_MS_RECAL_CTRL_7_0], 0xf); 43662306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_HS_RECAL_CTRL_7_0], 0x4f); 43762306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_CSR_ATT_CONFIG], 0x7); 43862306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_CSR_EBSTADAPT_WIN_LEN], 0x7f); 43962306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_CTRL_3_4], 0xf); 44062306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_CTRL_14_15_16], 0x9a); 44162306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_CSR_DLEV_ERR_THRESH], 0x32); 44262306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_CTRL_25], 0x80); 44362306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[CSR_RXEQ_RATE_CHANGE_CAL_RUN_RATE2_O], 0xf); 44462306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[COMRXEQ_HS_RCHANGE_CTRL_7_0], 0x4f); 44562306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[CMU_MASTER_CDN], 0x1); 44662306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[L1_MASTER_CDN], 0x2); 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci if (ret) 44962306a36Sopenharmony_ci return -EIO; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci return 0; 45262306a36Sopenharmony_ci} 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_cistatic int serdes_am654_init(struct phy *x) 45562306a36Sopenharmony_ci{ 45662306a36Sopenharmony_ci struct serdes_am654 *phy = phy_get_drvdata(x); 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci switch (phy->type) { 45962306a36Sopenharmony_ci case PHY_TYPE_PCIE: 46062306a36Sopenharmony_ci return serdes_am654_pcie_init(phy); 46162306a36Sopenharmony_ci case PHY_TYPE_USB3: 46262306a36Sopenharmony_ci return serdes_am654_usb3_init(phy); 46362306a36Sopenharmony_ci default: 46462306a36Sopenharmony_ci return -EINVAL; 46562306a36Sopenharmony_ci } 46662306a36Sopenharmony_ci} 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_cistatic int serdes_am654_reset(struct phy *x) 46962306a36Sopenharmony_ci{ 47062306a36Sopenharmony_ci struct serdes_am654 *phy = phy_get_drvdata(x); 47162306a36Sopenharmony_ci int ret = 0; 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci serdes_am654_disable_pll(phy); 47462306a36Sopenharmony_ci serdes_am654_disable_txrx(phy); 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[POR_EN], 0x1); 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci mdelay(1); 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci ret |= regmap_field_write(phy->fields[POR_EN], 0x0); 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci if (ret) 48362306a36Sopenharmony_ci return -EIO; 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci return 0; 48662306a36Sopenharmony_ci} 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_cistatic void serdes_am654_release(struct phy *x) 48962306a36Sopenharmony_ci{ 49062306a36Sopenharmony_ci struct serdes_am654 *phy = phy_get_drvdata(x); 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci phy->type = PHY_NONE; 49362306a36Sopenharmony_ci phy->busy = false; 49462306a36Sopenharmony_ci mux_control_deselect(phy->control); 49562306a36Sopenharmony_ci} 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_cistatic struct phy *serdes_am654_xlate(struct device *dev, 49862306a36Sopenharmony_ci struct of_phandle_args *args) 49962306a36Sopenharmony_ci{ 50062306a36Sopenharmony_ci struct serdes_am654 *am654_phy; 50162306a36Sopenharmony_ci struct phy *phy; 50262306a36Sopenharmony_ci int ret; 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci phy = of_phy_simple_xlate(dev, args); 50562306a36Sopenharmony_ci if (IS_ERR(phy)) 50662306a36Sopenharmony_ci return phy; 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci am654_phy = phy_get_drvdata(phy); 50962306a36Sopenharmony_ci if (am654_phy->busy) 51062306a36Sopenharmony_ci return ERR_PTR(-EBUSY); 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci ret = mux_control_select(am654_phy->control, args->args[1]); 51362306a36Sopenharmony_ci if (ret) { 51462306a36Sopenharmony_ci dev_err(dev, "Failed to select SERDES Lane Function\n"); 51562306a36Sopenharmony_ci return ERR_PTR(ret); 51662306a36Sopenharmony_ci } 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci am654_phy->busy = true; 51962306a36Sopenharmony_ci am654_phy->type = args->args[0]; 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci return phy; 52262306a36Sopenharmony_ci} 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_cistatic const struct phy_ops ops = { 52562306a36Sopenharmony_ci .reset = serdes_am654_reset, 52662306a36Sopenharmony_ci .init = serdes_am654_init, 52762306a36Sopenharmony_ci .power_on = serdes_am654_power_on, 52862306a36Sopenharmony_ci .power_off = serdes_am654_power_off, 52962306a36Sopenharmony_ci .release = serdes_am654_release, 53062306a36Sopenharmony_ci .owner = THIS_MODULE, 53162306a36Sopenharmony_ci}; 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci#define SERDES_NUM_MUX_COMBINATIONS 16 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci#define LICLK 0 53662306a36Sopenharmony_ci#define EXT_REFCLK 1 53762306a36Sopenharmony_ci#define RICLK 2 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_cistatic const int 54062306a36Sopenharmony_ciserdes_am654_mux_table[SERDES_NUM_MUX_COMBINATIONS][SERDES_NUM_CLOCKS] = { 54162306a36Sopenharmony_ci /* 54262306a36Sopenharmony_ci * Each combination maps to one of 54362306a36Sopenharmony_ci * "Figure 12-1986. SerDes Reference Clock Distribution" 54462306a36Sopenharmony_ci * in TRM. 54562306a36Sopenharmony_ci */ 54662306a36Sopenharmony_ci /* Parent of CMU refclk, Left output, Right output 54762306a36Sopenharmony_ci * either of EXT_REFCLK, LICLK, RICLK 54862306a36Sopenharmony_ci */ 54962306a36Sopenharmony_ci { EXT_REFCLK, EXT_REFCLK, EXT_REFCLK }, /* 0000 */ 55062306a36Sopenharmony_ci { RICLK, EXT_REFCLK, EXT_REFCLK }, /* 0001 */ 55162306a36Sopenharmony_ci { EXT_REFCLK, RICLK, LICLK }, /* 0010 */ 55262306a36Sopenharmony_ci { RICLK, RICLK, EXT_REFCLK }, /* 0011 */ 55362306a36Sopenharmony_ci { LICLK, EXT_REFCLK, EXT_REFCLK }, /* 0100 */ 55462306a36Sopenharmony_ci { EXT_REFCLK, EXT_REFCLK, EXT_REFCLK }, /* 0101 */ 55562306a36Sopenharmony_ci { LICLK, RICLK, LICLK }, /* 0110 */ 55662306a36Sopenharmony_ci { EXT_REFCLK, RICLK, LICLK }, /* 0111 */ 55762306a36Sopenharmony_ci { EXT_REFCLK, EXT_REFCLK, LICLK }, /* 1000 */ 55862306a36Sopenharmony_ci { RICLK, EXT_REFCLK, LICLK }, /* 1001 */ 55962306a36Sopenharmony_ci { EXT_REFCLK, RICLK, EXT_REFCLK }, /* 1010 */ 56062306a36Sopenharmony_ci { RICLK, RICLK, EXT_REFCLK }, /* 1011 */ 56162306a36Sopenharmony_ci { LICLK, EXT_REFCLK, LICLK }, /* 1100 */ 56262306a36Sopenharmony_ci { EXT_REFCLK, EXT_REFCLK, LICLK }, /* 1101 */ 56362306a36Sopenharmony_ci { LICLK, RICLK, EXT_REFCLK }, /* 1110 */ 56462306a36Sopenharmony_ci { EXT_REFCLK, RICLK, EXT_REFCLK }, /* 1111 */ 56562306a36Sopenharmony_ci}; 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_cistatic u8 serdes_am654_clk_mux_get_parent(struct clk_hw *hw) 56862306a36Sopenharmony_ci{ 56962306a36Sopenharmony_ci struct serdes_am654_clk_mux *mux = to_serdes_am654_clk_mux(hw); 57062306a36Sopenharmony_ci struct regmap *regmap = mux->regmap; 57162306a36Sopenharmony_ci unsigned int reg = mux->reg; 57262306a36Sopenharmony_ci unsigned int val; 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_ci regmap_read(regmap, reg, &val); 57562306a36Sopenharmony_ci val &= AM654_SERDES_CTRL_CLKSEL_MASK; 57662306a36Sopenharmony_ci val >>= AM654_SERDES_CTRL_CLKSEL_SHIFT; 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci return serdes_am654_mux_table[val][mux->clk_id]; 57962306a36Sopenharmony_ci} 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_cistatic int serdes_am654_clk_mux_set_parent(struct clk_hw *hw, u8 index) 58262306a36Sopenharmony_ci{ 58362306a36Sopenharmony_ci struct serdes_am654_clk_mux *mux = to_serdes_am654_clk_mux(hw); 58462306a36Sopenharmony_ci struct regmap *regmap = mux->regmap; 58562306a36Sopenharmony_ci const char *name = clk_hw_get_name(hw); 58662306a36Sopenharmony_ci unsigned int reg = mux->reg; 58762306a36Sopenharmony_ci int clk_id = mux->clk_id; 58862306a36Sopenharmony_ci int parents[SERDES_NUM_CLOCKS]; 58962306a36Sopenharmony_ci const int *p; 59062306a36Sopenharmony_ci u32 val; 59162306a36Sopenharmony_ci int found, i; 59262306a36Sopenharmony_ci int ret; 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_ci /* get existing setting */ 59562306a36Sopenharmony_ci regmap_read(regmap, reg, &val); 59662306a36Sopenharmony_ci val &= AM654_SERDES_CTRL_CLKSEL_MASK; 59762306a36Sopenharmony_ci val >>= AM654_SERDES_CTRL_CLKSEL_SHIFT; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci for (i = 0; i < SERDES_NUM_CLOCKS; i++) 60062306a36Sopenharmony_ci parents[i] = serdes_am654_mux_table[val][i]; 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci /* change parent of this clock. others left intact */ 60362306a36Sopenharmony_ci parents[clk_id] = index; 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci /* Find the match */ 60662306a36Sopenharmony_ci for (val = 0; val < SERDES_NUM_MUX_COMBINATIONS; val++) { 60762306a36Sopenharmony_ci p = serdes_am654_mux_table[val]; 60862306a36Sopenharmony_ci found = 1; 60962306a36Sopenharmony_ci for (i = 0; i < SERDES_NUM_CLOCKS; i++) { 61062306a36Sopenharmony_ci if (parents[i] != p[i]) { 61162306a36Sopenharmony_ci found = 0; 61262306a36Sopenharmony_ci break; 61362306a36Sopenharmony_ci } 61462306a36Sopenharmony_ci } 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci if (found) 61762306a36Sopenharmony_ci break; 61862306a36Sopenharmony_ci } 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_ci if (!found) { 62162306a36Sopenharmony_ci /* 62262306a36Sopenharmony_ci * This can never happen, unless we missed 62362306a36Sopenharmony_ci * a valid combination in serdes_am654_mux_table. 62462306a36Sopenharmony_ci */ 62562306a36Sopenharmony_ci WARN(1, "Failed to find the parent of %s clock\n", name); 62662306a36Sopenharmony_ci return -EINVAL; 62762306a36Sopenharmony_ci } 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_ci val <<= AM654_SERDES_CTRL_CLKSEL_SHIFT; 63062306a36Sopenharmony_ci ret = regmap_update_bits(regmap, reg, AM654_SERDES_CTRL_CLKSEL_MASK, 63162306a36Sopenharmony_ci val); 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_ci return ret; 63462306a36Sopenharmony_ci} 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_cistatic const struct clk_ops serdes_am654_clk_mux_ops = { 63762306a36Sopenharmony_ci .determine_rate = __clk_mux_determine_rate, 63862306a36Sopenharmony_ci .set_parent = serdes_am654_clk_mux_set_parent, 63962306a36Sopenharmony_ci .get_parent = serdes_am654_clk_mux_get_parent, 64062306a36Sopenharmony_ci}; 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_cistatic int serdes_am654_clk_register(struct serdes_am654 *am654_phy, 64362306a36Sopenharmony_ci const char *clock_name, int clock_num) 64462306a36Sopenharmony_ci{ 64562306a36Sopenharmony_ci struct device_node *node = am654_phy->of_node; 64662306a36Sopenharmony_ci struct device *dev = am654_phy->dev; 64762306a36Sopenharmony_ci struct serdes_am654_clk_mux *mux; 64862306a36Sopenharmony_ci struct device_node *regmap_node; 64962306a36Sopenharmony_ci const char **parent_names; 65062306a36Sopenharmony_ci struct clk_init_data *init; 65162306a36Sopenharmony_ci unsigned int num_parents; 65262306a36Sopenharmony_ci struct regmap *regmap; 65362306a36Sopenharmony_ci const __be32 *addr; 65462306a36Sopenharmony_ci unsigned int reg; 65562306a36Sopenharmony_ci struct clk *clk; 65662306a36Sopenharmony_ci int ret = 0; 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_ci mux = devm_kzalloc(dev, sizeof(*mux), GFP_KERNEL); 65962306a36Sopenharmony_ci if (!mux) 66062306a36Sopenharmony_ci return -ENOMEM; 66162306a36Sopenharmony_ci 66262306a36Sopenharmony_ci init = &mux->clk_data; 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci regmap_node = of_parse_phandle(node, "ti,serdes-clk", 0); 66562306a36Sopenharmony_ci if (!regmap_node) { 66662306a36Sopenharmony_ci dev_err(dev, "Fail to get serdes-clk node\n"); 66762306a36Sopenharmony_ci ret = -ENODEV; 66862306a36Sopenharmony_ci goto out_put_node; 66962306a36Sopenharmony_ci } 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ci regmap = syscon_node_to_regmap(regmap_node->parent); 67262306a36Sopenharmony_ci if (IS_ERR(regmap)) { 67362306a36Sopenharmony_ci dev_err(dev, "Fail to get Syscon regmap\n"); 67462306a36Sopenharmony_ci ret = PTR_ERR(regmap); 67562306a36Sopenharmony_ci goto out_put_node; 67662306a36Sopenharmony_ci } 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_ci num_parents = of_clk_get_parent_count(node); 67962306a36Sopenharmony_ci if (num_parents < 2) { 68062306a36Sopenharmony_ci dev_err(dev, "SERDES clock must have parents\n"); 68162306a36Sopenharmony_ci ret = -EINVAL; 68262306a36Sopenharmony_ci goto out_put_node; 68362306a36Sopenharmony_ci } 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_ci parent_names = devm_kzalloc(dev, (sizeof(char *) * num_parents), 68662306a36Sopenharmony_ci GFP_KERNEL); 68762306a36Sopenharmony_ci if (!parent_names) { 68862306a36Sopenharmony_ci ret = -ENOMEM; 68962306a36Sopenharmony_ci goto out_put_node; 69062306a36Sopenharmony_ci } 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci of_clk_parent_fill(node, parent_names, num_parents); 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_ci addr = of_get_address(regmap_node, 0, NULL, NULL); 69562306a36Sopenharmony_ci if (!addr) { 69662306a36Sopenharmony_ci ret = -EINVAL; 69762306a36Sopenharmony_ci goto out_put_node; 69862306a36Sopenharmony_ci } 69962306a36Sopenharmony_ci 70062306a36Sopenharmony_ci reg = be32_to_cpu(*addr); 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci init->ops = &serdes_am654_clk_mux_ops; 70362306a36Sopenharmony_ci init->flags = CLK_SET_RATE_NO_REPARENT; 70462306a36Sopenharmony_ci init->parent_names = parent_names; 70562306a36Sopenharmony_ci init->num_parents = num_parents; 70662306a36Sopenharmony_ci init->name = clock_name; 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci mux->regmap = regmap; 70962306a36Sopenharmony_ci mux->reg = reg; 71062306a36Sopenharmony_ci mux->clk_id = clock_num; 71162306a36Sopenharmony_ci mux->hw.init = init; 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci clk = devm_clk_register(dev, &mux->hw); 71462306a36Sopenharmony_ci if (IS_ERR(clk)) { 71562306a36Sopenharmony_ci ret = PTR_ERR(clk); 71662306a36Sopenharmony_ci goto out_put_node; 71762306a36Sopenharmony_ci } 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_ci am654_phy->clks[clock_num] = clk; 72062306a36Sopenharmony_ci 72162306a36Sopenharmony_ciout_put_node: 72262306a36Sopenharmony_ci of_node_put(regmap_node); 72362306a36Sopenharmony_ci return ret; 72462306a36Sopenharmony_ci} 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_cistatic const struct of_device_id serdes_am654_id_table[] = { 72762306a36Sopenharmony_ci { 72862306a36Sopenharmony_ci .compatible = "ti,phy-am654-serdes", 72962306a36Sopenharmony_ci }, 73062306a36Sopenharmony_ci {} 73162306a36Sopenharmony_ci}; 73262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, serdes_am654_id_table); 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_cistatic int serdes_am654_regfield_init(struct serdes_am654 *am654_phy) 73562306a36Sopenharmony_ci{ 73662306a36Sopenharmony_ci struct regmap *regmap = am654_phy->regmap; 73762306a36Sopenharmony_ci struct device *dev = am654_phy->dev; 73862306a36Sopenharmony_ci int i; 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_ci for (i = 0; i < MAX_FIELDS; i++) { 74162306a36Sopenharmony_ci am654_phy->fields[i] = devm_regmap_field_alloc(dev, 74262306a36Sopenharmony_ci regmap, 74362306a36Sopenharmony_ci serdes_am654_reg_fields[i]); 74462306a36Sopenharmony_ci if (IS_ERR(am654_phy->fields[i])) { 74562306a36Sopenharmony_ci dev_err(dev, "Unable to allocate regmap field %d\n", i); 74662306a36Sopenharmony_ci return PTR_ERR(am654_phy->fields[i]); 74762306a36Sopenharmony_ci } 74862306a36Sopenharmony_ci } 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_ci return 0; 75162306a36Sopenharmony_ci} 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_cistatic int serdes_am654_probe(struct platform_device *pdev) 75462306a36Sopenharmony_ci{ 75562306a36Sopenharmony_ci struct phy_provider *phy_provider; 75662306a36Sopenharmony_ci struct device *dev = &pdev->dev; 75762306a36Sopenharmony_ci struct device_node *node = dev->of_node; 75862306a36Sopenharmony_ci struct clk_onecell_data *clk_data; 75962306a36Sopenharmony_ci struct serdes_am654 *am654_phy; 76062306a36Sopenharmony_ci struct mux_control *control; 76162306a36Sopenharmony_ci const char *clock_name; 76262306a36Sopenharmony_ci struct regmap *regmap; 76362306a36Sopenharmony_ci void __iomem *base; 76462306a36Sopenharmony_ci struct phy *phy; 76562306a36Sopenharmony_ci int ret; 76662306a36Sopenharmony_ci int i; 76762306a36Sopenharmony_ci 76862306a36Sopenharmony_ci am654_phy = devm_kzalloc(dev, sizeof(*am654_phy), GFP_KERNEL); 76962306a36Sopenharmony_ci if (!am654_phy) 77062306a36Sopenharmony_ci return -ENOMEM; 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 77362306a36Sopenharmony_ci if (IS_ERR(base)) 77462306a36Sopenharmony_ci return PTR_ERR(base); 77562306a36Sopenharmony_ci 77662306a36Sopenharmony_ci regmap = devm_regmap_init_mmio(dev, base, &serdes_am654_regmap_config); 77762306a36Sopenharmony_ci if (IS_ERR(regmap)) { 77862306a36Sopenharmony_ci dev_err(dev, "Failed to initialize regmap\n"); 77962306a36Sopenharmony_ci return PTR_ERR(regmap); 78062306a36Sopenharmony_ci } 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_ci control = devm_mux_control_get(dev, NULL); 78362306a36Sopenharmony_ci if (IS_ERR(control)) 78462306a36Sopenharmony_ci return PTR_ERR(control); 78562306a36Sopenharmony_ci 78662306a36Sopenharmony_ci am654_phy->dev = dev; 78762306a36Sopenharmony_ci am654_phy->of_node = node; 78862306a36Sopenharmony_ci am654_phy->regmap = regmap; 78962306a36Sopenharmony_ci am654_phy->control = control; 79062306a36Sopenharmony_ci am654_phy->type = PHY_NONE; 79162306a36Sopenharmony_ci 79262306a36Sopenharmony_ci ret = serdes_am654_regfield_init(am654_phy); 79362306a36Sopenharmony_ci if (ret) { 79462306a36Sopenharmony_ci dev_err(dev, "Failed to initialize regfields\n"); 79562306a36Sopenharmony_ci return ret; 79662306a36Sopenharmony_ci } 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_ci platform_set_drvdata(pdev, am654_phy); 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_ci for (i = 0; i < SERDES_NUM_CLOCKS; i++) { 80162306a36Sopenharmony_ci ret = of_property_read_string_index(node, "clock-output-names", 80262306a36Sopenharmony_ci i, &clock_name); 80362306a36Sopenharmony_ci if (ret) { 80462306a36Sopenharmony_ci dev_err(dev, "Failed to get clock name\n"); 80562306a36Sopenharmony_ci return ret; 80662306a36Sopenharmony_ci } 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci ret = serdes_am654_clk_register(am654_phy, clock_name, i); 80962306a36Sopenharmony_ci if (ret) { 81062306a36Sopenharmony_ci dev_err(dev, "Failed to initialize clock %s\n", 81162306a36Sopenharmony_ci clock_name); 81262306a36Sopenharmony_ci return ret; 81362306a36Sopenharmony_ci } 81462306a36Sopenharmony_ci } 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_ci clk_data = &am654_phy->clk_data; 81762306a36Sopenharmony_ci clk_data->clks = am654_phy->clks; 81862306a36Sopenharmony_ci clk_data->clk_num = SERDES_NUM_CLOCKS; 81962306a36Sopenharmony_ci ret = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); 82062306a36Sopenharmony_ci if (ret) 82162306a36Sopenharmony_ci return ret; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci pm_runtime_enable(dev); 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_ci phy = devm_phy_create(dev, NULL, &ops); 82662306a36Sopenharmony_ci if (IS_ERR(phy)) { 82762306a36Sopenharmony_ci ret = PTR_ERR(phy); 82862306a36Sopenharmony_ci goto clk_err; 82962306a36Sopenharmony_ci } 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci phy_set_drvdata(phy, am654_phy); 83262306a36Sopenharmony_ci phy_provider = devm_of_phy_provider_register(dev, serdes_am654_xlate); 83362306a36Sopenharmony_ci if (IS_ERR(phy_provider)) { 83462306a36Sopenharmony_ci ret = PTR_ERR(phy_provider); 83562306a36Sopenharmony_ci goto clk_err; 83662306a36Sopenharmony_ci } 83762306a36Sopenharmony_ci 83862306a36Sopenharmony_ci return 0; 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_ciclk_err: 84162306a36Sopenharmony_ci of_clk_del_provider(node); 84262306a36Sopenharmony_ci pm_runtime_disable(dev); 84362306a36Sopenharmony_ci return ret; 84462306a36Sopenharmony_ci} 84562306a36Sopenharmony_ci 84662306a36Sopenharmony_cistatic void serdes_am654_remove(struct platform_device *pdev) 84762306a36Sopenharmony_ci{ 84862306a36Sopenharmony_ci struct serdes_am654 *am654_phy = platform_get_drvdata(pdev); 84962306a36Sopenharmony_ci struct device_node *node = am654_phy->of_node; 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 85262306a36Sopenharmony_ci of_clk_del_provider(node); 85362306a36Sopenharmony_ci} 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_cistatic struct platform_driver serdes_am654_driver = { 85662306a36Sopenharmony_ci .probe = serdes_am654_probe, 85762306a36Sopenharmony_ci .remove_new = serdes_am654_remove, 85862306a36Sopenharmony_ci .driver = { 85962306a36Sopenharmony_ci .name = "phy-am654", 86062306a36Sopenharmony_ci .of_match_table = serdes_am654_id_table, 86162306a36Sopenharmony_ci }, 86262306a36Sopenharmony_ci}; 86362306a36Sopenharmony_cimodule_platform_driver(serdes_am654_driver); 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ciMODULE_AUTHOR("Texas Instruments Inc."); 86662306a36Sopenharmony_ciMODULE_DESCRIPTION("TI AM654x SERDES driver"); 86762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 868