162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * StarFive JH7110 PCIe 2.0 PHY driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2023 StarFive Technology Co., Ltd.
662306a36Sopenharmony_ci * Author: Minda Chen <minda.chen@starfivetech.com>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/bits.h>
1062306a36Sopenharmony_ci#include <linux/clk.h>
1162306a36Sopenharmony_ci#include <linux/err.h>
1262306a36Sopenharmony_ci#include <linux/io.h>
1362306a36Sopenharmony_ci#include <linux/module.h>
1462306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1562306a36Sopenharmony_ci#include <linux/phy/phy.h>
1662306a36Sopenharmony_ci#include <linux/platform_device.h>
1762306a36Sopenharmony_ci#include <linux/regmap.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define PCIE_KVCO_LEVEL_OFF		0x28
2062306a36Sopenharmony_ci#define PCIE_USB3_PHY_PLL_CTL_OFF	0x7c
2162306a36Sopenharmony_ci#define PCIE_KVCO_TUNE_SIGNAL_OFF	0x80
2262306a36Sopenharmony_ci#define PCIE_USB3_PHY_ENABLE		BIT(4)
2362306a36Sopenharmony_ci#define PHY_KVCO_FINE_TUNE_LEVEL	0x91
2462306a36Sopenharmony_ci#define PHY_KVCO_FINE_TUNE_SIGNALS	0xc
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define USB_PDRSTN_SPLIT		BIT(17)
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define PCIE_PHY_MODE			BIT(20)
2962306a36Sopenharmony_ci#define PCIE_PHY_MODE_MASK		GENMASK(21, 20)
3062306a36Sopenharmony_ci#define PCIE_USB3_BUS_WIDTH_MASK	GENMASK(3, 2)
3162306a36Sopenharmony_ci#define PCIE_USB3_BUS_WIDTH		BIT(3)
3262306a36Sopenharmony_ci#define PCIE_USB3_RATE_MASK		GENMASK(6, 5)
3362306a36Sopenharmony_ci#define PCIE_USB3_RX_STANDBY_MASK	BIT(7)
3462306a36Sopenharmony_ci#define PCIE_USB3_PHY_ENABLE		BIT(4)
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_cistruct jh7110_pcie_phy {
3762306a36Sopenharmony_ci	struct phy *phy;
3862306a36Sopenharmony_ci	struct regmap *stg_syscon;
3962306a36Sopenharmony_ci	struct regmap *sys_syscon;
4062306a36Sopenharmony_ci	void __iomem *regs;
4162306a36Sopenharmony_ci	u32 sys_phy_connect;
4262306a36Sopenharmony_ci	u32 stg_pcie_mode;
4362306a36Sopenharmony_ci	u32 stg_pcie_usb;
4462306a36Sopenharmony_ci	enum phy_mode mode;
4562306a36Sopenharmony_ci};
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cistatic int phy_usb3_mode_set(struct jh7110_pcie_phy *data)
4862306a36Sopenharmony_ci{
4962306a36Sopenharmony_ci	if (!data->stg_syscon || !data->sys_syscon) {
5062306a36Sopenharmony_ci		dev_err(&data->phy->dev, "doesn't support usb3 mode\n");
5162306a36Sopenharmony_ci		return -EINVAL;
5262306a36Sopenharmony_ci	}
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	regmap_update_bits(data->stg_syscon, data->stg_pcie_mode,
5562306a36Sopenharmony_ci			   PCIE_PHY_MODE_MASK, PCIE_PHY_MODE);
5662306a36Sopenharmony_ci	regmap_update_bits(data->stg_syscon, data->stg_pcie_usb,
5762306a36Sopenharmony_ci			   PCIE_USB3_BUS_WIDTH_MASK, 0);
5862306a36Sopenharmony_ci	regmap_update_bits(data->stg_syscon, data->stg_pcie_usb,
5962306a36Sopenharmony_ci			   PCIE_USB3_PHY_ENABLE, PCIE_USB3_PHY_ENABLE);
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	/* Connect usb 3.0 phy mode */
6262306a36Sopenharmony_ci	regmap_update_bits(data->sys_syscon, data->sys_phy_connect,
6362306a36Sopenharmony_ci			   USB_PDRSTN_SPLIT, 0);
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	/* Configuare spread-spectrum mode: down-spread-spectrum */
6662306a36Sopenharmony_ci	writel(PCIE_USB3_PHY_ENABLE, data->regs + PCIE_USB3_PHY_PLL_CTL_OFF);
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	return 0;
6962306a36Sopenharmony_ci}
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic void phy_pcie_mode_set(struct jh7110_pcie_phy *data)
7262306a36Sopenharmony_ci{
7362306a36Sopenharmony_ci	u32 val;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	/* default is PCIe mode */
7662306a36Sopenharmony_ci	if (!data->stg_syscon || !data->sys_syscon)
7762306a36Sopenharmony_ci		return;
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	regmap_update_bits(data->stg_syscon, data->stg_pcie_mode,
8062306a36Sopenharmony_ci			   PCIE_PHY_MODE_MASK, 0);
8162306a36Sopenharmony_ci	regmap_update_bits(data->stg_syscon, data->stg_pcie_usb,
8262306a36Sopenharmony_ci			   PCIE_USB3_BUS_WIDTH_MASK,
8362306a36Sopenharmony_ci			   PCIE_USB3_BUS_WIDTH);
8462306a36Sopenharmony_ci	regmap_update_bits(data->stg_syscon, data->stg_pcie_usb,
8562306a36Sopenharmony_ci			   PCIE_USB3_PHY_ENABLE, 0);
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	regmap_update_bits(data->sys_syscon, data->sys_phy_connect,
8862306a36Sopenharmony_ci			   USB_PDRSTN_SPLIT, 0);
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	val = readl(data->regs + PCIE_USB3_PHY_PLL_CTL_OFF);
9162306a36Sopenharmony_ci	val &= ~PCIE_USB3_PHY_ENABLE;
9262306a36Sopenharmony_ci	writel(val, data->regs + PCIE_USB3_PHY_PLL_CTL_OFF);
9362306a36Sopenharmony_ci}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic void phy_kvco_gain_set(struct jh7110_pcie_phy *phy)
9662306a36Sopenharmony_ci{
9762306a36Sopenharmony_ci	/* PCIe Multi-PHY PLL KVCO Gain fine tune settings: */
9862306a36Sopenharmony_ci	writel(PHY_KVCO_FINE_TUNE_LEVEL, phy->regs + PCIE_KVCO_LEVEL_OFF);
9962306a36Sopenharmony_ci	writel(PHY_KVCO_FINE_TUNE_SIGNALS, phy->regs + PCIE_KVCO_TUNE_SIGNAL_OFF);
10062306a36Sopenharmony_ci}
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic int jh7110_pcie_phy_set_mode(struct phy *_phy,
10362306a36Sopenharmony_ci				    enum phy_mode mode, int submode)
10462306a36Sopenharmony_ci{
10562306a36Sopenharmony_ci	struct jh7110_pcie_phy *phy = phy_get_drvdata(_phy);
10662306a36Sopenharmony_ci	int ret;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	if (mode == phy->mode)
10962306a36Sopenharmony_ci		return 0;
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	switch (mode) {
11262306a36Sopenharmony_ci	case PHY_MODE_USB_HOST:
11362306a36Sopenharmony_ci	case PHY_MODE_USB_DEVICE:
11462306a36Sopenharmony_ci	case PHY_MODE_USB_OTG:
11562306a36Sopenharmony_ci		ret = phy_usb3_mode_set(phy);
11662306a36Sopenharmony_ci		if (ret)
11762306a36Sopenharmony_ci			return ret;
11862306a36Sopenharmony_ci		break;
11962306a36Sopenharmony_ci	case PHY_MODE_PCIE:
12062306a36Sopenharmony_ci		phy_pcie_mode_set(phy);
12162306a36Sopenharmony_ci		break;
12262306a36Sopenharmony_ci	default:
12362306a36Sopenharmony_ci		return -EINVAL;
12462306a36Sopenharmony_ci	}
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	dev_dbg(&_phy->dev, "Changing phy mode to %d\n", mode);
12762306a36Sopenharmony_ci	phy->mode = mode;
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	return 0;
13062306a36Sopenharmony_ci}
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic const struct phy_ops jh7110_pcie_phy_ops = {
13362306a36Sopenharmony_ci	.set_mode	= jh7110_pcie_phy_set_mode,
13462306a36Sopenharmony_ci	.owner		= THIS_MODULE,
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic int jh7110_pcie_phy_probe(struct platform_device *pdev)
13862306a36Sopenharmony_ci{
13962306a36Sopenharmony_ci	struct jh7110_pcie_phy *phy;
14062306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
14162306a36Sopenharmony_ci	struct phy_provider *phy_provider;
14262306a36Sopenharmony_ci	u32 args[2];
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
14562306a36Sopenharmony_ci	if (!phy)
14662306a36Sopenharmony_ci		return -ENOMEM;
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	phy->regs = devm_platform_ioremap_resource(pdev, 0);
14962306a36Sopenharmony_ci	if (IS_ERR(phy->regs))
15062306a36Sopenharmony_ci		return PTR_ERR(phy->regs);
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	phy->phy = devm_phy_create(dev, NULL, &jh7110_pcie_phy_ops);
15362306a36Sopenharmony_ci	if (IS_ERR(phy->phy))
15462306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(phy->phy),
15562306a36Sopenharmony_ci				     "Failed to map phy base\n");
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	phy->sys_syscon =
15862306a36Sopenharmony_ci		syscon_regmap_lookup_by_phandle_args(pdev->dev.of_node,
15962306a36Sopenharmony_ci						     "starfive,sys-syscon",
16062306a36Sopenharmony_ci						     1, args);
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	if (!IS_ERR_OR_NULL(phy->sys_syscon))
16362306a36Sopenharmony_ci		phy->sys_phy_connect = args[0];
16462306a36Sopenharmony_ci	else
16562306a36Sopenharmony_ci		phy->sys_syscon = NULL;
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	phy->stg_syscon =
16862306a36Sopenharmony_ci		syscon_regmap_lookup_by_phandle_args(pdev->dev.of_node,
16962306a36Sopenharmony_ci						     "starfive,stg-syscon",
17062306a36Sopenharmony_ci						     2, args);
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	if (!IS_ERR_OR_NULL(phy->stg_syscon)) {
17362306a36Sopenharmony_ci		phy->stg_pcie_mode = args[0];
17462306a36Sopenharmony_ci		phy->stg_pcie_usb = args[1];
17562306a36Sopenharmony_ci	} else {
17662306a36Sopenharmony_ci		phy->stg_syscon = NULL;
17762306a36Sopenharmony_ci	}
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	phy_kvco_gain_set(phy);
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	phy_set_drvdata(phy->phy, phy);
18262306a36Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
18562306a36Sopenharmony_ci}
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic const struct of_device_id jh7110_pcie_phy_of_match[] = {
18862306a36Sopenharmony_ci	{ .compatible = "starfive,jh7110-pcie-phy" },
18962306a36Sopenharmony_ci	{ /* sentinel */ },
19062306a36Sopenharmony_ci};
19162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, jh7110_pcie_phy_of_match);
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic struct platform_driver jh7110_pcie_phy_driver = {
19462306a36Sopenharmony_ci	.probe	= jh7110_pcie_phy_probe,
19562306a36Sopenharmony_ci	.driver = {
19662306a36Sopenharmony_ci		.of_match_table	= jh7110_pcie_phy_of_match,
19762306a36Sopenharmony_ci		.name  = "jh7110-pcie-phy",
19862306a36Sopenharmony_ci	}
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_cimodule_platform_driver(jh7110_pcie_phy_driver);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ciMODULE_DESCRIPTION("StarFive JH7110 PCIe 2.0 PHY driver");
20362306a36Sopenharmony_ciMODULE_AUTHOR("Minda Chen <minda.chen@starfivetech.com>");
20462306a36Sopenharmony_ciMODULE_LICENSE("GPL");
205