162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * phy-uniphier-pcie.c - PHY driver for UniPhier PCIe controller
462306a36Sopenharmony_ci * Copyright 2018, Socionext Inc.
562306a36Sopenharmony_ci * Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/bitops.h>
962306a36Sopenharmony_ci#include <linux/bitfield.h>
1062306a36Sopenharmony_ci#include <linux/clk.h>
1162306a36Sopenharmony_ci#include <linux/iopoll.h>
1262306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1362306a36Sopenharmony_ci#include <linux/module.h>
1462306a36Sopenharmony_ci#include <linux/of.h>
1562306a36Sopenharmony_ci#include <linux/phy/phy.h>
1662306a36Sopenharmony_ci#include <linux/platform_device.h>
1762306a36Sopenharmony_ci#include <linux/regmap.h>
1862306a36Sopenharmony_ci#include <linux/reset.h>
1962306a36Sopenharmony_ci#include <linux/resource.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* PHY */
2262306a36Sopenharmony_ci#define PCL_PHY_CLKCTRL		0x0000
2362306a36Sopenharmony_ci#define PORT_SEL_MASK		GENMASK(11, 9)
2462306a36Sopenharmony_ci#define PORT_SEL_1		FIELD_PREP(PORT_SEL_MASK, 1)
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define PCL_PHY_TEST_I		0x2000
2762306a36Sopenharmony_ci#define TESTI_DAT_MASK		GENMASK(13, 6)
2862306a36Sopenharmony_ci#define TESTI_ADR_MASK		GENMASK(5, 1)
2962306a36Sopenharmony_ci#define TESTI_WR_EN		BIT(0)
3062306a36Sopenharmony_ci#define TESTIO_PHY_SHIFT	16
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define PCL_PHY_TEST_O		0x2004
3362306a36Sopenharmony_ci#define TESTO_DAT_MASK		GENMASK(7, 0)
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci#define PCL_PHY_RESET		0x200c
3662306a36Sopenharmony_ci#define PCL_PHY_RESET_N_MNMODE	BIT(8)	/* =1:manual */
3762306a36Sopenharmony_ci#define PCL_PHY_RESET_N		BIT(0)	/* =1:deasssert */
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci/* SG */
4062306a36Sopenharmony_ci#define SG_USBPCIESEL		0x590
4162306a36Sopenharmony_ci#define SG_USBPCIESEL_PCIE	BIT(0)
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci/* SC */
4462306a36Sopenharmony_ci#define SC_US3SRCSEL		0x2244
4562306a36Sopenharmony_ci#define SC_US3SRCSEL_2LANE	GENMASK(9, 8)
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci#define PCL_PHY_R00		0
4862306a36Sopenharmony_ci#define   RX_EQ_ADJ_EN		BIT(3)		/* enable for EQ adjustment */
4962306a36Sopenharmony_ci#define PCL_PHY_R06		6
5062306a36Sopenharmony_ci#define   RX_EQ_ADJ		GENMASK(5, 0)	/* EQ adjustment value */
5162306a36Sopenharmony_ci#define   RX_EQ_ADJ_VAL		0
5262306a36Sopenharmony_ci#define PCL_PHY_R26		26
5362306a36Sopenharmony_ci#define   VCO_CTRL		GENMASK(7, 4)	/* Tx VCO adjustment value */
5462306a36Sopenharmony_ci#define   VCO_CTRL_INIT_VAL	5
5562306a36Sopenharmony_ci#define PCL_PHY_R28		28
5662306a36Sopenharmony_ci#define   VCOPLL_CLMP		GENMASK(3, 2)	/* Tx VCOPLL clamp mode */
5762306a36Sopenharmony_ci#define   VCOPLL_CLMP_VAL	0
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistruct uniphier_pciephy_priv {
6062306a36Sopenharmony_ci	void __iomem *base;
6162306a36Sopenharmony_ci	struct device *dev;
6262306a36Sopenharmony_ci	struct clk *clk, *clk_gio;
6362306a36Sopenharmony_ci	struct reset_control *rst, *rst_gio;
6462306a36Sopenharmony_ci	const struct uniphier_pciephy_soc_data *data;
6562306a36Sopenharmony_ci};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistruct uniphier_pciephy_soc_data {
6862306a36Sopenharmony_ci	bool is_legacy;
6962306a36Sopenharmony_ci	bool is_dual_phy;
7062306a36Sopenharmony_ci	void (*set_phymode)(struct regmap *regmap);
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic void uniphier_pciephy_testio_write(struct uniphier_pciephy_priv *priv,
7462306a36Sopenharmony_ci					  int id, u32 data)
7562306a36Sopenharmony_ci{
7662306a36Sopenharmony_ci	if (id)
7762306a36Sopenharmony_ci		data <<= TESTIO_PHY_SHIFT;
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	/* need to read TESTO twice after accessing TESTI */
8062306a36Sopenharmony_ci	writel(data, priv->base + PCL_PHY_TEST_I);
8162306a36Sopenharmony_ci	readl(priv->base + PCL_PHY_TEST_O);
8262306a36Sopenharmony_ci	readl(priv->base + PCL_PHY_TEST_O);
8362306a36Sopenharmony_ci}
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_cistatic u32 uniphier_pciephy_testio_read(struct uniphier_pciephy_priv *priv, int id)
8662306a36Sopenharmony_ci{
8762306a36Sopenharmony_ci	u32 val = readl(priv->base + PCL_PHY_TEST_O);
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	if (id)
9062306a36Sopenharmony_ci		val >>= TESTIO_PHY_SHIFT;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	return val & TESTO_DAT_MASK;
9362306a36Sopenharmony_ci}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic void uniphier_pciephy_set_param(struct uniphier_pciephy_priv *priv,
9662306a36Sopenharmony_ci				       int id, u32 reg, u32 mask, u32 param)
9762306a36Sopenharmony_ci{
9862306a36Sopenharmony_ci	u32 val;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	/* read previous data */
10162306a36Sopenharmony_ci	val  = FIELD_PREP(TESTI_DAT_MASK, 1);
10262306a36Sopenharmony_ci	val |= FIELD_PREP(TESTI_ADR_MASK, reg);
10362306a36Sopenharmony_ci	uniphier_pciephy_testio_write(priv, id, val);
10462306a36Sopenharmony_ci	val = uniphier_pciephy_testio_read(priv, id);
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	/* update value */
10762306a36Sopenharmony_ci	val &= ~mask;
10862306a36Sopenharmony_ci	val |= mask & param;
10962306a36Sopenharmony_ci	val = FIELD_PREP(TESTI_DAT_MASK, val);
11062306a36Sopenharmony_ci	val |= FIELD_PREP(TESTI_ADR_MASK, reg);
11162306a36Sopenharmony_ci	uniphier_pciephy_testio_write(priv, id, val);
11262306a36Sopenharmony_ci	uniphier_pciephy_testio_write(priv, id, val | TESTI_WR_EN);
11362306a36Sopenharmony_ci	uniphier_pciephy_testio_write(priv, id, val);
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	/* read current data as dummy */
11662306a36Sopenharmony_ci	val  = FIELD_PREP(TESTI_DAT_MASK, 1);
11762306a36Sopenharmony_ci	val |= FIELD_PREP(TESTI_ADR_MASK, reg);
11862306a36Sopenharmony_ci	uniphier_pciephy_testio_write(priv, id, val);
11962306a36Sopenharmony_ci	uniphier_pciephy_testio_read(priv, id);
12062306a36Sopenharmony_ci}
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic void uniphier_pciephy_assert(struct uniphier_pciephy_priv *priv)
12362306a36Sopenharmony_ci{
12462306a36Sopenharmony_ci	u32 val;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	val = readl(priv->base + PCL_PHY_RESET);
12762306a36Sopenharmony_ci	val &= ~PCL_PHY_RESET_N;
12862306a36Sopenharmony_ci	val |= PCL_PHY_RESET_N_MNMODE;
12962306a36Sopenharmony_ci	writel(val, priv->base + PCL_PHY_RESET);
13062306a36Sopenharmony_ci}
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic void uniphier_pciephy_deassert(struct uniphier_pciephy_priv *priv)
13362306a36Sopenharmony_ci{
13462306a36Sopenharmony_ci	u32 val;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	val = readl(priv->base + PCL_PHY_RESET);
13762306a36Sopenharmony_ci	val |= PCL_PHY_RESET_N_MNMODE | PCL_PHY_RESET_N;
13862306a36Sopenharmony_ci	writel(val, priv->base + PCL_PHY_RESET);
13962306a36Sopenharmony_ci}
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic int uniphier_pciephy_init(struct phy *phy)
14262306a36Sopenharmony_ci{
14362306a36Sopenharmony_ci	struct uniphier_pciephy_priv *priv = phy_get_drvdata(phy);
14462306a36Sopenharmony_ci	u32 val;
14562306a36Sopenharmony_ci	int ret, id;
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	ret = clk_prepare_enable(priv->clk);
14862306a36Sopenharmony_ci	if (ret)
14962306a36Sopenharmony_ci		return ret;
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	ret = clk_prepare_enable(priv->clk_gio);
15262306a36Sopenharmony_ci	if (ret)
15362306a36Sopenharmony_ci		goto out_clk_disable;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	ret = reset_control_deassert(priv->rst);
15662306a36Sopenharmony_ci	if (ret)
15762306a36Sopenharmony_ci		goto out_clk_gio_disable;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	ret = reset_control_deassert(priv->rst_gio);
16062306a36Sopenharmony_ci	if (ret)
16162306a36Sopenharmony_ci		goto out_rst_assert;
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	/* support only 1 port */
16462306a36Sopenharmony_ci	val = readl(priv->base + PCL_PHY_CLKCTRL);
16562306a36Sopenharmony_ci	val &= ~PORT_SEL_MASK;
16662306a36Sopenharmony_ci	val |= PORT_SEL_1;
16762306a36Sopenharmony_ci	writel(val, priv->base + PCL_PHY_CLKCTRL);
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	/* legacy controller doesn't have phy_reset and parameters */
17062306a36Sopenharmony_ci	if (priv->data->is_legacy)
17162306a36Sopenharmony_ci		return 0;
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	for (id = 0; id < (priv->data->is_dual_phy ? 2 : 1); id++) {
17462306a36Sopenharmony_ci		uniphier_pciephy_set_param(priv, id, PCL_PHY_R00,
17562306a36Sopenharmony_ci				   RX_EQ_ADJ_EN, RX_EQ_ADJ_EN);
17662306a36Sopenharmony_ci		uniphier_pciephy_set_param(priv, id, PCL_PHY_R06, RX_EQ_ADJ,
17762306a36Sopenharmony_ci				   FIELD_PREP(RX_EQ_ADJ, RX_EQ_ADJ_VAL));
17862306a36Sopenharmony_ci		uniphier_pciephy_set_param(priv, id, PCL_PHY_R26, VCO_CTRL,
17962306a36Sopenharmony_ci				   FIELD_PREP(VCO_CTRL, VCO_CTRL_INIT_VAL));
18062306a36Sopenharmony_ci		uniphier_pciephy_set_param(priv, id, PCL_PHY_R28, VCOPLL_CLMP,
18162306a36Sopenharmony_ci				   FIELD_PREP(VCOPLL_CLMP, VCOPLL_CLMP_VAL));
18262306a36Sopenharmony_ci	}
18362306a36Sopenharmony_ci	usleep_range(1, 10);
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	uniphier_pciephy_deassert(priv);
18662306a36Sopenharmony_ci	usleep_range(1, 10);
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	return 0;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ciout_rst_assert:
19162306a36Sopenharmony_ci	reset_control_assert(priv->rst);
19262306a36Sopenharmony_ciout_clk_gio_disable:
19362306a36Sopenharmony_ci	clk_disable_unprepare(priv->clk_gio);
19462306a36Sopenharmony_ciout_clk_disable:
19562306a36Sopenharmony_ci	clk_disable_unprepare(priv->clk);
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	return ret;
19862306a36Sopenharmony_ci}
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_cistatic int uniphier_pciephy_exit(struct phy *phy)
20162306a36Sopenharmony_ci{
20262306a36Sopenharmony_ci	struct uniphier_pciephy_priv *priv = phy_get_drvdata(phy);
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	if (!priv->data->is_legacy)
20562306a36Sopenharmony_ci		uniphier_pciephy_assert(priv);
20662306a36Sopenharmony_ci	reset_control_assert(priv->rst_gio);
20762306a36Sopenharmony_ci	reset_control_assert(priv->rst);
20862306a36Sopenharmony_ci	clk_disable_unprepare(priv->clk_gio);
20962306a36Sopenharmony_ci	clk_disable_unprepare(priv->clk);
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	return 0;
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic const struct phy_ops uniphier_pciephy_ops = {
21562306a36Sopenharmony_ci	.init  = uniphier_pciephy_init,
21662306a36Sopenharmony_ci	.exit  = uniphier_pciephy_exit,
21762306a36Sopenharmony_ci	.owner = THIS_MODULE,
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic int uniphier_pciephy_probe(struct platform_device *pdev)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	struct uniphier_pciephy_priv *priv;
22362306a36Sopenharmony_ci	struct phy_provider *phy_provider;
22462306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
22562306a36Sopenharmony_ci	struct regmap *regmap;
22662306a36Sopenharmony_ci	struct phy *phy;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
22962306a36Sopenharmony_ci	if (!priv)
23062306a36Sopenharmony_ci		return -ENOMEM;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	priv->data = of_device_get_match_data(dev);
23362306a36Sopenharmony_ci	if (WARN_ON(!priv->data))
23462306a36Sopenharmony_ci		return -EINVAL;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	priv->dev = dev;
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci	priv->base = devm_platform_ioremap_resource(pdev, 0);
23962306a36Sopenharmony_ci	if (IS_ERR(priv->base))
24062306a36Sopenharmony_ci		return PTR_ERR(priv->base);
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	if (priv->data->is_legacy) {
24362306a36Sopenharmony_ci		priv->clk_gio = devm_clk_get(dev, "gio");
24462306a36Sopenharmony_ci		if (IS_ERR(priv->clk_gio))
24562306a36Sopenharmony_ci			return PTR_ERR(priv->clk_gio);
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci		priv->rst_gio =
24862306a36Sopenharmony_ci			devm_reset_control_get_shared(dev, "gio");
24962306a36Sopenharmony_ci		if (IS_ERR(priv->rst_gio))
25062306a36Sopenharmony_ci			return PTR_ERR(priv->rst_gio);
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci		priv->clk = devm_clk_get(dev, "link");
25362306a36Sopenharmony_ci		if (IS_ERR(priv->clk))
25462306a36Sopenharmony_ci			return PTR_ERR(priv->clk);
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci		priv->rst = devm_reset_control_get_shared(dev, "link");
25762306a36Sopenharmony_ci		if (IS_ERR(priv->rst))
25862306a36Sopenharmony_ci			return PTR_ERR(priv->rst);
25962306a36Sopenharmony_ci	} else {
26062306a36Sopenharmony_ci		priv->clk = devm_clk_get(dev, NULL);
26162306a36Sopenharmony_ci		if (IS_ERR(priv->clk))
26262306a36Sopenharmony_ci			return PTR_ERR(priv->clk);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci		priv->rst = devm_reset_control_get_shared(dev, NULL);
26562306a36Sopenharmony_ci		if (IS_ERR(priv->rst))
26662306a36Sopenharmony_ci			return PTR_ERR(priv->rst);
26762306a36Sopenharmony_ci	}
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	phy = devm_phy_create(dev, dev->of_node, &uniphier_pciephy_ops);
27062306a36Sopenharmony_ci	if (IS_ERR(phy))
27162306a36Sopenharmony_ci		return PTR_ERR(phy);
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci	regmap = syscon_regmap_lookup_by_phandle(dev->of_node,
27462306a36Sopenharmony_ci						 "socionext,syscon");
27562306a36Sopenharmony_ci	if (!IS_ERR(regmap) && priv->data->set_phymode)
27662306a36Sopenharmony_ci		priv->data->set_phymode(regmap);
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	phy_set_drvdata(phy, priv);
27962306a36Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
28262306a36Sopenharmony_ci}
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_cistatic void uniphier_pciephy_ld20_setmode(struct regmap *regmap)
28562306a36Sopenharmony_ci{
28662306a36Sopenharmony_ci	regmap_update_bits(regmap, SG_USBPCIESEL,
28762306a36Sopenharmony_ci			   SG_USBPCIESEL_PCIE, SG_USBPCIESEL_PCIE);
28862306a36Sopenharmony_ci}
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_cistatic void uniphier_pciephy_nx1_setmode(struct regmap *regmap)
29162306a36Sopenharmony_ci{
29262306a36Sopenharmony_ci	regmap_update_bits(regmap, SC_US3SRCSEL,
29362306a36Sopenharmony_ci			   SC_US3SRCSEL_2LANE, SC_US3SRCSEL_2LANE);
29462306a36Sopenharmony_ci}
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_cistatic const struct uniphier_pciephy_soc_data uniphier_pro5_data = {
29762306a36Sopenharmony_ci	.is_legacy = true,
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic const struct uniphier_pciephy_soc_data uniphier_ld20_data = {
30162306a36Sopenharmony_ci	.is_legacy = false,
30262306a36Sopenharmony_ci	.is_dual_phy = false,
30362306a36Sopenharmony_ci	.set_phymode = uniphier_pciephy_ld20_setmode,
30462306a36Sopenharmony_ci};
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_cistatic const struct uniphier_pciephy_soc_data uniphier_pxs3_data = {
30762306a36Sopenharmony_ci	.is_legacy = false,
30862306a36Sopenharmony_ci	.is_dual_phy = false,
30962306a36Sopenharmony_ci};
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_cistatic const struct uniphier_pciephy_soc_data uniphier_nx1_data = {
31262306a36Sopenharmony_ci	.is_legacy = false,
31362306a36Sopenharmony_ci	.is_dual_phy = true,
31462306a36Sopenharmony_ci	.set_phymode = uniphier_pciephy_nx1_setmode,
31562306a36Sopenharmony_ci};
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic const struct of_device_id uniphier_pciephy_match[] = {
31862306a36Sopenharmony_ci	{
31962306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pro5-pcie-phy",
32062306a36Sopenharmony_ci		.data = &uniphier_pro5_data,
32162306a36Sopenharmony_ci	},
32262306a36Sopenharmony_ci	{
32362306a36Sopenharmony_ci		.compatible = "socionext,uniphier-ld20-pcie-phy",
32462306a36Sopenharmony_ci		.data = &uniphier_ld20_data,
32562306a36Sopenharmony_ci	},
32662306a36Sopenharmony_ci	{
32762306a36Sopenharmony_ci		.compatible = "socionext,uniphier-pxs3-pcie-phy",
32862306a36Sopenharmony_ci		.data = &uniphier_pxs3_data,
32962306a36Sopenharmony_ci	},
33062306a36Sopenharmony_ci	{
33162306a36Sopenharmony_ci		.compatible = "socionext,uniphier-nx1-pcie-phy",
33262306a36Sopenharmony_ci		.data = &uniphier_nx1_data,
33362306a36Sopenharmony_ci	},
33462306a36Sopenharmony_ci	{ /* sentinel */ },
33562306a36Sopenharmony_ci};
33662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, uniphier_pciephy_match);
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_cistatic struct platform_driver uniphier_pciephy_driver = {
33962306a36Sopenharmony_ci	.probe = uniphier_pciephy_probe,
34062306a36Sopenharmony_ci	.driver = {
34162306a36Sopenharmony_ci		.name = "uniphier-pcie-phy",
34262306a36Sopenharmony_ci		.of_match_table = uniphier_pciephy_match,
34362306a36Sopenharmony_ci	},
34462306a36Sopenharmony_ci};
34562306a36Sopenharmony_cimodule_platform_driver(uniphier_pciephy_driver);
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ciMODULE_AUTHOR("Kunihiko Hayashi <hayashi.kunihiko@socionext.com>");
34862306a36Sopenharmony_ciMODULE_DESCRIPTION("UniPhier PHY driver for PCIe controller");
34962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
350