162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * UFS PHY driver data for Samsung EXYNOSAUTO v9 SoC
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2021 Samsung Electronics Co., Ltd.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include "phy-samsung-ufs.h"
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#define EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL		0x728
1162306a36Sopenharmony_ci#define EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL_MASK	0x1
1262306a36Sopenharmony_ci#define EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL_EN		BIT(0)
1362306a36Sopenharmony_ci#define EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CDR_LOCK_STATUS	0x5e
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#define PHY_TRSV_REG_CFG_AUTOV9(o, v, d) \
1662306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_OFFSET(o, v, d, 0x50)
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci/* Calibration for phy initialization */
1962306a36Sopenharmony_cistatic const struct samsung_ufs_phy_cfg exynosautov9_pre_init_cfg[] = {
2062306a36Sopenharmony_ci	PHY_COMN_REG_CFG(0x023, 0x80, PWR_MODE_ANY),
2162306a36Sopenharmony_ci	PHY_COMN_REG_CFG(0x01d, 0x10, PWR_MODE_ANY),
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x044, 0xb5, PWR_MODE_ANY),
2462306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x04d, 0x43, PWR_MODE_ANY),
2562306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x05b, 0x20, PWR_MODE_ANY),
2662306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x05e, 0xc0, PWR_MODE_ANY),
2762306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x038, 0x12, PWR_MODE_ANY),
2862306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x059, 0x58, PWR_MODE_ANY),
2962306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x06c, 0x18, PWR_MODE_ANY),
3062306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x06d, 0x02, PWR_MODE_ANY),
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci	PHY_COMN_REG_CFG(0x023, 0xc0, PWR_MODE_ANY),
3362306a36Sopenharmony_ci	PHY_COMN_REG_CFG(0x023, 0x00, PWR_MODE_ANY),
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x042, 0x5d, PWR_MODE_ANY),
3662306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x043, 0x80, PWR_MODE_ANY),
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	END_UFS_PHY_CFG,
3962306a36Sopenharmony_ci};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci/* Calibration for HS mode series A/B */
4262306a36Sopenharmony_cistatic const struct samsung_ufs_phy_cfg exynosautov9_pre_pwr_hs_cfg[] = {
4362306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x032, 0xbc, PWR_MODE_HS_ANY),
4462306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x03c, 0x7f, PWR_MODE_HS_ANY),
4562306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x048, 0xc0, PWR_MODE_HS_ANY),
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x04a, 0x00, PWR_MODE_HS_G3_SER_B),
4862306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x04b, 0x10, PWR_MODE_HS_G1_SER_B |
4962306a36Sopenharmony_ci				PWR_MODE_HS_G3_SER_B),
5062306a36Sopenharmony_ci	PHY_TRSV_REG_CFG_AUTOV9(0x04d, 0x63, PWR_MODE_HS_G3_SER_B),
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci	END_UFS_PHY_CFG,
5362306a36Sopenharmony_ci};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistatic const struct samsung_ufs_phy_cfg *exynosautov9_ufs_phy_cfgs[CFG_TAG_MAX] = {
5662306a36Sopenharmony_ci	[CFG_PRE_INIT]		= exynosautov9_pre_init_cfg,
5762306a36Sopenharmony_ci	[CFG_PRE_PWR_HS]	= exynosautov9_pre_pwr_hs_cfg,
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic const char * const exynosautov9_ufs_phy_clks[] = {
6162306a36Sopenharmony_ci	"ref_clk",
6262306a36Sopenharmony_ci};
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ciconst struct samsung_ufs_phy_drvdata exynosautov9_ufs_phy = {
6562306a36Sopenharmony_ci	.cfgs = exynosautov9_ufs_phy_cfgs,
6662306a36Sopenharmony_ci	.isol = {
6762306a36Sopenharmony_ci		.offset = EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL,
6862306a36Sopenharmony_ci		.mask = EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL_MASK,
6962306a36Sopenharmony_ci		.en = EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CTRL_EN,
7062306a36Sopenharmony_ci	},
7162306a36Sopenharmony_ci	.clk_list = exynosautov9_ufs_phy_clks,
7262306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(exynosautov9_ufs_phy_clks),
7362306a36Sopenharmony_ci	.cdr_lock_status_offset = EXYNOSAUTOV9_EMBEDDED_COMBO_PHY_CDR_LOCK_STATUS,
7462306a36Sopenharmony_ci};
75