162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * UFS PHY driver data for Samsung EXYNOS7 SoC 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2020 Samsung Electronics Co., Ltd. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include "phy-samsung-ufs.h" 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#define EXYNOS7_EMBEDDED_COMBO_PHY_CTRL 0x720 1162306a36Sopenharmony_ci#define EXYNOS7_EMBEDDED_COMBO_PHY_CTRL_MASK 0x1 1262306a36Sopenharmony_ci#define EXYNOS7_EMBEDDED_COMBO_PHY_CTRL_EN BIT(0) 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#define EXYNOS7_EMBEDDED_COMBO_PHY_CDR_LOCK_STATUS 0x5e 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci/* Calibration for phy initialization */ 1762306a36Sopenharmony_cistatic const struct samsung_ufs_phy_cfg exynos7_pre_init_cfg[] = { 1862306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x00f, 0xfa, PWR_MODE_ANY), 1962306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x010, 0x82, PWR_MODE_ANY), 2062306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x011, 0x1e, PWR_MODE_ANY), 2162306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x017, 0x84, PWR_MODE_ANY), 2262306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x035, 0x58, PWR_MODE_ANY), 2362306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x036, 0x32, PWR_MODE_ANY), 2462306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x037, 0x40, PWR_MODE_ANY), 2562306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x03b, 0x83, PWR_MODE_ANY), 2662306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x042, 0x88, PWR_MODE_ANY), 2762306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x043, 0xa6, PWR_MODE_ANY), 2862306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x048, 0x74, PWR_MODE_ANY), 2962306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x04c, 0x5b, PWR_MODE_ANY), 3062306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x04d, 0x83, PWR_MODE_ANY), 3162306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x05c, 0x14, PWR_MODE_ANY), 3262306a36Sopenharmony_ci END_UFS_PHY_CFG 3362306a36Sopenharmony_ci}; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/* Calibration for HS mode series A/B */ 3662306a36Sopenharmony_cistatic const struct samsung_ufs_phy_cfg exynos7_pre_pwr_hs_cfg[] = { 3762306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x00f, 0xfa, PWR_MODE_HS_ANY), 3862306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x010, 0x82, PWR_MODE_HS_ANY), 3962306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x011, 0x1e, PWR_MODE_HS_ANY), 4062306a36Sopenharmony_ci /* Setting order: 1st(0x16, 2nd(0x15) */ 4162306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x016, 0xff, PWR_MODE_HS_ANY), 4262306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x015, 0x80, PWR_MODE_HS_ANY), 4362306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x017, 0x94, PWR_MODE_HS_ANY), 4462306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x036, 0x32, PWR_MODE_HS_ANY), 4562306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x037, 0x43, PWR_MODE_HS_ANY), 4662306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x038, 0x3f, PWR_MODE_HS_ANY), 4762306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x042, 0x88, PWR_MODE_HS_G2_SER_A), 4862306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x042, 0xbb, PWR_MODE_HS_G2_SER_B), 4962306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x043, 0xa6, PWR_MODE_HS_ANY), 5062306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x048, 0x74, PWR_MODE_HS_ANY), 5162306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x034, 0x35, PWR_MODE_HS_G2_SER_A), 5262306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x034, 0x36, PWR_MODE_HS_G2_SER_B), 5362306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x035, 0x5b, PWR_MODE_HS_G2_SER_A), 5462306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x035, 0x5c, PWR_MODE_HS_G2_SER_B), 5562306a36Sopenharmony_ci END_UFS_PHY_CFG 5662306a36Sopenharmony_ci}; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci/* Calibration for HS mode series A/B atfer PMC */ 5962306a36Sopenharmony_cistatic const struct samsung_ufs_phy_cfg exynos7_post_pwr_hs_cfg[] = { 6062306a36Sopenharmony_ci PHY_COMN_REG_CFG(0x015, 0x00, PWR_MODE_HS_ANY), 6162306a36Sopenharmony_ci PHY_TRSV_REG_CFG(0x04d, 0x83, PWR_MODE_HS_ANY), 6262306a36Sopenharmony_ci END_UFS_PHY_CFG 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistatic const struct samsung_ufs_phy_cfg *exynos7_ufs_phy_cfgs[CFG_TAG_MAX] = { 6662306a36Sopenharmony_ci [CFG_PRE_INIT] = exynos7_pre_init_cfg, 6762306a36Sopenharmony_ci [CFG_PRE_PWR_HS] = exynos7_pre_pwr_hs_cfg, 6862306a36Sopenharmony_ci [CFG_POST_PWR_HS] = exynos7_post_pwr_hs_cfg, 6962306a36Sopenharmony_ci}; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_cistatic const char * const exynos7_ufs_phy_clks[] = { 7262306a36Sopenharmony_ci "tx0_symbol_clk", "rx0_symbol_clk", "rx1_symbol_clk", "ref_clk", 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ciconst struct samsung_ufs_phy_drvdata exynos7_ufs_phy = { 7662306a36Sopenharmony_ci .cfgs = exynos7_ufs_phy_cfgs, 7762306a36Sopenharmony_ci .isol = { 7862306a36Sopenharmony_ci .offset = EXYNOS7_EMBEDDED_COMBO_PHY_CTRL, 7962306a36Sopenharmony_ci .mask = EXYNOS7_EMBEDDED_COMBO_PHY_CTRL_MASK, 8062306a36Sopenharmony_ci .en = EXYNOS7_EMBEDDED_COMBO_PHY_CTRL_EN, 8162306a36Sopenharmony_ci }, 8262306a36Sopenharmony_ci .clk_list = exynos7_ufs_phy_clks, 8362306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(exynos7_ufs_phy_clks), 8462306a36Sopenharmony_ci .cdr_lock_status_offset = EXYNOS7_EMBEDDED_COMBO_PHY_CDR_LOCK_STATUS, 8562306a36Sopenharmony_ci}; 86