162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Samsung Exynos SoC series PCIe PHY driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Phy provider for PCIe controller on Exynos SoC series
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright (C) 2017-2020 Samsung Electronics Co., Ltd.
862306a36Sopenharmony_ci * Jaehoon Chung <jh80.chung@samsung.com>
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/io.h>
1262306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1362306a36Sopenharmony_ci#include <linux/of_platform.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/phy/phy.h>
1662306a36Sopenharmony_ci#include <linux/regmap.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#define PCIE_PHY_OFFSET(x)		((x) * 0x4)
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci/* Sysreg FSYS register offsets and bits for Exynos5433 */
2162306a36Sopenharmony_ci#define PCIE_EXYNOS5433_PHY_MAC_RESET		0x0208
2262306a36Sopenharmony_ci#define PCIE_MAC_RESET_MASK			0xFF
2362306a36Sopenharmony_ci#define PCIE_MAC_RESET				BIT(4)
2462306a36Sopenharmony_ci#define PCIE_EXYNOS5433_PHY_L1SUB_CM_CON	0x1010
2562306a36Sopenharmony_ci#define PCIE_REFCLK_GATING_EN			BIT(0)
2662306a36Sopenharmony_ci#define PCIE_EXYNOS5433_PHY_COMMON_RESET	0x1020
2762306a36Sopenharmony_ci#define PCIE_PHY_RESET				BIT(0)
2862306a36Sopenharmony_ci#define PCIE_EXYNOS5433_PHY_GLOBAL_RESET	0x1040
2962306a36Sopenharmony_ci#define PCIE_GLOBAL_RESET			BIT(0)
3062306a36Sopenharmony_ci#define PCIE_REFCLK				BIT(1)
3162306a36Sopenharmony_ci#define PCIE_REFCLK_MASK			0x16
3262306a36Sopenharmony_ci#define PCIE_APP_REQ_EXIT_L1_MODE		BIT(5)
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci/* PMU PCIE PHY isolation control */
3562306a36Sopenharmony_ci#define EXYNOS5433_PMU_PCIE_PHY_OFFSET		0x730
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci/* For Exynos pcie phy */
3862306a36Sopenharmony_cistruct exynos_pcie_phy {
3962306a36Sopenharmony_ci	void __iomem *base;
4062306a36Sopenharmony_ci	struct regmap *pmureg;
4162306a36Sopenharmony_ci	struct regmap *fsysreg;
4262306a36Sopenharmony_ci};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistatic void exynos_pcie_phy_writel(void __iomem *base, u32 val, u32 offset)
4562306a36Sopenharmony_ci{
4662306a36Sopenharmony_ci	writel(val, base + offset);
4762306a36Sopenharmony_ci}
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci/* Exynos5433 specific functions */
5062306a36Sopenharmony_cistatic int exynos5433_pcie_phy_init(struct phy *phy)
5162306a36Sopenharmony_ci{
5262306a36Sopenharmony_ci	struct exynos_pcie_phy *ep = phy_get_drvdata(phy);
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	regmap_update_bits(ep->pmureg, EXYNOS5433_PMU_PCIE_PHY_OFFSET,
5562306a36Sopenharmony_ci			   BIT(0), 1);
5662306a36Sopenharmony_ci	regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_GLOBAL_RESET,
5762306a36Sopenharmony_ci			   PCIE_APP_REQ_EXIT_L1_MODE, 0);
5862306a36Sopenharmony_ci	regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_L1SUB_CM_CON,
5962306a36Sopenharmony_ci			   PCIE_REFCLK_GATING_EN, 0);
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	regmap_update_bits(ep->fsysreg,	PCIE_EXYNOS5433_PHY_COMMON_RESET,
6262306a36Sopenharmony_ci			   PCIE_PHY_RESET, 1);
6362306a36Sopenharmony_ci	regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_MAC_RESET,
6462306a36Sopenharmony_ci			   PCIE_MAC_RESET, 0);
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	/* PHY refclk 24MHz */
6762306a36Sopenharmony_ci	regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_GLOBAL_RESET,
6862306a36Sopenharmony_ci			   PCIE_REFCLK_MASK, PCIE_REFCLK);
6962306a36Sopenharmony_ci	regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_GLOBAL_RESET,
7062306a36Sopenharmony_ci			   PCIE_GLOBAL_RESET, 0);
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x11, PCIE_PHY_OFFSET(0x3));
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	/* band gap reference on */
7662306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0, PCIE_PHY_OFFSET(0x20));
7762306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0, PCIE_PHY_OFFSET(0x4b));
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	/* jitter tuning */
8062306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x34, PCIE_PHY_OFFSET(0x4));
8162306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x02, PCIE_PHY_OFFSET(0x7));
8262306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x41, PCIE_PHY_OFFSET(0x21));
8362306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x7F, PCIE_PHY_OFFSET(0x14));
8462306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0xC0, PCIE_PHY_OFFSET(0x15));
8562306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x61, PCIE_PHY_OFFSET(0x36));
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	/* D0 uninit.. */
8862306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x44, PCIE_PHY_OFFSET(0x3D));
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	/* 24MHz */
9162306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x94, PCIE_PHY_OFFSET(0x8));
9262306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0xA7, PCIE_PHY_OFFSET(0x9));
9362306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x93, PCIE_PHY_OFFSET(0xA));
9462306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x6B, PCIE_PHY_OFFSET(0xC));
9562306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0xA5, PCIE_PHY_OFFSET(0xF));
9662306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x34, PCIE_PHY_OFFSET(0x16));
9762306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0xA3, PCIE_PHY_OFFSET(0x17));
9862306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0xA7, PCIE_PHY_OFFSET(0x1A));
9962306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x71, PCIE_PHY_OFFSET(0x23));
10062306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x4C, PCIE_PHY_OFFSET(0x24));
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x0E, PCIE_PHY_OFFSET(0x26));
10362306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x14, PCIE_PHY_OFFSET(0x7));
10462306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x48, PCIE_PHY_OFFSET(0x43));
10562306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x44, PCIE_PHY_OFFSET(0x44));
10662306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x03, PCIE_PHY_OFFSET(0x45));
10762306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0xA7, PCIE_PHY_OFFSET(0x48));
10862306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x13, PCIE_PHY_OFFSET(0x54));
10962306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0x04, PCIE_PHY_OFFSET(0x31));
11062306a36Sopenharmony_ci	exynos_pcie_phy_writel(ep->base, 0, PCIE_PHY_OFFSET(0x32));
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_COMMON_RESET,
11362306a36Sopenharmony_ci			   PCIE_PHY_RESET, 0);
11462306a36Sopenharmony_ci	regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_MAC_RESET,
11562306a36Sopenharmony_ci			   PCIE_MAC_RESET_MASK, PCIE_MAC_RESET);
11662306a36Sopenharmony_ci	return 0;
11762306a36Sopenharmony_ci}
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic int exynos5433_pcie_phy_exit(struct phy *phy)
12062306a36Sopenharmony_ci{
12162306a36Sopenharmony_ci	struct exynos_pcie_phy *ep = phy_get_drvdata(phy);
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_L1SUB_CM_CON,
12462306a36Sopenharmony_ci			   PCIE_REFCLK_GATING_EN, PCIE_REFCLK_GATING_EN);
12562306a36Sopenharmony_ci	regmap_update_bits(ep->pmureg, EXYNOS5433_PMU_PCIE_PHY_OFFSET,
12662306a36Sopenharmony_ci			   BIT(0), 0);
12762306a36Sopenharmony_ci	return 0;
12862306a36Sopenharmony_ci}
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic const struct phy_ops exynos5433_phy_ops = {
13162306a36Sopenharmony_ci	.init		= exynos5433_pcie_phy_init,
13262306a36Sopenharmony_ci	.exit		= exynos5433_pcie_phy_exit,
13362306a36Sopenharmony_ci	.owner		= THIS_MODULE,
13462306a36Sopenharmony_ci};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cistatic const struct of_device_id exynos_pcie_phy_match[] = {
13762306a36Sopenharmony_ci	{
13862306a36Sopenharmony_ci		.compatible = "samsung,exynos5433-pcie-phy",
13962306a36Sopenharmony_ci	},
14062306a36Sopenharmony_ci	{},
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic int exynos_pcie_phy_probe(struct platform_device *pdev)
14462306a36Sopenharmony_ci{
14562306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
14662306a36Sopenharmony_ci	struct exynos_pcie_phy *exynos_phy;
14762306a36Sopenharmony_ci	struct phy *generic_phy;
14862306a36Sopenharmony_ci	struct phy_provider *phy_provider;
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	exynos_phy = devm_kzalloc(dev, sizeof(*exynos_phy), GFP_KERNEL);
15162306a36Sopenharmony_ci	if (!exynos_phy)
15262306a36Sopenharmony_ci		return -ENOMEM;
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	exynos_phy->base = devm_platform_ioremap_resource(pdev, 0);
15562306a36Sopenharmony_ci	if (IS_ERR(exynos_phy->base))
15662306a36Sopenharmony_ci		return PTR_ERR(exynos_phy->base);
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	exynos_phy->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
15962306a36Sopenharmony_ci							"samsung,pmu-syscon");
16062306a36Sopenharmony_ci	if (IS_ERR(exynos_phy->pmureg)) {
16162306a36Sopenharmony_ci		dev_err(&pdev->dev, "PMU regmap lookup failed.\n");
16262306a36Sopenharmony_ci		return PTR_ERR(exynos_phy->pmureg);
16362306a36Sopenharmony_ci	}
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	exynos_phy->fsysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
16662306a36Sopenharmony_ci							 "samsung,fsys-sysreg");
16762306a36Sopenharmony_ci	if (IS_ERR(exynos_phy->fsysreg)) {
16862306a36Sopenharmony_ci		dev_err(&pdev->dev, "FSYS sysreg regmap lookup failed.\n");
16962306a36Sopenharmony_ci		return PTR_ERR(exynos_phy->fsysreg);
17062306a36Sopenharmony_ci	}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	generic_phy = devm_phy_create(dev, dev->of_node, &exynos5433_phy_ops);
17362306a36Sopenharmony_ci	if (IS_ERR(generic_phy)) {
17462306a36Sopenharmony_ci		dev_err(dev, "failed to create PHY\n");
17562306a36Sopenharmony_ci		return PTR_ERR(generic_phy);
17662306a36Sopenharmony_ci	}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	phy_set_drvdata(generic_phy, exynos_phy);
17962306a36Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
18262306a36Sopenharmony_ci}
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_cistatic struct platform_driver exynos_pcie_phy_driver = {
18562306a36Sopenharmony_ci	.probe	= exynos_pcie_phy_probe,
18662306a36Sopenharmony_ci	.driver = {
18762306a36Sopenharmony_ci		.of_match_table	= exynos_pcie_phy_match,
18862306a36Sopenharmony_ci		.name		= "exynos_pcie_phy",
18962306a36Sopenharmony_ci		.suppress_bind_attrs = true,
19062306a36Sopenharmony_ci	}
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_cibuiltin_platform_driver(exynos_pcie_phy_driver);
193