162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Rockchip MIPI RX Innosilicon DPHY driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2021 Fuzhou Rockchip Electronics Co., Ltd. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/bitfield.h> 962306a36Sopenharmony_ci#include <linux/clk.h> 1062306a36Sopenharmony_ci#include <linux/delay.h> 1162306a36Sopenharmony_ci#include <linux/io.h> 1262306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/of.h> 1562306a36Sopenharmony_ci#include <linux/of_platform.h> 1662306a36Sopenharmony_ci#include <linux/phy/phy.h> 1762306a36Sopenharmony_ci#include <linux/phy/phy-mipi-dphy.h> 1862306a36Sopenharmony_ci#include <linux/platform_device.h> 1962306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2062306a36Sopenharmony_ci#include <linux/regmap.h> 2162306a36Sopenharmony_ci#include <linux/reset.h> 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci/* GRF */ 2462306a36Sopenharmony_ci#define RK1808_GRF_PD_VI_CON_OFFSET 0x0430 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define RK3326_GRF_PD_VI_CON_OFFSET 0x0430 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define RK3368_GRF_SOC_CON6_OFFSET 0x0418 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define RK3568_GRF_VI_CON0 0x0340 3162306a36Sopenharmony_ci#define RK3568_GRF_VI_CON1 0x0344 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci/* PHY */ 3462306a36Sopenharmony_ci#define CSIDPHY_CTRL_LANE_ENABLE 0x00 3562306a36Sopenharmony_ci#define CSIDPHY_CTRL_LANE_ENABLE_CK BIT(6) 3662306a36Sopenharmony_ci#define CSIDPHY_CTRL_LANE_ENABLE_MASK GENMASK(5, 2) 3762306a36Sopenharmony_ci#define CSIDPHY_CTRL_LANE_ENABLE_UNDEFINED BIT(0) 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci/* not present on all variants */ 4062306a36Sopenharmony_ci#define CSIDPHY_CTRL_PWRCTL 0x04 4162306a36Sopenharmony_ci#define CSIDPHY_CTRL_PWRCTL_UNDEFINED GENMASK(7, 5) 4262306a36Sopenharmony_ci#define CSIDPHY_CTRL_PWRCTL_SYNCRST BIT(2) 4362306a36Sopenharmony_ci#define CSIDPHY_CTRL_PWRCTL_LDO_PD BIT(1) 4462306a36Sopenharmony_ci#define CSIDPHY_CTRL_PWRCTL_PLL_PD BIT(0) 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define CSIDPHY_CTRL_DIG_RST 0x80 4762306a36Sopenharmony_ci#define CSIDPHY_CTRL_DIG_RST_UNDEFINED 0x1e 4862306a36Sopenharmony_ci#define CSIDPHY_CTRL_DIG_RST_RESET BIT(0) 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci/* offset after ths_settle_offset */ 5162306a36Sopenharmony_ci#define CSIDPHY_CLK_THS_SETTLE 0 5262306a36Sopenharmony_ci#define CSIDPHY_LANE_THS_SETTLE(n) (((n) + 1) * 0x80) 5362306a36Sopenharmony_ci#define CSIDPHY_THS_SETTLE_MASK GENMASK(6, 0) 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/* offset after calib_offset */ 5662306a36Sopenharmony_ci#define CSIDPHY_CLK_CALIB_EN 0 5762306a36Sopenharmony_ci#define CSIDPHY_LANE_CALIB_EN(n) (((n) + 1) * 0x80) 5862306a36Sopenharmony_ci#define CSIDPHY_CALIB_EN BIT(7) 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci/* Configure the count time of the THS-SETTLE by protocol. */ 6162306a36Sopenharmony_ci#define RK1808_CSIDPHY_CLK_WR_THS_SETTLE 0x160 6262306a36Sopenharmony_ci#define RK3326_CSIDPHY_CLK_WR_THS_SETTLE 0x100 6362306a36Sopenharmony_ci#define RK3368_CSIDPHY_CLK_WR_THS_SETTLE 0x100 6462306a36Sopenharmony_ci#define RK3568_CSIDPHY_CLK_WR_THS_SETTLE 0x160 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci/* Calibration reception enable */ 6762306a36Sopenharmony_ci#define RK1808_CSIDPHY_CLK_CALIB_EN 0x168 6862306a36Sopenharmony_ci#define RK3568_CSIDPHY_CLK_CALIB_EN 0x168 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci/* 7162306a36Sopenharmony_ci * The higher 16-bit of this register is used for write protection 7262306a36Sopenharmony_ci * only if BIT(x + 16) set to 1 the BIT(x) can be written. 7362306a36Sopenharmony_ci */ 7462306a36Sopenharmony_ci#define HIWORD_UPDATE(val, mask, shift) \ 7562306a36Sopenharmony_ci ((val) << (shift) | (mask) << ((shift) + 16)) 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci#define HZ_TO_MHZ(freq) div_u64(freq, 1000 * 1000) 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cienum dphy_reg_id { 8062306a36Sopenharmony_ci /* rk1808 & rk3326 */ 8162306a36Sopenharmony_ci GRF_DPHY_CSIPHY_FORCERXMODE, 8262306a36Sopenharmony_ci GRF_DPHY_CSIPHY_CLKLANE_EN, 8362306a36Sopenharmony_ci GRF_DPHY_CSIPHY_DATALANE_EN, 8462306a36Sopenharmony_ci}; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistruct dphy_reg { 8762306a36Sopenharmony_ci u32 offset; 8862306a36Sopenharmony_ci u32 mask; 8962306a36Sopenharmony_ci u32 shift; 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci#define PHY_REG(_offset, _width, _shift) \ 9362306a36Sopenharmony_ci { .offset = _offset, .mask = BIT(_width) - 1, .shift = _shift, } 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic const struct dphy_reg rk1808_grf_dphy_regs[] = { 9662306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_FORCERXMODE] = PHY_REG(RK1808_GRF_PD_VI_CON_OFFSET, 4, 0), 9762306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_CLKLANE_EN] = PHY_REG(RK1808_GRF_PD_VI_CON_OFFSET, 1, 8), 9862306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_DATALANE_EN] = PHY_REG(RK1808_GRF_PD_VI_CON_OFFSET, 4, 4), 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic const struct dphy_reg rk3326_grf_dphy_regs[] = { 10262306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_FORCERXMODE] = PHY_REG(RK3326_GRF_PD_VI_CON_OFFSET, 4, 0), 10362306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_CLKLANE_EN] = PHY_REG(RK3326_GRF_PD_VI_CON_OFFSET, 1, 8), 10462306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_DATALANE_EN] = PHY_REG(RK3326_GRF_PD_VI_CON_OFFSET, 4, 4), 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic const struct dphy_reg rk3368_grf_dphy_regs[] = { 10862306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_FORCERXMODE] = PHY_REG(RK3368_GRF_SOC_CON6_OFFSET, 4, 8), 10962306a36Sopenharmony_ci}; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic const struct dphy_reg rk3568_grf_dphy_regs[] = { 11262306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_FORCERXMODE] = PHY_REG(RK3568_GRF_VI_CON0, 4, 0), 11362306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_DATALANE_EN] = PHY_REG(RK3568_GRF_VI_CON0, 4, 4), 11462306a36Sopenharmony_ci [GRF_DPHY_CSIPHY_CLKLANE_EN] = PHY_REG(RK3568_GRF_VI_CON0, 1, 8), 11562306a36Sopenharmony_ci}; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistruct hsfreq_range { 11862306a36Sopenharmony_ci u32 range_h; 11962306a36Sopenharmony_ci u8 cfg_bit; 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistruct dphy_drv_data { 12362306a36Sopenharmony_ci int pwrctl_offset; 12462306a36Sopenharmony_ci int ths_settle_offset; 12562306a36Sopenharmony_ci int calib_offset; 12662306a36Sopenharmony_ci const struct hsfreq_range *hsfreq_ranges; 12762306a36Sopenharmony_ci int num_hsfreq_ranges; 12862306a36Sopenharmony_ci const struct dphy_reg *grf_regs; 12962306a36Sopenharmony_ci}; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistruct rockchip_inno_csidphy { 13262306a36Sopenharmony_ci struct device *dev; 13362306a36Sopenharmony_ci void __iomem *phy_base; 13462306a36Sopenharmony_ci struct clk *pclk; 13562306a36Sopenharmony_ci struct regmap *grf; 13662306a36Sopenharmony_ci struct reset_control *rst; 13762306a36Sopenharmony_ci const struct dphy_drv_data *drv_data; 13862306a36Sopenharmony_ci struct phy_configure_opts_mipi_dphy config; 13962306a36Sopenharmony_ci u8 hsfreq; 14062306a36Sopenharmony_ci}; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_cistatic inline void write_grf_reg(struct rockchip_inno_csidphy *priv, 14362306a36Sopenharmony_ci int index, u8 value) 14462306a36Sopenharmony_ci{ 14562306a36Sopenharmony_ci const struct dphy_drv_data *drv_data = priv->drv_data; 14662306a36Sopenharmony_ci const struct dphy_reg *reg = &drv_data->grf_regs[index]; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci if (reg->offset) 14962306a36Sopenharmony_ci regmap_write(priv->grf, reg->offset, 15062306a36Sopenharmony_ci HIWORD_UPDATE(value, reg->mask, reg->shift)); 15162306a36Sopenharmony_ci} 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci/* These tables must be sorted by .range_h ascending. */ 15462306a36Sopenharmony_cistatic const struct hsfreq_range rk1808_mipidphy_hsfreq_ranges[] = { 15562306a36Sopenharmony_ci { 109, 0x02}, { 149, 0x03}, { 199, 0x06}, { 249, 0x06}, 15662306a36Sopenharmony_ci { 299, 0x06}, { 399, 0x08}, { 499, 0x0b}, { 599, 0x0e}, 15762306a36Sopenharmony_ci { 699, 0x10}, { 799, 0x12}, { 999, 0x16}, {1199, 0x1e}, 15862306a36Sopenharmony_ci {1399, 0x23}, {1599, 0x2d}, {1799, 0x32}, {1999, 0x37}, 15962306a36Sopenharmony_ci {2199, 0x3c}, {2399, 0x41}, {2499, 0x46} 16062306a36Sopenharmony_ci}; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic const struct hsfreq_range rk3326_mipidphy_hsfreq_ranges[] = { 16362306a36Sopenharmony_ci { 109, 0x00}, { 149, 0x01}, { 199, 0x02}, { 249, 0x03}, 16462306a36Sopenharmony_ci { 299, 0x04}, { 399, 0x05}, { 499, 0x06}, { 599, 0x07}, 16562306a36Sopenharmony_ci { 699, 0x08}, { 799, 0x09}, { 899, 0x0a}, {1099, 0x0b}, 16662306a36Sopenharmony_ci {1249, 0x0c}, {1349, 0x0d}, {1500, 0x0e} 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic const struct hsfreq_range rk3368_mipidphy_hsfreq_ranges[] = { 17062306a36Sopenharmony_ci { 109, 0x00}, { 149, 0x01}, { 199, 0x02}, { 249, 0x03}, 17162306a36Sopenharmony_ci { 299, 0x04}, { 399, 0x05}, { 499, 0x06}, { 599, 0x07}, 17262306a36Sopenharmony_ci { 699, 0x08}, { 799, 0x09}, { 899, 0x0a}, {1099, 0x0b}, 17362306a36Sopenharmony_ci {1249, 0x0c}, {1349, 0x0d}, {1500, 0x0e} 17462306a36Sopenharmony_ci}; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic void rockchip_inno_csidphy_ths_settle(struct rockchip_inno_csidphy *priv, 17762306a36Sopenharmony_ci int hsfreq, int offset) 17862306a36Sopenharmony_ci{ 17962306a36Sopenharmony_ci const struct dphy_drv_data *drv_data = priv->drv_data; 18062306a36Sopenharmony_ci u32 val; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci val = readl(priv->phy_base + drv_data->ths_settle_offset + offset); 18362306a36Sopenharmony_ci val &= ~CSIDPHY_THS_SETTLE_MASK; 18462306a36Sopenharmony_ci val |= hsfreq; 18562306a36Sopenharmony_ci writel(val, priv->phy_base + drv_data->ths_settle_offset + offset); 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic int rockchip_inno_csidphy_configure(struct phy *phy, 18962306a36Sopenharmony_ci union phy_configure_opts *opts) 19062306a36Sopenharmony_ci{ 19162306a36Sopenharmony_ci struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy); 19262306a36Sopenharmony_ci const struct dphy_drv_data *drv_data = priv->drv_data; 19362306a36Sopenharmony_ci struct phy_configure_opts_mipi_dphy *config = &opts->mipi_dphy; 19462306a36Sopenharmony_ci unsigned int hsfreq = 0; 19562306a36Sopenharmony_ci unsigned int i; 19662306a36Sopenharmony_ci u64 data_rate_mbps; 19762306a36Sopenharmony_ci int ret; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci /* pass with phy_mipi_dphy_get_default_config (with pixel rate?) */ 20062306a36Sopenharmony_ci ret = phy_mipi_dphy_config_validate(config); 20162306a36Sopenharmony_ci if (ret) 20262306a36Sopenharmony_ci return ret; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci data_rate_mbps = HZ_TO_MHZ(config->hs_clk_rate); 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci dev_dbg(priv->dev, "lanes %d - data_rate_mbps %llu\n", 20762306a36Sopenharmony_ci config->lanes, data_rate_mbps); 20862306a36Sopenharmony_ci for (i = 0; i < drv_data->num_hsfreq_ranges; i++) { 20962306a36Sopenharmony_ci if (drv_data->hsfreq_ranges[i].range_h >= data_rate_mbps) { 21062306a36Sopenharmony_ci hsfreq = drv_data->hsfreq_ranges[i].cfg_bit; 21162306a36Sopenharmony_ci break; 21262306a36Sopenharmony_ci } 21362306a36Sopenharmony_ci } 21462306a36Sopenharmony_ci if (!hsfreq) 21562306a36Sopenharmony_ci return -EINVAL; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci priv->hsfreq = hsfreq; 21862306a36Sopenharmony_ci priv->config = *config; 21962306a36Sopenharmony_ci return 0; 22062306a36Sopenharmony_ci} 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic int rockchip_inno_csidphy_power_on(struct phy *phy) 22362306a36Sopenharmony_ci{ 22462306a36Sopenharmony_ci struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy); 22562306a36Sopenharmony_ci const struct dphy_drv_data *drv_data = priv->drv_data; 22662306a36Sopenharmony_ci u64 data_rate_mbps = HZ_TO_MHZ(priv->config.hs_clk_rate); 22762306a36Sopenharmony_ci u32 val; 22862306a36Sopenharmony_ci int ret, i; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci ret = clk_enable(priv->pclk); 23162306a36Sopenharmony_ci if (ret < 0) 23262306a36Sopenharmony_ci return ret; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci ret = pm_runtime_resume_and_get(priv->dev); 23562306a36Sopenharmony_ci if (ret < 0) { 23662306a36Sopenharmony_ci clk_disable(priv->pclk); 23762306a36Sopenharmony_ci return ret; 23862306a36Sopenharmony_ci } 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci /* phy start */ 24162306a36Sopenharmony_ci if (drv_data->pwrctl_offset >= 0) 24262306a36Sopenharmony_ci writel(CSIDPHY_CTRL_PWRCTL_UNDEFINED | 24362306a36Sopenharmony_ci CSIDPHY_CTRL_PWRCTL_SYNCRST, 24462306a36Sopenharmony_ci priv->phy_base + drv_data->pwrctl_offset); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci /* set data lane num and enable clock lane */ 24762306a36Sopenharmony_ci val = FIELD_PREP(CSIDPHY_CTRL_LANE_ENABLE_MASK, GENMASK(priv->config.lanes - 1, 0)) | 24862306a36Sopenharmony_ci FIELD_PREP(CSIDPHY_CTRL_LANE_ENABLE_CK, 1) | 24962306a36Sopenharmony_ci FIELD_PREP(CSIDPHY_CTRL_LANE_ENABLE_UNDEFINED, 1); 25062306a36Sopenharmony_ci writel(val, priv->phy_base + CSIDPHY_CTRL_LANE_ENABLE); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci /* Reset dphy analog part */ 25362306a36Sopenharmony_ci if (drv_data->pwrctl_offset >= 0) 25462306a36Sopenharmony_ci writel(CSIDPHY_CTRL_PWRCTL_UNDEFINED, 25562306a36Sopenharmony_ci priv->phy_base + drv_data->pwrctl_offset); 25662306a36Sopenharmony_ci usleep_range(500, 1000); 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci /* Reset dphy digital part */ 25962306a36Sopenharmony_ci writel(CSIDPHY_CTRL_DIG_RST_UNDEFINED, 26062306a36Sopenharmony_ci priv->phy_base + CSIDPHY_CTRL_DIG_RST); 26162306a36Sopenharmony_ci writel(CSIDPHY_CTRL_DIG_RST_UNDEFINED + CSIDPHY_CTRL_DIG_RST_RESET, 26262306a36Sopenharmony_ci priv->phy_base + CSIDPHY_CTRL_DIG_RST); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci /* not into receive mode/wait stopstate */ 26562306a36Sopenharmony_ci write_grf_reg(priv, GRF_DPHY_CSIPHY_FORCERXMODE, 0x0); 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci /* enable calibration */ 26862306a36Sopenharmony_ci if (data_rate_mbps > 1500 && drv_data->calib_offset >= 0) { 26962306a36Sopenharmony_ci writel(CSIDPHY_CALIB_EN, 27062306a36Sopenharmony_ci priv->phy_base + drv_data->calib_offset + 27162306a36Sopenharmony_ci CSIDPHY_CLK_CALIB_EN); 27262306a36Sopenharmony_ci for (i = 0; i < priv->config.lanes; i++) 27362306a36Sopenharmony_ci writel(CSIDPHY_CALIB_EN, 27462306a36Sopenharmony_ci priv->phy_base + drv_data->calib_offset + 27562306a36Sopenharmony_ci CSIDPHY_LANE_CALIB_EN(i)); 27662306a36Sopenharmony_ci } 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci rockchip_inno_csidphy_ths_settle(priv, priv->hsfreq, 27962306a36Sopenharmony_ci CSIDPHY_CLK_THS_SETTLE); 28062306a36Sopenharmony_ci for (i = 0; i < priv->config.lanes; i++) 28162306a36Sopenharmony_ci rockchip_inno_csidphy_ths_settle(priv, priv->hsfreq, 28262306a36Sopenharmony_ci CSIDPHY_LANE_THS_SETTLE(i)); 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci write_grf_reg(priv, GRF_DPHY_CSIPHY_CLKLANE_EN, 0x1); 28562306a36Sopenharmony_ci write_grf_reg(priv, GRF_DPHY_CSIPHY_DATALANE_EN, 28662306a36Sopenharmony_ci GENMASK(priv->config.lanes - 1, 0)); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci return 0; 28962306a36Sopenharmony_ci} 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_cistatic int rockchip_inno_csidphy_power_off(struct phy *phy) 29262306a36Sopenharmony_ci{ 29362306a36Sopenharmony_ci struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy); 29462306a36Sopenharmony_ci const struct dphy_drv_data *drv_data = priv->drv_data; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci /* disable all lanes */ 29762306a36Sopenharmony_ci writel(CSIDPHY_CTRL_LANE_ENABLE_UNDEFINED, 29862306a36Sopenharmony_ci priv->phy_base + CSIDPHY_CTRL_LANE_ENABLE); 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci /* disable pll and ldo */ 30162306a36Sopenharmony_ci if (drv_data->pwrctl_offset >= 0) 30262306a36Sopenharmony_ci writel(CSIDPHY_CTRL_PWRCTL_UNDEFINED | 30362306a36Sopenharmony_ci CSIDPHY_CTRL_PWRCTL_LDO_PD | 30462306a36Sopenharmony_ci CSIDPHY_CTRL_PWRCTL_PLL_PD, 30562306a36Sopenharmony_ci priv->phy_base + drv_data->pwrctl_offset); 30662306a36Sopenharmony_ci usleep_range(500, 1000); 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci pm_runtime_put(priv->dev); 30962306a36Sopenharmony_ci clk_disable(priv->pclk); 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci return 0; 31262306a36Sopenharmony_ci} 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_cistatic int rockchip_inno_csidphy_init(struct phy *phy) 31562306a36Sopenharmony_ci{ 31662306a36Sopenharmony_ci struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy); 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci return clk_prepare(priv->pclk); 31962306a36Sopenharmony_ci} 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_cistatic int rockchip_inno_csidphy_exit(struct phy *phy) 32262306a36Sopenharmony_ci{ 32362306a36Sopenharmony_ci struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy); 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci clk_unprepare(priv->pclk); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci return 0; 32862306a36Sopenharmony_ci} 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic const struct phy_ops rockchip_inno_csidphy_ops = { 33162306a36Sopenharmony_ci .power_on = rockchip_inno_csidphy_power_on, 33262306a36Sopenharmony_ci .power_off = rockchip_inno_csidphy_power_off, 33362306a36Sopenharmony_ci .init = rockchip_inno_csidphy_init, 33462306a36Sopenharmony_ci .exit = rockchip_inno_csidphy_exit, 33562306a36Sopenharmony_ci .configure = rockchip_inno_csidphy_configure, 33662306a36Sopenharmony_ci .owner = THIS_MODULE, 33762306a36Sopenharmony_ci}; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_cistatic const struct dphy_drv_data rk1808_mipidphy_drv_data = { 34062306a36Sopenharmony_ci .pwrctl_offset = -1, 34162306a36Sopenharmony_ci .ths_settle_offset = RK1808_CSIDPHY_CLK_WR_THS_SETTLE, 34262306a36Sopenharmony_ci .calib_offset = RK1808_CSIDPHY_CLK_CALIB_EN, 34362306a36Sopenharmony_ci .hsfreq_ranges = rk1808_mipidphy_hsfreq_ranges, 34462306a36Sopenharmony_ci .num_hsfreq_ranges = ARRAY_SIZE(rk1808_mipidphy_hsfreq_ranges), 34562306a36Sopenharmony_ci .grf_regs = rk1808_grf_dphy_regs, 34662306a36Sopenharmony_ci}; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_cistatic const struct dphy_drv_data rk3326_mipidphy_drv_data = { 34962306a36Sopenharmony_ci .pwrctl_offset = CSIDPHY_CTRL_PWRCTL, 35062306a36Sopenharmony_ci .ths_settle_offset = RK3326_CSIDPHY_CLK_WR_THS_SETTLE, 35162306a36Sopenharmony_ci .calib_offset = -1, 35262306a36Sopenharmony_ci .hsfreq_ranges = rk3326_mipidphy_hsfreq_ranges, 35362306a36Sopenharmony_ci .num_hsfreq_ranges = ARRAY_SIZE(rk3326_mipidphy_hsfreq_ranges), 35462306a36Sopenharmony_ci .grf_regs = rk3326_grf_dphy_regs, 35562306a36Sopenharmony_ci}; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_cistatic const struct dphy_drv_data rk3368_mipidphy_drv_data = { 35862306a36Sopenharmony_ci .pwrctl_offset = CSIDPHY_CTRL_PWRCTL, 35962306a36Sopenharmony_ci .ths_settle_offset = RK3368_CSIDPHY_CLK_WR_THS_SETTLE, 36062306a36Sopenharmony_ci .calib_offset = -1, 36162306a36Sopenharmony_ci .hsfreq_ranges = rk3368_mipidphy_hsfreq_ranges, 36262306a36Sopenharmony_ci .num_hsfreq_ranges = ARRAY_SIZE(rk3368_mipidphy_hsfreq_ranges), 36362306a36Sopenharmony_ci .grf_regs = rk3368_grf_dphy_regs, 36462306a36Sopenharmony_ci}; 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_cistatic const struct dphy_drv_data rk3568_mipidphy_drv_data = { 36762306a36Sopenharmony_ci .pwrctl_offset = -1, 36862306a36Sopenharmony_ci .ths_settle_offset = RK3568_CSIDPHY_CLK_WR_THS_SETTLE, 36962306a36Sopenharmony_ci .calib_offset = RK3568_CSIDPHY_CLK_CALIB_EN, 37062306a36Sopenharmony_ci .hsfreq_ranges = rk1808_mipidphy_hsfreq_ranges, 37162306a36Sopenharmony_ci .num_hsfreq_ranges = ARRAY_SIZE(rk1808_mipidphy_hsfreq_ranges), 37262306a36Sopenharmony_ci .grf_regs = rk3568_grf_dphy_regs, 37362306a36Sopenharmony_ci}; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_cistatic const struct of_device_id rockchip_inno_csidphy_match_id[] = { 37662306a36Sopenharmony_ci { 37762306a36Sopenharmony_ci .compatible = "rockchip,px30-csi-dphy", 37862306a36Sopenharmony_ci .data = &rk3326_mipidphy_drv_data, 37962306a36Sopenharmony_ci }, 38062306a36Sopenharmony_ci { 38162306a36Sopenharmony_ci .compatible = "rockchip,rk1808-csi-dphy", 38262306a36Sopenharmony_ci .data = &rk1808_mipidphy_drv_data, 38362306a36Sopenharmony_ci }, 38462306a36Sopenharmony_ci { 38562306a36Sopenharmony_ci .compatible = "rockchip,rk3326-csi-dphy", 38662306a36Sopenharmony_ci .data = &rk3326_mipidphy_drv_data, 38762306a36Sopenharmony_ci }, 38862306a36Sopenharmony_ci { 38962306a36Sopenharmony_ci .compatible = "rockchip,rk3368-csi-dphy", 39062306a36Sopenharmony_ci .data = &rk3368_mipidphy_drv_data, 39162306a36Sopenharmony_ci }, 39262306a36Sopenharmony_ci { 39362306a36Sopenharmony_ci .compatible = "rockchip,rk3568-csi-dphy", 39462306a36Sopenharmony_ci .data = &rk3568_mipidphy_drv_data, 39562306a36Sopenharmony_ci }, 39662306a36Sopenharmony_ci {} 39762306a36Sopenharmony_ci}; 39862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, rockchip_inno_csidphy_match_id); 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_cistatic int rockchip_inno_csidphy_probe(struct platform_device *pdev) 40162306a36Sopenharmony_ci{ 40262306a36Sopenharmony_ci struct rockchip_inno_csidphy *priv; 40362306a36Sopenharmony_ci struct device *dev = &pdev->dev; 40462306a36Sopenharmony_ci struct phy_provider *phy_provider; 40562306a36Sopenharmony_ci struct phy *phy; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 40862306a36Sopenharmony_ci if (!priv) 40962306a36Sopenharmony_ci return -ENOMEM; 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci priv->dev = dev; 41262306a36Sopenharmony_ci platform_set_drvdata(pdev, priv); 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci priv->drv_data = of_device_get_match_data(dev); 41562306a36Sopenharmony_ci if (!priv->drv_data) { 41662306a36Sopenharmony_ci dev_err(dev, "Can't find device data\n"); 41762306a36Sopenharmony_ci return -ENODEV; 41862306a36Sopenharmony_ci } 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci priv->grf = syscon_regmap_lookup_by_phandle(dev->of_node, 42162306a36Sopenharmony_ci "rockchip,grf"); 42262306a36Sopenharmony_ci if (IS_ERR(priv->grf)) { 42362306a36Sopenharmony_ci dev_err(dev, "Can't find GRF syscon\n"); 42462306a36Sopenharmony_ci return PTR_ERR(priv->grf); 42562306a36Sopenharmony_ci } 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci priv->phy_base = devm_platform_ioremap_resource(pdev, 0); 42862306a36Sopenharmony_ci if (IS_ERR(priv->phy_base)) 42962306a36Sopenharmony_ci return PTR_ERR(priv->phy_base); 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci priv->pclk = devm_clk_get(dev, "pclk"); 43262306a36Sopenharmony_ci if (IS_ERR(priv->pclk)) { 43362306a36Sopenharmony_ci dev_err(dev, "failed to get pclk\n"); 43462306a36Sopenharmony_ci return PTR_ERR(priv->pclk); 43562306a36Sopenharmony_ci } 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci priv->rst = devm_reset_control_get(dev, "apb"); 43862306a36Sopenharmony_ci if (IS_ERR(priv->rst)) { 43962306a36Sopenharmony_ci dev_err(dev, "failed to get system reset control\n"); 44062306a36Sopenharmony_ci return PTR_ERR(priv->rst); 44162306a36Sopenharmony_ci } 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci phy = devm_phy_create(dev, NULL, &rockchip_inno_csidphy_ops); 44462306a36Sopenharmony_ci if (IS_ERR(phy)) { 44562306a36Sopenharmony_ci dev_err(dev, "failed to create phy\n"); 44662306a36Sopenharmony_ci return PTR_ERR(phy); 44762306a36Sopenharmony_ci } 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci phy_set_drvdata(phy, priv); 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 45262306a36Sopenharmony_ci if (IS_ERR(phy_provider)) { 45362306a36Sopenharmony_ci dev_err(dev, "failed to register phy provider\n"); 45462306a36Sopenharmony_ci return PTR_ERR(phy_provider); 45562306a36Sopenharmony_ci } 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci pm_runtime_enable(dev); 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci return 0; 46062306a36Sopenharmony_ci} 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_cistatic void rockchip_inno_csidphy_remove(struct platform_device *pdev) 46362306a36Sopenharmony_ci{ 46462306a36Sopenharmony_ci struct rockchip_inno_csidphy *priv = platform_get_drvdata(pdev); 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci pm_runtime_disable(priv->dev); 46762306a36Sopenharmony_ci} 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_cistatic struct platform_driver rockchip_inno_csidphy_driver = { 47062306a36Sopenharmony_ci .driver = { 47162306a36Sopenharmony_ci .name = "rockchip-inno-csidphy", 47262306a36Sopenharmony_ci .of_match_table = rockchip_inno_csidphy_match_id, 47362306a36Sopenharmony_ci }, 47462306a36Sopenharmony_ci .probe = rockchip_inno_csidphy_probe, 47562306a36Sopenharmony_ci .remove_new = rockchip_inno_csidphy_remove, 47662306a36Sopenharmony_ci}; 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_cimodule_platform_driver(rockchip_inno_csidphy_driver); 47962306a36Sopenharmony_ciMODULE_AUTHOR("Heiko Stuebner <heiko.stuebner@theobroma-systems.com>"); 48062306a36Sopenharmony_ciMODULE_DESCRIPTION("Rockchip MIPI Innosilicon CSI-DPHY driver"); 48162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 482