162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Rockchip DP PHY driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2016 FuZhou Rockchip Co., Ltd.
662306a36Sopenharmony_ci * Author: Yakir Yang <ykk@@rock-chips.com>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/clk.h>
1062306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/phy/phy.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/regmap.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#define GRF_SOC_CON12                           0x0274
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define GRF_EDP_REF_CLK_SEL_INTER_HIWORD_MASK   BIT(20)
2062306a36Sopenharmony_ci#define GRF_EDP_REF_CLK_SEL_INTER               BIT(4)
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define GRF_EDP_PHY_SIDDQ_HIWORD_MASK           BIT(21)
2362306a36Sopenharmony_ci#define GRF_EDP_PHY_SIDDQ_ON                    0
2462306a36Sopenharmony_ci#define GRF_EDP_PHY_SIDDQ_OFF                   BIT(5)
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cistruct rockchip_dp_phy {
2762306a36Sopenharmony_ci	struct device  *dev;
2862306a36Sopenharmony_ci	struct regmap  *grf;
2962306a36Sopenharmony_ci	struct clk     *phy_24m;
3062306a36Sopenharmony_ci};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic int rockchip_set_phy_state(struct phy *phy, bool enable)
3362306a36Sopenharmony_ci{
3462306a36Sopenharmony_ci	struct rockchip_dp_phy *dp = phy_get_drvdata(phy);
3562306a36Sopenharmony_ci	int ret;
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci	if (enable) {
3862306a36Sopenharmony_ci		ret = regmap_write(dp->grf, GRF_SOC_CON12,
3962306a36Sopenharmony_ci				   GRF_EDP_PHY_SIDDQ_HIWORD_MASK |
4062306a36Sopenharmony_ci				   GRF_EDP_PHY_SIDDQ_ON);
4162306a36Sopenharmony_ci		if (ret < 0) {
4262306a36Sopenharmony_ci			dev_err(dp->dev, "Can't enable PHY power %d\n", ret);
4362306a36Sopenharmony_ci			return ret;
4462306a36Sopenharmony_ci		}
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci		ret = clk_prepare_enable(dp->phy_24m);
4762306a36Sopenharmony_ci	} else {
4862306a36Sopenharmony_ci		clk_disable_unprepare(dp->phy_24m);
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci		ret = regmap_write(dp->grf, GRF_SOC_CON12,
5162306a36Sopenharmony_ci				   GRF_EDP_PHY_SIDDQ_HIWORD_MASK |
5262306a36Sopenharmony_ci				   GRF_EDP_PHY_SIDDQ_OFF);
5362306a36Sopenharmony_ci	}
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci	return ret;
5662306a36Sopenharmony_ci}
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic int rockchip_dp_phy_power_on(struct phy *phy)
5962306a36Sopenharmony_ci{
6062306a36Sopenharmony_ci	return rockchip_set_phy_state(phy, true);
6162306a36Sopenharmony_ci}
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic int rockchip_dp_phy_power_off(struct phy *phy)
6462306a36Sopenharmony_ci{
6562306a36Sopenharmony_ci	return rockchip_set_phy_state(phy, false);
6662306a36Sopenharmony_ci}
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cistatic const struct phy_ops rockchip_dp_phy_ops = {
6962306a36Sopenharmony_ci	.power_on	= rockchip_dp_phy_power_on,
7062306a36Sopenharmony_ci	.power_off	= rockchip_dp_phy_power_off,
7162306a36Sopenharmony_ci	.owner		= THIS_MODULE,
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic int rockchip_dp_phy_probe(struct platform_device *pdev)
7562306a36Sopenharmony_ci{
7662306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
7762306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
7862306a36Sopenharmony_ci	struct phy_provider *phy_provider;
7962306a36Sopenharmony_ci	struct rockchip_dp_phy *dp;
8062306a36Sopenharmony_ci	struct phy *phy;
8162306a36Sopenharmony_ci	int ret;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	if (!np)
8462306a36Sopenharmony_ci		return -ENODEV;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	if (!dev->parent || !dev->parent->of_node)
8762306a36Sopenharmony_ci		return -ENODEV;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
9062306a36Sopenharmony_ci	if (!dp)
9162306a36Sopenharmony_ci		return -ENOMEM;
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	dp->dev = dev;
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	dp->phy_24m = devm_clk_get(dev, "24m");
9662306a36Sopenharmony_ci	if (IS_ERR(dp->phy_24m)) {
9762306a36Sopenharmony_ci		dev_err(dev, "cannot get clock 24m\n");
9862306a36Sopenharmony_ci		return PTR_ERR(dp->phy_24m);
9962306a36Sopenharmony_ci	}
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	ret = clk_set_rate(dp->phy_24m, 24000000);
10262306a36Sopenharmony_ci	if (ret < 0) {
10362306a36Sopenharmony_ci		dev_err(dp->dev, "cannot set clock phy_24m %d\n", ret);
10462306a36Sopenharmony_ci		return ret;
10562306a36Sopenharmony_ci	}
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	dp->grf = syscon_node_to_regmap(dev->parent->of_node);
10862306a36Sopenharmony_ci	if (IS_ERR(dp->grf)) {
10962306a36Sopenharmony_ci		dev_err(dev, "rk3288-dp needs the General Register Files syscon\n");
11062306a36Sopenharmony_ci		return PTR_ERR(dp->grf);
11162306a36Sopenharmony_ci	}
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	ret = regmap_write(dp->grf, GRF_SOC_CON12, GRF_EDP_REF_CLK_SEL_INTER |
11462306a36Sopenharmony_ci			   GRF_EDP_REF_CLK_SEL_INTER_HIWORD_MASK);
11562306a36Sopenharmony_ci	if (ret != 0) {
11662306a36Sopenharmony_ci		dev_err(dp->dev, "Could not config GRF edp ref clk: %d\n", ret);
11762306a36Sopenharmony_ci		return ret;
11862306a36Sopenharmony_ci	}
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	phy = devm_phy_create(dev, np, &rockchip_dp_phy_ops);
12162306a36Sopenharmony_ci	if (IS_ERR(phy)) {
12262306a36Sopenharmony_ci		dev_err(dev, "failed to create phy\n");
12362306a36Sopenharmony_ci		return PTR_ERR(phy);
12462306a36Sopenharmony_ci	}
12562306a36Sopenharmony_ci	phy_set_drvdata(phy, dp);
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
13062306a36Sopenharmony_ci}
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic const struct of_device_id rockchip_dp_phy_dt_ids[] = {
13362306a36Sopenharmony_ci	{ .compatible = "rockchip,rk3288-dp-phy" },
13462306a36Sopenharmony_ci	{}
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, rockchip_dp_phy_dt_ids);
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic struct platform_driver rockchip_dp_phy_driver = {
14062306a36Sopenharmony_ci	.probe		= rockchip_dp_phy_probe,
14162306a36Sopenharmony_ci	.driver		= {
14262306a36Sopenharmony_ci		.name	= "rockchip-dp-phy",
14362306a36Sopenharmony_ci		.of_match_table = rockchip_dp_phy_dt_ids,
14462306a36Sopenharmony_ci	},
14562306a36Sopenharmony_ci};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_cimodule_platform_driver(rockchip_dp_phy_driver);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ciMODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
15062306a36Sopenharmony_ciMODULE_DESCRIPTION("Rockchip DP PHY driver");
15162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
152