162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2017, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk.h> 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/delay.h> 962306a36Sopenharmony_ci#include <linux/err.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <linux/iopoll.h> 1262306a36Sopenharmony_ci#include <linux/kernel.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/of.h> 1562306a36Sopenharmony_ci#include <linux/of_device.h> 1662306a36Sopenharmony_ci#include <linux/of_address.h> 1762306a36Sopenharmony_ci#include <linux/phy/phy.h> 1862306a36Sopenharmony_ci#include <linux/platform_device.h> 1962306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 2062306a36Sopenharmony_ci#include <linux/reset.h> 2162306a36Sopenharmony_ci#include <linux/slab.h> 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#include "phy-qcom-qmp.h" 2462306a36Sopenharmony_ci#include "phy-qcom-qmp-pcs-misc-v3.h" 2562306a36Sopenharmony_ci#include "phy-qcom-qmp-pcs-usb-v4.h" 2662306a36Sopenharmony_ci#include "phy-qcom-qmp-pcs-usb-v5.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/* QPHY_SW_RESET bit */ 2962306a36Sopenharmony_ci#define SW_RESET BIT(0) 3062306a36Sopenharmony_ci/* QPHY_POWER_DOWN_CONTROL */ 3162306a36Sopenharmony_ci#define SW_PWRDN BIT(0) 3262306a36Sopenharmony_ci/* QPHY_START_CONTROL bits */ 3362306a36Sopenharmony_ci#define SERDES_START BIT(0) 3462306a36Sopenharmony_ci#define PCS_START BIT(1) 3562306a36Sopenharmony_ci/* QPHY_PCS_STATUS bit */ 3662306a36Sopenharmony_ci#define PHYSTATUS BIT(6) 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/* QPHY_V3_DP_COM_RESET_OVRD_CTRL register bits */ 3962306a36Sopenharmony_ci/* DP PHY soft reset */ 4062306a36Sopenharmony_ci#define SW_DPPHY_RESET BIT(0) 4162306a36Sopenharmony_ci/* mux to select DP PHY reset control, 0:HW control, 1: software reset */ 4262306a36Sopenharmony_ci#define SW_DPPHY_RESET_MUX BIT(1) 4362306a36Sopenharmony_ci/* USB3 PHY soft reset */ 4462306a36Sopenharmony_ci#define SW_USB3PHY_RESET BIT(2) 4562306a36Sopenharmony_ci/* mux to select USB3 PHY reset control, 0:HW control, 1: software reset */ 4662306a36Sopenharmony_ci#define SW_USB3PHY_RESET_MUX BIT(3) 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci/* QPHY_V3_DP_COM_PHY_MODE_CTRL register bits */ 4962306a36Sopenharmony_ci#define USB3_MODE BIT(0) /* enables USB3 mode */ 5062306a36Sopenharmony_ci#define DP_MODE BIT(1) /* enables DP mode */ 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci/* QPHY_PCS_AUTONOMOUS_MODE_CTRL register bits */ 5362306a36Sopenharmony_ci#define ARCVR_DTCT_EN BIT(0) 5462306a36Sopenharmony_ci#define ALFPS_DTCT_EN BIT(1) 5562306a36Sopenharmony_ci#define ARCVR_DTCT_EVENT_SEL BIT(4) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci/* QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR register bits */ 5862306a36Sopenharmony_ci#define IRQ_CLEAR BIT(0) 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci/* QPHY_V3_PCS_MISC_CLAMP_ENABLE register bits */ 6162306a36Sopenharmony_ci#define CLAMP_EN BIT(0) /* enables i/o clamp_n */ 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci#define PHY_INIT_COMPLETE_TIMEOUT 10000 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistruct qmp_phy_init_tbl { 6662306a36Sopenharmony_ci unsigned int offset; 6762306a36Sopenharmony_ci unsigned int val; 6862306a36Sopenharmony_ci /* 6962306a36Sopenharmony_ci * mask of lanes for which this register is written 7062306a36Sopenharmony_ci * for cases when second lane needs different values 7162306a36Sopenharmony_ci */ 7262306a36Sopenharmony_ci u8 lane_mask; 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci#define QMP_PHY_INIT_CFG(o, v) \ 7662306a36Sopenharmony_ci { \ 7762306a36Sopenharmony_ci .offset = o, \ 7862306a36Sopenharmony_ci .val = v, \ 7962306a36Sopenharmony_ci .lane_mask = 0xff, \ 8062306a36Sopenharmony_ci } 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci#define QMP_PHY_INIT_CFG_LANE(o, v, l) \ 8362306a36Sopenharmony_ci { \ 8462306a36Sopenharmony_ci .offset = o, \ 8562306a36Sopenharmony_ci .val = v, \ 8662306a36Sopenharmony_ci .lane_mask = l, \ 8762306a36Sopenharmony_ci } 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci/* set of registers with offsets different per-PHY */ 9062306a36Sopenharmony_cienum qphy_reg_layout { 9162306a36Sopenharmony_ci /* PCS registers */ 9262306a36Sopenharmony_ci QPHY_SW_RESET, 9362306a36Sopenharmony_ci QPHY_START_CTRL, 9462306a36Sopenharmony_ci QPHY_PCS_STATUS, 9562306a36Sopenharmony_ci QPHY_PCS_AUTONOMOUS_MODE_CTRL, 9662306a36Sopenharmony_ci QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR, 9762306a36Sopenharmony_ci QPHY_PCS_POWER_DOWN_CONTROL, 9862306a36Sopenharmony_ci /* Keep last to ensure regs_layout arrays are properly initialized */ 9962306a36Sopenharmony_ci QPHY_LAYOUT_SIZE 10062306a36Sopenharmony_ci}; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic const unsigned int qmp_v3_usb3phy_regs_layout[QPHY_LAYOUT_SIZE] = { 10362306a36Sopenharmony_ci [QPHY_SW_RESET] = QPHY_V3_PCS_SW_RESET, 10462306a36Sopenharmony_ci [QPHY_START_CTRL] = QPHY_V3_PCS_START_CONTROL, 10562306a36Sopenharmony_ci [QPHY_PCS_STATUS] = QPHY_V3_PCS_PCS_STATUS, 10662306a36Sopenharmony_ci [QPHY_PCS_AUTONOMOUS_MODE_CTRL] = QPHY_V3_PCS_AUTONOMOUS_MODE_CTRL, 10762306a36Sopenharmony_ci [QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR] = QPHY_V3_PCS_LFPS_RXTERM_IRQ_CLEAR, 10862306a36Sopenharmony_ci [QPHY_PCS_POWER_DOWN_CONTROL] = QPHY_V3_PCS_POWER_DOWN_CONTROL, 10962306a36Sopenharmony_ci}; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic const unsigned int qmp_v4_usb3phy_regs_layout[QPHY_LAYOUT_SIZE] = { 11262306a36Sopenharmony_ci [QPHY_SW_RESET] = QPHY_V4_PCS_SW_RESET, 11362306a36Sopenharmony_ci [QPHY_START_CTRL] = QPHY_V4_PCS_START_CONTROL, 11462306a36Sopenharmony_ci [QPHY_PCS_STATUS] = QPHY_V4_PCS_PCS_STATUS1, 11562306a36Sopenharmony_ci [QPHY_PCS_POWER_DOWN_CONTROL] = QPHY_V4_PCS_POWER_DOWN_CONTROL, 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci /* In PCS_USB */ 11862306a36Sopenharmony_ci [QPHY_PCS_AUTONOMOUS_MODE_CTRL] = QPHY_V4_PCS_USB3_AUTONOMOUS_MODE_CTRL, 11962306a36Sopenharmony_ci [QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR] = QPHY_V4_PCS_USB3_LFPS_RXTERM_IRQ_CLEAR, 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic const unsigned int qmp_v5_usb3phy_regs_layout[QPHY_LAYOUT_SIZE] = { 12362306a36Sopenharmony_ci [QPHY_SW_RESET] = QPHY_V5_PCS_SW_RESET, 12462306a36Sopenharmony_ci [QPHY_START_CTRL] = QPHY_V5_PCS_START_CONTROL, 12562306a36Sopenharmony_ci [QPHY_PCS_STATUS] = QPHY_V5_PCS_PCS_STATUS1, 12662306a36Sopenharmony_ci [QPHY_PCS_POWER_DOWN_CONTROL] = QPHY_V5_PCS_POWER_DOWN_CONTROL, 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci /* In PCS_USB */ 12962306a36Sopenharmony_ci [QPHY_PCS_AUTONOMOUS_MODE_CTRL] = QPHY_V5_PCS_USB3_AUTONOMOUS_MODE_CTRL, 13062306a36Sopenharmony_ci [QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR] = QPHY_V5_PCS_USB3_LFPS_RXTERM_IRQ_CLEAR, 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl qmp_v3_usb3_serdes_tbl[] = { 13462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_IVCO, 0x07), 13562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_EN_SEL, 0x14), 13662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_BIAS_EN_CLKBUFLR_EN, 0x08), 13762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x30), 13862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYS_CLK_CTRL, 0x02), 13962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_RESETSM_CNTRL2, 0x08), 14062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x16), 14162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SVS_MODE_CLK_SEL, 0x01), 14262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_HSCLK_SEL, 0x80), 14362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_DEC_START_MODE0, 0x82), 14462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START1_MODE0, 0xab), 14562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START2_MODE0, 0xea), 14662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START3_MODE0, 0x02), 14762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_CP_CTRL_MODE0, 0x06), 14862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_RCTRL_MODE0, 0x16), 14962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_CCTRL_MODE0, 0x36), 15062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN1_MODE0, 0x00), 15162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN0_MODE0, 0x3f), 15262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE2_MODE0, 0x01), 15362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE1_MODE0, 0xc9), 15462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORECLK_DIV_MODE0, 0x0a), 15562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP3_MODE0, 0x00), 15662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP2_MODE0, 0x34), 15762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP1_MODE0, 0x15), 15862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP_EN, 0x04), 15962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORE_CLK_EN, 0x00), 16062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP_CFG, 0x00), 16162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_MAP, 0x00), 16262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_BUF_ENABLE, 0x0a), 16362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_EN_CENTER, 0x01), 16462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER1, 0x31), 16562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER2, 0x01), 16662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER1, 0x00), 16762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER2, 0x00), 16862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE1, 0x85), 16962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE2, 0x07), 17062306a36Sopenharmony_ci}; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl qmp_v3_usb3_tx_tbl[] = { 17362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_TX_HIGHZ_DRVR_EN, 0x10), 17462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_TX_RCV_DETECT_LVL_2, 0x12), 17562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_TX_LANE_MODE_1, 0x16), 17662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_TX_RES_CODE_LANE_OFFSET_RX, 0x09), 17762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_TX_RES_CODE_LANE_OFFSET_TX, 0x06), 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl qmp_v3_usb3_rx_tbl[] = { 18162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_FASTLOCK_FO_GAIN, 0x0b), 18262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0f), 18362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4e), 18462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL4, 0x18), 18562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x77), 18662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80), 18762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_CNTRL, 0x03), 18862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_DEGLITCH_CNTRL, 0x16), 18962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x75), 19062306a36Sopenharmony_ci}; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl qmp_v3_usb3_pcs_tbl[] = { 19362306a36Sopenharmony_ci /* FLL settings */ 19462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL2, 0x83), 19562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_L, 0x09), 19662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_H_TOL, 0xa2), 19762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_MAN_CODE, 0x40), 19862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL1, 0x02), 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci /* Lock Det settings */ 20162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_LOCK_DETECT_CONFIG1, 0xd1), 20262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_LOCK_DETECT_CONFIG2, 0x1f), 20362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_LOCK_DETECT_CONFIG3, 0x47), 20462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_POWER_STATE_CONFIG2, 0x1b), 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_RX_SIGDET_LVL, 0xba), 20762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXMGN_V0, 0x9f), 20862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXMGN_V1, 0x9f), 20962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXMGN_V2, 0xb7), 21062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXMGN_V3, 0x4e), 21162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXMGN_V4, 0x65), 21262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXMGN_LS, 0x6b), 21362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_V0, 0x15), 21462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_V0, 0x0d), 21562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_V1, 0x15), 21662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_V1, 0x0d), 21762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_V2, 0x15), 21862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_V2, 0x0d), 21962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_V3, 0x15), 22062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_V3, 0x1d), 22162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_V4, 0x15), 22262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_V4, 0x0d), 22362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M6DB_LS, 0x15), 22462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TXDEEMPH_M3P5DB_LS, 0x0d), 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_RATE_SLEW_CNTRL, 0x02), 22762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x04), 22862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_TSYNC_RSYNC_TIME, 0x44), 22962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x04), 23062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_P1U2_L, 0xe7), 23162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_P1U2_H, 0x03), 23262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_U3_L, 0x40), 23362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_RCVR_DTCT_DLY_U3_H, 0x00), 23462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_RXEQTRAINING_WAIT_TIME, 0x75), 23562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_LFPS_TX_ECSTART_EQTLOCK, 0x86), 23662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V3_PCS_RXEQTRAINING_RUN_TIME, 0x13), 23762306a36Sopenharmony_ci}; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8150_usb3_serdes_tbl[] = { 24062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_EN_CENTER, 0x01), 24162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER1, 0x31), 24262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER2, 0x01), 24362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0, 0xde), 24462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE0, 0x07), 24562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE1, 0xde), 24662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE1, 0x07), 24762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_BUF_ENABLE, 0x0a), 24862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_IPTRIM, 0x20), 24962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x06), 25062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x06), 25162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x16), 25262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x16), 25362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x36), 25462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x36), 25562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x1a), 25662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x04), 25762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x14), 25862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x34), 25962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0x34), 26062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x82), 26162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x82), 26262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x82), 26362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE0, 0xab), 26462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE0, 0xea), 26562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x02), 26662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02), 26762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE1, 0xab), 26862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE1, 0xea), 26962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE1, 0x02), 27062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE0, 0x24), 27162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE1, 0x24), 27262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE2_MODE1, 0x02), 27362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x01), 27462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x08), 27562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca), 27662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e), 27762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xca), 27862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x1e), 27962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x11), 28062306a36Sopenharmony_ci}; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8150_usb3_tx_tbl[] = { 28362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_TX, 0x00), 28462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_RX, 0x00), 28562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0xd5), 28662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12), 28762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_PI_QEC_CTRL, 0x20), 28862306a36Sopenharmony_ci}; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8150_usb3_rx_tbl[] = { 29162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x05), 29262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FASTLOCK_FO_GAIN, 0x2f), 29362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f), 29462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FASTLOCK_COUNT_LOW, 0xff), 29562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FASTLOCK_COUNT_HIGH, 0x0f), 29662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x99), 29762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SB2_THRESH1, 0x04), 29862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SB2_THRESH2, 0x08), 29962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SB2_GAIN1, 0x05), 30062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SB2_GAIN2, 0x05), 30162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL1, 0x54), 30262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL2, 0x0e), 30362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0f), 30462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4a), 30562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0a), 30662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0), 30762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00), 30862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x77), 30962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x04), 31062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x0e), 31162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xbf), 31262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0xbf), 31362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0x3f), 31462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0x7f), 31562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x94), 31662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0xdc), 31762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0xdc), 31862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0x5c), 31962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x0b), 32062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0xb3), 32162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04), 32262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38), 32362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_AUX_DATA_TCOARSE_TFINE, 0xa0), 32462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_DCC_CTRL1, 0x0c), 32562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_GM_CAL, 0x1f), 32662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_VTH_CODE, 0x10), 32762306a36Sopenharmony_ci}; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8150_usb3_pcs_tbl[] = { 33062306a36Sopenharmony_ci /* Lock Det settings */ 33162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG1, 0xd0), 33262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG2, 0x07), 33362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG6, 0x13), 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x21), 33662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa), 33762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_CDR_RESET_TIME, 0x0a), 33862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_ALIGN_DETECT_CONFIG1, 0x88), 33962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_ALIGN_DETECT_CONFIG2, 0x13), 34062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCS_TX_RX_CONFIG, 0x0c), 34162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG1, 0x4b), 34262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x10), 34362306a36Sopenharmony_ci}; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8150_usb3_pcs_usb_tbl[] = { 34662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_USB3_LFPS_DET_HIGH_COUNT_VAL, 0xf8), 34762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_USB3_RXEQTRAINING_DFE_TIME_S2, 0x07), 34862306a36Sopenharmony_ci}; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8250_usb3_tx_tbl[] = { 35162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_TX, 0x60), 35262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_RX, 0x60), 35362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x11), 35462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_RX, 0x02), 35562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0xd5), 35662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12), 35762306a36Sopenharmony_ci QMP_PHY_INIT_CFG_LANE(QSERDES_V4_TX_PI_QEC_CTRL, 0x40, 1), 35862306a36Sopenharmony_ci QMP_PHY_INIT_CFG_LANE(QSERDES_V4_TX_PI_QEC_CTRL, 0x54, 2), 35962306a36Sopenharmony_ci}; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8250_usb3_rx_tbl[] = { 36262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x06), 36362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FASTLOCK_FO_GAIN, 0x2f), 36462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f), 36562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FASTLOCK_COUNT_LOW, 0xff), 36662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FASTLOCK_COUNT_HIGH, 0x0f), 36762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x99), 36862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SB2_THRESH1, 0x04), 36962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SB2_THRESH2, 0x08), 37062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SB2_GAIN1, 0x05), 37162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SB2_GAIN2, 0x05), 37262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL1, 0x54), 37362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL2, 0x0c), 37462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0f), 37562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4a), 37662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0a), 37762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0), 37862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00), 37962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x77), 38062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x04), 38162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x0e), 38262306a36Sopenharmony_ci QMP_PHY_INIT_CFG_LANE(QSERDES_V4_RX_RX_MODE_00_LOW, 0xff, 1), 38362306a36Sopenharmony_ci QMP_PHY_INIT_CFG_LANE(QSERDES_V4_RX_RX_MODE_00_LOW, 0x7f, 2), 38462306a36Sopenharmony_ci QMP_PHY_INIT_CFG_LANE(QSERDES_V4_RX_RX_MODE_00_HIGH, 0x7f, 1), 38562306a36Sopenharmony_ci QMP_PHY_INIT_CFG_LANE(QSERDES_V4_RX_RX_MODE_00_HIGH, 0xff, 2), 38662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0x7f), 38762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0x7f), 38862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x97), 38962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0xdc), 39062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0xdc), 39162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0x5c), 39262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x7b), 39362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0xb4), 39462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04), 39562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38), 39662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_AUX_DATA_TCOARSE_TFINE, 0xa0), 39762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_DCC_CTRL1, 0x0c), 39862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_GM_CAL, 0x1f), 39962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V4_RX_VTH_CODE, 0x10), 40062306a36Sopenharmony_ci}; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8250_usb3_pcs_tbl[] = { 40362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG1, 0xd0), 40462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG2, 0x07), 40562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG3, 0x20), 40662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG6, 0x13), 40762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x21), 40862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xa9), 40962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_CDR_RESET_TIME, 0x0a), 41062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_ALIGN_DETECT_CONFIG1, 0x88), 41162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_ALIGN_DETECT_CONFIG2, 0x13), 41262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCS_TX_RX_CONFIG, 0x0c), 41362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG1, 0x4b), 41462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x10), 41562306a36Sopenharmony_ci}; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8250_usb3_pcs_usb_tbl[] = { 41862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_USB3_LFPS_DET_HIGH_COUNT_VAL, 0xf8), 41962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_USB3_RXEQTRAINING_DFE_TIME_S2, 0x07), 42062306a36Sopenharmony_ci}; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8350_usb3_tx_tbl[] = { 42362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_TX, 0x00), 42462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_RX, 0x00), 42562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_TX, 0x16), 42662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_RX, 0x0e), 42762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_1, 0x35), 42862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_3, 0x3f), 42962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_4, 0x7f), 43062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_5, 0x3f), 43162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_RCV_DETECT_LVL_2, 0x12), 43262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_TX_PI_QEC_CTRL, 0x21), 43362306a36Sopenharmony_ci}; 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8350_usb3_rx_tbl[] = { 43662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_FO_GAIN, 0x0a), 43762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SO_GAIN, 0x05), 43862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_FASTLOCK_FO_GAIN, 0x2f), 43962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f), 44062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_FASTLOCK_COUNT_LOW, 0xff), 44162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_FASTLOCK_COUNT_HIGH, 0x0f), 44262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_PI_CONTROLS, 0x99), 44362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH1, 0x08), 44462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH2, 0x08), 44562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_GAIN1, 0x00), 44662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_GAIN2, 0x04), 44762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_VGA_CAL_CNTRL1, 0x54), 44862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_VGA_CAL_CNTRL2, 0x0f), 44962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0f), 45062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4a), 45162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0a), 45262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_IDAC_TSETTLE_LOW, 0xc0), 45362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_IDAC_TSETTLE_HIGH, 0x00), 45462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x47), 45562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_SIGDET_CNTRL, 0x04), 45662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_SIGDET_DEGLITCH_CNTRL, 0x0e), 45762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_LOW, 0xbb), 45862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH, 0x7b), 45962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH2, 0xbb), 46062306a36Sopenharmony_ci QMP_PHY_INIT_CFG_LANE(QSERDES_V5_RX_RX_MODE_00_HIGH3, 0x3d, 1), 46162306a36Sopenharmony_ci QMP_PHY_INIT_CFG_LANE(QSERDES_V5_RX_RX_MODE_00_HIGH3, 0x3c, 2), 46262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH4, 0xdb), 46362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_LOW, 0x64), 46462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH, 0x24), 46562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH2, 0xd2), 46662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH3, 0x13), 46762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH4, 0xa9), 46862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_DFE_EN_TIMER, 0x04), 46962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38), 47062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_AUX_DATA_TCOARSE_TFINE, 0xa0), 47162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_DCC_CTRL1, 0x0c), 47262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_GM_CAL, 0x00), 47362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QSERDES_V5_RX_VTH_CODE, 0x10), 47462306a36Sopenharmony_ci}; 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8350_usb3_pcs_tbl[] = { 47762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_RCVR_DTCT_DLY_P1U2_L, 0xe7), 47862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_RCVR_DTCT_DLY_P1U2_H, 0x03), 47962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG1, 0xd0), 48062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG2, 0x07), 48162306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG3, 0x20), 48262306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_LOCK_DETECT_CONFIG6, 0x13), 48362306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x21), 48462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa), 48562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_CDR_RESET_TIME, 0x0a), 48662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_ALIGN_DETECT_CONFIG1, 0x88), 48762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_ALIGN_DETECT_CONFIG2, 0x13), 48862306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCS_TX_RX_CONFIG, 0x0c), 48962306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG1, 0x4b), 49062306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x10), 49162306a36Sopenharmony_ci}; 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl sm8350_usb3_pcs_usb_tbl[] = { 49462306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V5_PCS_USB3_RCVR_DTCT_DLY_U3_L, 0x40), 49562306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V5_PCS_USB3_RCVR_DTCT_DLY_U3_H, 0x00), 49662306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V5_PCS_USB3_LFPS_DET_HIGH_COUNT_VAL, 0xf8), 49762306a36Sopenharmony_ci QMP_PHY_INIT_CFG(QPHY_V5_PCS_USB3_RXEQTRAINING_DFE_TIME_S2, 0x07), 49862306a36Sopenharmony_ci}; 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_cistruct qmp_usb_legacy_offsets { 50162306a36Sopenharmony_ci u16 serdes; 50262306a36Sopenharmony_ci u16 pcs; 50362306a36Sopenharmony_ci u16 pcs_usb; 50462306a36Sopenharmony_ci u16 tx; 50562306a36Sopenharmony_ci u16 rx; 50662306a36Sopenharmony_ci}; 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci/* struct qmp_phy_cfg - per-PHY initialization config */ 50962306a36Sopenharmony_cistruct qmp_phy_cfg { 51062306a36Sopenharmony_ci int lanes; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci const struct qmp_usb_legacy_offsets *offsets; 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci /* Init sequence for PHY blocks - serdes, tx, rx, pcs */ 51562306a36Sopenharmony_ci const struct qmp_phy_init_tbl *serdes_tbl; 51662306a36Sopenharmony_ci int serdes_tbl_num; 51762306a36Sopenharmony_ci const struct qmp_phy_init_tbl *tx_tbl; 51862306a36Sopenharmony_ci int tx_tbl_num; 51962306a36Sopenharmony_ci const struct qmp_phy_init_tbl *rx_tbl; 52062306a36Sopenharmony_ci int rx_tbl_num; 52162306a36Sopenharmony_ci const struct qmp_phy_init_tbl *pcs_tbl; 52262306a36Sopenharmony_ci int pcs_tbl_num; 52362306a36Sopenharmony_ci const struct qmp_phy_init_tbl *pcs_usb_tbl; 52462306a36Sopenharmony_ci int pcs_usb_tbl_num; 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci /* clock ids to be requested */ 52762306a36Sopenharmony_ci const char * const *clk_list; 52862306a36Sopenharmony_ci int num_clks; 52962306a36Sopenharmony_ci /* resets to be requested */ 53062306a36Sopenharmony_ci const char * const *reset_list; 53162306a36Sopenharmony_ci int num_resets; 53262306a36Sopenharmony_ci /* regulators to be requested */ 53362306a36Sopenharmony_ci const char * const *vreg_list; 53462306a36Sopenharmony_ci int num_vregs; 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci /* array of registers with different offsets */ 53762306a36Sopenharmony_ci const unsigned int *regs; 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci /* Offset from PCS to PCS_USB region */ 54062306a36Sopenharmony_ci unsigned int pcs_usb_offset; 54162306a36Sopenharmony_ci}; 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_cistruct qmp_usb { 54462306a36Sopenharmony_ci struct device *dev; 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg; 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_ci void __iomem *serdes; 54962306a36Sopenharmony_ci void __iomem *pcs; 55062306a36Sopenharmony_ci void __iomem *pcs_misc; 55162306a36Sopenharmony_ci void __iomem *pcs_usb; 55262306a36Sopenharmony_ci void __iomem *tx; 55362306a36Sopenharmony_ci void __iomem *rx; 55462306a36Sopenharmony_ci void __iomem *tx2; 55562306a36Sopenharmony_ci void __iomem *rx2; 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci void __iomem *dp_com; 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci struct clk *pipe_clk; 56062306a36Sopenharmony_ci struct clk_bulk_data *clks; 56162306a36Sopenharmony_ci struct reset_control_bulk_data *resets; 56262306a36Sopenharmony_ci struct regulator_bulk_data *vregs; 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci enum phy_mode mode; 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_ci struct phy *phy; 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci struct clk_fixed_rate pipe_clk_fixed; 56962306a36Sopenharmony_ci}; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_cistatic inline void qphy_setbits(void __iomem *base, u32 offset, u32 val) 57262306a36Sopenharmony_ci{ 57362306a36Sopenharmony_ci u32 reg; 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci reg = readl(base + offset); 57662306a36Sopenharmony_ci reg |= val; 57762306a36Sopenharmony_ci writel(reg, base + offset); 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_ci /* ensure that above write is through */ 58062306a36Sopenharmony_ci readl(base + offset); 58162306a36Sopenharmony_ci} 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_cistatic inline void qphy_clrbits(void __iomem *base, u32 offset, u32 val) 58462306a36Sopenharmony_ci{ 58562306a36Sopenharmony_ci u32 reg; 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci reg = readl(base + offset); 58862306a36Sopenharmony_ci reg &= ~val; 58962306a36Sopenharmony_ci writel(reg, base + offset); 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci /* ensure that above write is through */ 59262306a36Sopenharmony_ci readl(base + offset); 59362306a36Sopenharmony_ci} 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci/* list of clocks required by phy */ 59662306a36Sopenharmony_cistatic const char * const qmp_v3_phy_clk_l[] = { 59762306a36Sopenharmony_ci "aux", "cfg_ahb", "ref", "com_aux", 59862306a36Sopenharmony_ci}; 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_cistatic const char * const qmp_v4_ref_phy_clk_l[] = { 60162306a36Sopenharmony_ci "aux", "ref_clk_src", "ref", "com_aux", 60262306a36Sopenharmony_ci}; 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci/* the primary usb3 phy on sm8250 doesn't have a ref clock */ 60562306a36Sopenharmony_cistatic const char * const qmp_v4_sm8250_usbphy_clk_l[] = { 60662306a36Sopenharmony_ci "aux", "ref_clk_src", "com_aux" 60762306a36Sopenharmony_ci}; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci/* list of resets */ 61062306a36Sopenharmony_cistatic const char * const msm8996_usb3phy_reset_l[] = { 61162306a36Sopenharmony_ci "phy", "common", 61262306a36Sopenharmony_ci}; 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_cistatic const char * const sc7180_usb3phy_reset_l[] = { 61562306a36Sopenharmony_ci "phy", 61662306a36Sopenharmony_ci}; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci/* list of regulators */ 61962306a36Sopenharmony_cistatic const char * const qmp_phy_vreg_l[] = { 62062306a36Sopenharmony_ci "vdda-phy", "vdda-pll", 62162306a36Sopenharmony_ci}; 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_cistatic const struct qmp_phy_cfg qmp_v3_usb3phy_cfg = { 62462306a36Sopenharmony_ci .lanes = 2, 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci .serdes_tbl = qmp_v3_usb3_serdes_tbl, 62762306a36Sopenharmony_ci .serdes_tbl_num = ARRAY_SIZE(qmp_v3_usb3_serdes_tbl), 62862306a36Sopenharmony_ci .tx_tbl = qmp_v3_usb3_tx_tbl, 62962306a36Sopenharmony_ci .tx_tbl_num = ARRAY_SIZE(qmp_v3_usb3_tx_tbl), 63062306a36Sopenharmony_ci .rx_tbl = qmp_v3_usb3_rx_tbl, 63162306a36Sopenharmony_ci .rx_tbl_num = ARRAY_SIZE(qmp_v3_usb3_rx_tbl), 63262306a36Sopenharmony_ci .pcs_tbl = qmp_v3_usb3_pcs_tbl, 63362306a36Sopenharmony_ci .pcs_tbl_num = ARRAY_SIZE(qmp_v3_usb3_pcs_tbl), 63462306a36Sopenharmony_ci .clk_list = qmp_v3_phy_clk_l, 63562306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(qmp_v3_phy_clk_l), 63662306a36Sopenharmony_ci .reset_list = msm8996_usb3phy_reset_l, 63762306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(msm8996_usb3phy_reset_l), 63862306a36Sopenharmony_ci .vreg_list = qmp_phy_vreg_l, 63962306a36Sopenharmony_ci .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 64062306a36Sopenharmony_ci .regs = qmp_v3_usb3phy_regs_layout, 64162306a36Sopenharmony_ci}; 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_cistatic const struct qmp_phy_cfg sc7180_usb3phy_cfg = { 64462306a36Sopenharmony_ci .lanes = 2, 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci .serdes_tbl = qmp_v3_usb3_serdes_tbl, 64762306a36Sopenharmony_ci .serdes_tbl_num = ARRAY_SIZE(qmp_v3_usb3_serdes_tbl), 64862306a36Sopenharmony_ci .tx_tbl = qmp_v3_usb3_tx_tbl, 64962306a36Sopenharmony_ci .tx_tbl_num = ARRAY_SIZE(qmp_v3_usb3_tx_tbl), 65062306a36Sopenharmony_ci .rx_tbl = qmp_v3_usb3_rx_tbl, 65162306a36Sopenharmony_ci .rx_tbl_num = ARRAY_SIZE(qmp_v3_usb3_rx_tbl), 65262306a36Sopenharmony_ci .pcs_tbl = qmp_v3_usb3_pcs_tbl, 65362306a36Sopenharmony_ci .pcs_tbl_num = ARRAY_SIZE(qmp_v3_usb3_pcs_tbl), 65462306a36Sopenharmony_ci .clk_list = qmp_v3_phy_clk_l, 65562306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(qmp_v3_phy_clk_l), 65662306a36Sopenharmony_ci .reset_list = sc7180_usb3phy_reset_l, 65762306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(sc7180_usb3phy_reset_l), 65862306a36Sopenharmony_ci .vreg_list = qmp_phy_vreg_l, 65962306a36Sopenharmony_ci .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 66062306a36Sopenharmony_ci .regs = qmp_v3_usb3phy_regs_layout, 66162306a36Sopenharmony_ci}; 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_cistatic const struct qmp_phy_cfg sm8150_usb3phy_cfg = { 66462306a36Sopenharmony_ci .lanes = 2, 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_ci .serdes_tbl = sm8150_usb3_serdes_tbl, 66762306a36Sopenharmony_ci .serdes_tbl_num = ARRAY_SIZE(sm8150_usb3_serdes_tbl), 66862306a36Sopenharmony_ci .tx_tbl = sm8150_usb3_tx_tbl, 66962306a36Sopenharmony_ci .tx_tbl_num = ARRAY_SIZE(sm8150_usb3_tx_tbl), 67062306a36Sopenharmony_ci .rx_tbl = sm8150_usb3_rx_tbl, 67162306a36Sopenharmony_ci .rx_tbl_num = ARRAY_SIZE(sm8150_usb3_rx_tbl), 67262306a36Sopenharmony_ci .pcs_tbl = sm8150_usb3_pcs_tbl, 67362306a36Sopenharmony_ci .pcs_tbl_num = ARRAY_SIZE(sm8150_usb3_pcs_tbl), 67462306a36Sopenharmony_ci .pcs_usb_tbl = sm8150_usb3_pcs_usb_tbl, 67562306a36Sopenharmony_ci .pcs_usb_tbl_num = ARRAY_SIZE(sm8150_usb3_pcs_usb_tbl), 67662306a36Sopenharmony_ci .clk_list = qmp_v4_ref_phy_clk_l, 67762306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(qmp_v4_ref_phy_clk_l), 67862306a36Sopenharmony_ci .reset_list = msm8996_usb3phy_reset_l, 67962306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(msm8996_usb3phy_reset_l), 68062306a36Sopenharmony_ci .vreg_list = qmp_phy_vreg_l, 68162306a36Sopenharmony_ci .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 68262306a36Sopenharmony_ci .regs = qmp_v4_usb3phy_regs_layout, 68362306a36Sopenharmony_ci .pcs_usb_offset = 0x300, 68462306a36Sopenharmony_ci}; 68562306a36Sopenharmony_ci 68662306a36Sopenharmony_cistatic const struct qmp_phy_cfg sm8250_usb3phy_cfg = { 68762306a36Sopenharmony_ci .lanes = 2, 68862306a36Sopenharmony_ci 68962306a36Sopenharmony_ci .serdes_tbl = sm8150_usb3_serdes_tbl, 69062306a36Sopenharmony_ci .serdes_tbl_num = ARRAY_SIZE(sm8150_usb3_serdes_tbl), 69162306a36Sopenharmony_ci .tx_tbl = sm8250_usb3_tx_tbl, 69262306a36Sopenharmony_ci .tx_tbl_num = ARRAY_SIZE(sm8250_usb3_tx_tbl), 69362306a36Sopenharmony_ci .rx_tbl = sm8250_usb3_rx_tbl, 69462306a36Sopenharmony_ci .rx_tbl_num = ARRAY_SIZE(sm8250_usb3_rx_tbl), 69562306a36Sopenharmony_ci .pcs_tbl = sm8250_usb3_pcs_tbl, 69662306a36Sopenharmony_ci .pcs_tbl_num = ARRAY_SIZE(sm8250_usb3_pcs_tbl), 69762306a36Sopenharmony_ci .pcs_usb_tbl = sm8250_usb3_pcs_usb_tbl, 69862306a36Sopenharmony_ci .pcs_usb_tbl_num = ARRAY_SIZE(sm8250_usb3_pcs_usb_tbl), 69962306a36Sopenharmony_ci .clk_list = qmp_v4_sm8250_usbphy_clk_l, 70062306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(qmp_v4_sm8250_usbphy_clk_l), 70162306a36Sopenharmony_ci .reset_list = msm8996_usb3phy_reset_l, 70262306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(msm8996_usb3phy_reset_l), 70362306a36Sopenharmony_ci .vreg_list = qmp_phy_vreg_l, 70462306a36Sopenharmony_ci .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 70562306a36Sopenharmony_ci .regs = qmp_v4_usb3phy_regs_layout, 70662306a36Sopenharmony_ci .pcs_usb_offset = 0x300, 70762306a36Sopenharmony_ci}; 70862306a36Sopenharmony_ci 70962306a36Sopenharmony_cistatic const struct qmp_phy_cfg sm8350_usb3phy_cfg = { 71062306a36Sopenharmony_ci .lanes = 2, 71162306a36Sopenharmony_ci 71262306a36Sopenharmony_ci .serdes_tbl = sm8150_usb3_serdes_tbl, 71362306a36Sopenharmony_ci .serdes_tbl_num = ARRAY_SIZE(sm8150_usb3_serdes_tbl), 71462306a36Sopenharmony_ci .tx_tbl = sm8350_usb3_tx_tbl, 71562306a36Sopenharmony_ci .tx_tbl_num = ARRAY_SIZE(sm8350_usb3_tx_tbl), 71662306a36Sopenharmony_ci .rx_tbl = sm8350_usb3_rx_tbl, 71762306a36Sopenharmony_ci .rx_tbl_num = ARRAY_SIZE(sm8350_usb3_rx_tbl), 71862306a36Sopenharmony_ci .pcs_tbl = sm8350_usb3_pcs_tbl, 71962306a36Sopenharmony_ci .pcs_tbl_num = ARRAY_SIZE(sm8350_usb3_pcs_tbl), 72062306a36Sopenharmony_ci .pcs_usb_tbl = sm8350_usb3_pcs_usb_tbl, 72162306a36Sopenharmony_ci .pcs_usb_tbl_num = ARRAY_SIZE(sm8350_usb3_pcs_usb_tbl), 72262306a36Sopenharmony_ci .clk_list = qmp_v4_sm8250_usbphy_clk_l, 72362306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(qmp_v4_sm8250_usbphy_clk_l), 72462306a36Sopenharmony_ci .reset_list = msm8996_usb3phy_reset_l, 72562306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(msm8996_usb3phy_reset_l), 72662306a36Sopenharmony_ci .vreg_list = qmp_phy_vreg_l, 72762306a36Sopenharmony_ci .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 72862306a36Sopenharmony_ci .regs = qmp_v5_usb3phy_regs_layout, 72962306a36Sopenharmony_ci .pcs_usb_offset = 0x300, 73062306a36Sopenharmony_ci}; 73162306a36Sopenharmony_ci 73262306a36Sopenharmony_cistatic void qmp_usb_legacy_configure_lane(void __iomem *base, 73362306a36Sopenharmony_ci const struct qmp_phy_init_tbl tbl[], 73462306a36Sopenharmony_ci int num, 73562306a36Sopenharmony_ci u8 lane_mask) 73662306a36Sopenharmony_ci{ 73762306a36Sopenharmony_ci int i; 73862306a36Sopenharmony_ci const struct qmp_phy_init_tbl *t = tbl; 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_ci if (!t) 74162306a36Sopenharmony_ci return; 74262306a36Sopenharmony_ci 74362306a36Sopenharmony_ci for (i = 0; i < num; i++, t++) { 74462306a36Sopenharmony_ci if (!(t->lane_mask & lane_mask)) 74562306a36Sopenharmony_ci continue; 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_ci writel(t->val, base + t->offset); 74862306a36Sopenharmony_ci } 74962306a36Sopenharmony_ci} 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_cistatic void qmp_usb_legacy_configure(void __iomem *base, 75262306a36Sopenharmony_ci const struct qmp_phy_init_tbl tbl[], 75362306a36Sopenharmony_ci int num) 75462306a36Sopenharmony_ci{ 75562306a36Sopenharmony_ci qmp_usb_legacy_configure_lane(base, tbl, num, 0xff); 75662306a36Sopenharmony_ci} 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_cistatic int qmp_usb_legacy_serdes_init(struct qmp_usb *qmp) 75962306a36Sopenharmony_ci{ 76062306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 76162306a36Sopenharmony_ci void __iomem *serdes = qmp->serdes; 76262306a36Sopenharmony_ci const struct qmp_phy_init_tbl *serdes_tbl = cfg->serdes_tbl; 76362306a36Sopenharmony_ci int serdes_tbl_num = cfg->serdes_tbl_num; 76462306a36Sopenharmony_ci 76562306a36Sopenharmony_ci qmp_usb_legacy_configure(serdes, serdes_tbl, serdes_tbl_num); 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_ci return 0; 76862306a36Sopenharmony_ci} 76962306a36Sopenharmony_ci 77062306a36Sopenharmony_cistatic void qmp_usb_legacy_init_dp_com(struct phy *phy) 77162306a36Sopenharmony_ci{ 77262306a36Sopenharmony_ci struct qmp_usb *qmp = phy_get_drvdata(phy); 77362306a36Sopenharmony_ci void __iomem *dp_com = qmp->dp_com; 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_ci qphy_setbits(dp_com, QPHY_V3_DP_COM_POWER_DOWN_CTRL, 77662306a36Sopenharmony_ci SW_PWRDN); 77762306a36Sopenharmony_ci /* override hardware control for reset of qmp phy */ 77862306a36Sopenharmony_ci qphy_setbits(dp_com, QPHY_V3_DP_COM_RESET_OVRD_CTRL, 77962306a36Sopenharmony_ci SW_DPPHY_RESET_MUX | SW_DPPHY_RESET | 78062306a36Sopenharmony_ci SW_USB3PHY_RESET_MUX | SW_USB3PHY_RESET); 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_ci /* Default type-c orientation, i.e CC1 */ 78362306a36Sopenharmony_ci qphy_setbits(dp_com, QPHY_V3_DP_COM_TYPEC_CTRL, 0x02); 78462306a36Sopenharmony_ci 78562306a36Sopenharmony_ci qphy_setbits(dp_com, QPHY_V3_DP_COM_PHY_MODE_CTRL, 78662306a36Sopenharmony_ci USB3_MODE | DP_MODE); 78762306a36Sopenharmony_ci 78862306a36Sopenharmony_ci /* bring both QMP USB and QMP DP PHYs PCS block out of reset */ 78962306a36Sopenharmony_ci qphy_clrbits(dp_com, QPHY_V3_DP_COM_RESET_OVRD_CTRL, 79062306a36Sopenharmony_ci SW_DPPHY_RESET_MUX | SW_DPPHY_RESET | 79162306a36Sopenharmony_ci SW_USB3PHY_RESET_MUX | SW_USB3PHY_RESET); 79262306a36Sopenharmony_ci 79362306a36Sopenharmony_ci qphy_clrbits(dp_com, QPHY_V3_DP_COM_SWI_CTRL, 0x03); 79462306a36Sopenharmony_ci qphy_clrbits(dp_com, QPHY_V3_DP_COM_SW_RESET, SW_RESET); 79562306a36Sopenharmony_ci} 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_cistatic int qmp_usb_legacy_init(struct phy *phy) 79862306a36Sopenharmony_ci{ 79962306a36Sopenharmony_ci struct qmp_usb *qmp = phy_get_drvdata(phy); 80062306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 80162306a36Sopenharmony_ci void __iomem *pcs = qmp->pcs; 80262306a36Sopenharmony_ci int ret; 80362306a36Sopenharmony_ci 80462306a36Sopenharmony_ci ret = regulator_bulk_enable(cfg->num_vregs, qmp->vregs); 80562306a36Sopenharmony_ci if (ret) { 80662306a36Sopenharmony_ci dev_err(qmp->dev, "failed to enable regulators, err=%d\n", ret); 80762306a36Sopenharmony_ci return ret; 80862306a36Sopenharmony_ci } 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_ci ret = reset_control_bulk_assert(cfg->num_resets, qmp->resets); 81162306a36Sopenharmony_ci if (ret) { 81262306a36Sopenharmony_ci dev_err(qmp->dev, "reset assert failed\n"); 81362306a36Sopenharmony_ci goto err_disable_regulators; 81462306a36Sopenharmony_ci } 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_ci ret = reset_control_bulk_deassert(cfg->num_resets, qmp->resets); 81762306a36Sopenharmony_ci if (ret) { 81862306a36Sopenharmony_ci dev_err(qmp->dev, "reset deassert failed\n"); 81962306a36Sopenharmony_ci goto err_disable_regulators; 82062306a36Sopenharmony_ci } 82162306a36Sopenharmony_ci 82262306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(cfg->num_clks, qmp->clks); 82362306a36Sopenharmony_ci if (ret) 82462306a36Sopenharmony_ci goto err_assert_reset; 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_ci qmp_usb_legacy_init_dp_com(phy); 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_ci qphy_setbits(pcs, cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL], SW_PWRDN); 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_ci return 0; 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_cierr_assert_reset: 83362306a36Sopenharmony_ci reset_control_bulk_assert(cfg->num_resets, qmp->resets); 83462306a36Sopenharmony_cierr_disable_regulators: 83562306a36Sopenharmony_ci regulator_bulk_disable(cfg->num_vregs, qmp->vregs); 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_ci return ret; 83862306a36Sopenharmony_ci} 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_cistatic int qmp_usb_legacy_exit(struct phy *phy) 84162306a36Sopenharmony_ci{ 84262306a36Sopenharmony_ci struct qmp_usb *qmp = phy_get_drvdata(phy); 84362306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 84462306a36Sopenharmony_ci 84562306a36Sopenharmony_ci reset_control_bulk_assert(cfg->num_resets, qmp->resets); 84662306a36Sopenharmony_ci 84762306a36Sopenharmony_ci clk_bulk_disable_unprepare(cfg->num_clks, qmp->clks); 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_ci regulator_bulk_disable(cfg->num_vregs, qmp->vregs); 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_ci return 0; 85262306a36Sopenharmony_ci} 85362306a36Sopenharmony_ci 85462306a36Sopenharmony_cistatic int qmp_usb_legacy_power_on(struct phy *phy) 85562306a36Sopenharmony_ci{ 85662306a36Sopenharmony_ci struct qmp_usb *qmp = phy_get_drvdata(phy); 85762306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 85862306a36Sopenharmony_ci void __iomem *tx = qmp->tx; 85962306a36Sopenharmony_ci void __iomem *rx = qmp->rx; 86062306a36Sopenharmony_ci void __iomem *pcs = qmp->pcs; 86162306a36Sopenharmony_ci void __iomem *status; 86262306a36Sopenharmony_ci unsigned int val; 86362306a36Sopenharmony_ci int ret; 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ci qmp_usb_legacy_serdes_init(qmp); 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_ci ret = clk_prepare_enable(qmp->pipe_clk); 86862306a36Sopenharmony_ci if (ret) { 86962306a36Sopenharmony_ci dev_err(qmp->dev, "pipe_clk enable failed err=%d\n", ret); 87062306a36Sopenharmony_ci return ret; 87162306a36Sopenharmony_ci } 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci /* Tx, Rx, and PCS configurations */ 87462306a36Sopenharmony_ci qmp_usb_legacy_configure_lane(tx, cfg->tx_tbl, cfg->tx_tbl_num, 1); 87562306a36Sopenharmony_ci qmp_usb_legacy_configure_lane(rx, cfg->rx_tbl, cfg->rx_tbl_num, 1); 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci if (cfg->lanes >= 2) { 87862306a36Sopenharmony_ci qmp_usb_legacy_configure_lane(qmp->tx2, cfg->tx_tbl, cfg->tx_tbl_num, 2); 87962306a36Sopenharmony_ci qmp_usb_legacy_configure_lane(qmp->rx2, cfg->rx_tbl, cfg->rx_tbl_num, 2); 88062306a36Sopenharmony_ci } 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_ci qmp_usb_legacy_configure(pcs, cfg->pcs_tbl, cfg->pcs_tbl_num); 88362306a36Sopenharmony_ci 88462306a36Sopenharmony_ci usleep_range(10, 20); 88562306a36Sopenharmony_ci 88662306a36Sopenharmony_ci /* Pull PHY out of reset state */ 88762306a36Sopenharmony_ci qphy_clrbits(pcs, cfg->regs[QPHY_SW_RESET], SW_RESET); 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_ci /* start SerDes and Phy-Coding-Sublayer */ 89062306a36Sopenharmony_ci qphy_setbits(pcs, cfg->regs[QPHY_START_CTRL], SERDES_START | PCS_START); 89162306a36Sopenharmony_ci 89262306a36Sopenharmony_ci status = pcs + cfg->regs[QPHY_PCS_STATUS]; 89362306a36Sopenharmony_ci ret = readl_poll_timeout(status, val, !(val & PHYSTATUS), 200, 89462306a36Sopenharmony_ci PHY_INIT_COMPLETE_TIMEOUT); 89562306a36Sopenharmony_ci if (ret) { 89662306a36Sopenharmony_ci dev_err(qmp->dev, "phy initialization timed-out\n"); 89762306a36Sopenharmony_ci goto err_disable_pipe_clk; 89862306a36Sopenharmony_ci } 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_ci return 0; 90162306a36Sopenharmony_ci 90262306a36Sopenharmony_cierr_disable_pipe_clk: 90362306a36Sopenharmony_ci clk_disable_unprepare(qmp->pipe_clk); 90462306a36Sopenharmony_ci 90562306a36Sopenharmony_ci return ret; 90662306a36Sopenharmony_ci} 90762306a36Sopenharmony_ci 90862306a36Sopenharmony_cistatic int qmp_usb_legacy_power_off(struct phy *phy) 90962306a36Sopenharmony_ci{ 91062306a36Sopenharmony_ci struct qmp_usb *qmp = phy_get_drvdata(phy); 91162306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 91262306a36Sopenharmony_ci 91362306a36Sopenharmony_ci clk_disable_unprepare(qmp->pipe_clk); 91462306a36Sopenharmony_ci 91562306a36Sopenharmony_ci /* PHY reset */ 91662306a36Sopenharmony_ci qphy_setbits(qmp->pcs, cfg->regs[QPHY_SW_RESET], SW_RESET); 91762306a36Sopenharmony_ci 91862306a36Sopenharmony_ci /* stop SerDes and Phy-Coding-Sublayer */ 91962306a36Sopenharmony_ci qphy_clrbits(qmp->pcs, cfg->regs[QPHY_START_CTRL], 92062306a36Sopenharmony_ci SERDES_START | PCS_START); 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_ci /* Put PHY into POWER DOWN state: active low */ 92362306a36Sopenharmony_ci qphy_clrbits(qmp->pcs, cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL], 92462306a36Sopenharmony_ci SW_PWRDN); 92562306a36Sopenharmony_ci 92662306a36Sopenharmony_ci return 0; 92762306a36Sopenharmony_ci} 92862306a36Sopenharmony_ci 92962306a36Sopenharmony_cistatic int qmp_usb_legacy_enable(struct phy *phy) 93062306a36Sopenharmony_ci{ 93162306a36Sopenharmony_ci int ret; 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_ci ret = qmp_usb_legacy_init(phy); 93462306a36Sopenharmony_ci if (ret) 93562306a36Sopenharmony_ci return ret; 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_ci ret = qmp_usb_legacy_power_on(phy); 93862306a36Sopenharmony_ci if (ret) 93962306a36Sopenharmony_ci qmp_usb_legacy_exit(phy); 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_ci return ret; 94262306a36Sopenharmony_ci} 94362306a36Sopenharmony_ci 94462306a36Sopenharmony_cistatic int qmp_usb_legacy_disable(struct phy *phy) 94562306a36Sopenharmony_ci{ 94662306a36Sopenharmony_ci int ret; 94762306a36Sopenharmony_ci 94862306a36Sopenharmony_ci ret = qmp_usb_legacy_power_off(phy); 94962306a36Sopenharmony_ci if (ret) 95062306a36Sopenharmony_ci return ret; 95162306a36Sopenharmony_ci return qmp_usb_legacy_exit(phy); 95262306a36Sopenharmony_ci} 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_cistatic int qmp_usb_legacy_set_mode(struct phy *phy, enum phy_mode mode, int submode) 95562306a36Sopenharmony_ci{ 95662306a36Sopenharmony_ci struct qmp_usb *qmp = phy_get_drvdata(phy); 95762306a36Sopenharmony_ci 95862306a36Sopenharmony_ci qmp->mode = mode; 95962306a36Sopenharmony_ci 96062306a36Sopenharmony_ci return 0; 96162306a36Sopenharmony_ci} 96262306a36Sopenharmony_ci 96362306a36Sopenharmony_cistatic const struct phy_ops qmp_usb_legacy_phy_ops = { 96462306a36Sopenharmony_ci .init = qmp_usb_legacy_enable, 96562306a36Sopenharmony_ci .exit = qmp_usb_legacy_disable, 96662306a36Sopenharmony_ci .set_mode = qmp_usb_legacy_set_mode, 96762306a36Sopenharmony_ci .owner = THIS_MODULE, 96862306a36Sopenharmony_ci}; 96962306a36Sopenharmony_ci 97062306a36Sopenharmony_cistatic void qmp_usb_legacy_enable_autonomous_mode(struct qmp_usb *qmp) 97162306a36Sopenharmony_ci{ 97262306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 97362306a36Sopenharmony_ci void __iomem *pcs_usb = qmp->pcs_usb ?: qmp->pcs; 97462306a36Sopenharmony_ci void __iomem *pcs_misc = qmp->pcs_misc; 97562306a36Sopenharmony_ci u32 intr_mask; 97662306a36Sopenharmony_ci 97762306a36Sopenharmony_ci if (qmp->mode == PHY_MODE_USB_HOST_SS || 97862306a36Sopenharmony_ci qmp->mode == PHY_MODE_USB_DEVICE_SS) 97962306a36Sopenharmony_ci intr_mask = ARCVR_DTCT_EN | ALFPS_DTCT_EN; 98062306a36Sopenharmony_ci else 98162306a36Sopenharmony_ci intr_mask = ARCVR_DTCT_EN | ARCVR_DTCT_EVENT_SEL; 98262306a36Sopenharmony_ci 98362306a36Sopenharmony_ci /* Clear any pending interrupts status */ 98462306a36Sopenharmony_ci qphy_setbits(pcs_usb, cfg->regs[QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR], IRQ_CLEAR); 98562306a36Sopenharmony_ci /* Writing 1 followed by 0 clears the interrupt */ 98662306a36Sopenharmony_ci qphy_clrbits(pcs_usb, cfg->regs[QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR], IRQ_CLEAR); 98762306a36Sopenharmony_ci 98862306a36Sopenharmony_ci qphy_clrbits(pcs_usb, cfg->regs[QPHY_PCS_AUTONOMOUS_MODE_CTRL], 98962306a36Sopenharmony_ci ARCVR_DTCT_EN | ALFPS_DTCT_EN | ARCVR_DTCT_EVENT_SEL); 99062306a36Sopenharmony_ci 99162306a36Sopenharmony_ci /* Enable required PHY autonomous mode interrupts */ 99262306a36Sopenharmony_ci qphy_setbits(pcs_usb, cfg->regs[QPHY_PCS_AUTONOMOUS_MODE_CTRL], intr_mask); 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_ci /* Enable i/o clamp_n for autonomous mode */ 99562306a36Sopenharmony_ci if (pcs_misc) 99662306a36Sopenharmony_ci qphy_clrbits(pcs_misc, QPHY_V3_PCS_MISC_CLAMP_ENABLE, CLAMP_EN); 99762306a36Sopenharmony_ci} 99862306a36Sopenharmony_ci 99962306a36Sopenharmony_cistatic void qmp_usb_legacy_disable_autonomous_mode(struct qmp_usb *qmp) 100062306a36Sopenharmony_ci{ 100162306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 100262306a36Sopenharmony_ci void __iomem *pcs_usb = qmp->pcs_usb ?: qmp->pcs; 100362306a36Sopenharmony_ci void __iomem *pcs_misc = qmp->pcs_misc; 100462306a36Sopenharmony_ci 100562306a36Sopenharmony_ci /* Disable i/o clamp_n on resume for normal mode */ 100662306a36Sopenharmony_ci if (pcs_misc) 100762306a36Sopenharmony_ci qphy_setbits(pcs_misc, QPHY_V3_PCS_MISC_CLAMP_ENABLE, CLAMP_EN); 100862306a36Sopenharmony_ci 100962306a36Sopenharmony_ci qphy_clrbits(pcs_usb, cfg->regs[QPHY_PCS_AUTONOMOUS_MODE_CTRL], 101062306a36Sopenharmony_ci ARCVR_DTCT_EN | ARCVR_DTCT_EVENT_SEL | ALFPS_DTCT_EN); 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci qphy_setbits(pcs_usb, cfg->regs[QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR], IRQ_CLEAR); 101362306a36Sopenharmony_ci /* Writing 1 followed by 0 clears the interrupt */ 101462306a36Sopenharmony_ci qphy_clrbits(pcs_usb, cfg->regs[QPHY_PCS_LFPS_RXTERM_IRQ_CLEAR], IRQ_CLEAR); 101562306a36Sopenharmony_ci} 101662306a36Sopenharmony_ci 101762306a36Sopenharmony_cistatic int __maybe_unused qmp_usb_legacy_runtime_suspend(struct device *dev) 101862306a36Sopenharmony_ci{ 101962306a36Sopenharmony_ci struct qmp_usb *qmp = dev_get_drvdata(dev); 102062306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 102162306a36Sopenharmony_ci 102262306a36Sopenharmony_ci dev_vdbg(dev, "Suspending QMP phy, mode:%d\n", qmp->mode); 102362306a36Sopenharmony_ci 102462306a36Sopenharmony_ci if (!qmp->phy->init_count) { 102562306a36Sopenharmony_ci dev_vdbg(dev, "PHY not initialized, bailing out\n"); 102662306a36Sopenharmony_ci return 0; 102762306a36Sopenharmony_ci } 102862306a36Sopenharmony_ci 102962306a36Sopenharmony_ci qmp_usb_legacy_enable_autonomous_mode(qmp); 103062306a36Sopenharmony_ci 103162306a36Sopenharmony_ci clk_disable_unprepare(qmp->pipe_clk); 103262306a36Sopenharmony_ci clk_bulk_disable_unprepare(cfg->num_clks, qmp->clks); 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_ci return 0; 103562306a36Sopenharmony_ci} 103662306a36Sopenharmony_ci 103762306a36Sopenharmony_cistatic int __maybe_unused qmp_usb_legacy_runtime_resume(struct device *dev) 103862306a36Sopenharmony_ci{ 103962306a36Sopenharmony_ci struct qmp_usb *qmp = dev_get_drvdata(dev); 104062306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 104162306a36Sopenharmony_ci int ret = 0; 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_ci dev_vdbg(dev, "Resuming QMP phy, mode:%d\n", qmp->mode); 104462306a36Sopenharmony_ci 104562306a36Sopenharmony_ci if (!qmp->phy->init_count) { 104662306a36Sopenharmony_ci dev_vdbg(dev, "PHY not initialized, bailing out\n"); 104762306a36Sopenharmony_ci return 0; 104862306a36Sopenharmony_ci } 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(cfg->num_clks, qmp->clks); 105162306a36Sopenharmony_ci if (ret) 105262306a36Sopenharmony_ci return ret; 105362306a36Sopenharmony_ci 105462306a36Sopenharmony_ci ret = clk_prepare_enable(qmp->pipe_clk); 105562306a36Sopenharmony_ci if (ret) { 105662306a36Sopenharmony_ci dev_err(dev, "pipe_clk enable failed, err=%d\n", ret); 105762306a36Sopenharmony_ci clk_bulk_disable_unprepare(cfg->num_clks, qmp->clks); 105862306a36Sopenharmony_ci return ret; 105962306a36Sopenharmony_ci } 106062306a36Sopenharmony_ci 106162306a36Sopenharmony_ci qmp_usb_legacy_disable_autonomous_mode(qmp); 106262306a36Sopenharmony_ci 106362306a36Sopenharmony_ci return 0; 106462306a36Sopenharmony_ci} 106562306a36Sopenharmony_ci 106662306a36Sopenharmony_cistatic const struct dev_pm_ops qmp_usb_legacy_pm_ops = { 106762306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(qmp_usb_legacy_runtime_suspend, 106862306a36Sopenharmony_ci qmp_usb_legacy_runtime_resume, NULL) 106962306a36Sopenharmony_ci}; 107062306a36Sopenharmony_ci 107162306a36Sopenharmony_cistatic int qmp_usb_legacy_vreg_init(struct qmp_usb *qmp) 107262306a36Sopenharmony_ci{ 107362306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 107462306a36Sopenharmony_ci struct device *dev = qmp->dev; 107562306a36Sopenharmony_ci int num = cfg->num_vregs; 107662306a36Sopenharmony_ci int i; 107762306a36Sopenharmony_ci 107862306a36Sopenharmony_ci qmp->vregs = devm_kcalloc(dev, num, sizeof(*qmp->vregs), GFP_KERNEL); 107962306a36Sopenharmony_ci if (!qmp->vregs) 108062306a36Sopenharmony_ci return -ENOMEM; 108162306a36Sopenharmony_ci 108262306a36Sopenharmony_ci for (i = 0; i < num; i++) 108362306a36Sopenharmony_ci qmp->vregs[i].supply = cfg->vreg_list[i]; 108462306a36Sopenharmony_ci 108562306a36Sopenharmony_ci return devm_regulator_bulk_get(dev, num, qmp->vregs); 108662306a36Sopenharmony_ci} 108762306a36Sopenharmony_ci 108862306a36Sopenharmony_cistatic int qmp_usb_legacy_reset_init(struct qmp_usb *qmp) 108962306a36Sopenharmony_ci{ 109062306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 109162306a36Sopenharmony_ci struct device *dev = qmp->dev; 109262306a36Sopenharmony_ci int i; 109362306a36Sopenharmony_ci int ret; 109462306a36Sopenharmony_ci 109562306a36Sopenharmony_ci qmp->resets = devm_kcalloc(dev, cfg->num_resets, 109662306a36Sopenharmony_ci sizeof(*qmp->resets), GFP_KERNEL); 109762306a36Sopenharmony_ci if (!qmp->resets) 109862306a36Sopenharmony_ci return -ENOMEM; 109962306a36Sopenharmony_ci 110062306a36Sopenharmony_ci for (i = 0; i < cfg->num_resets; i++) 110162306a36Sopenharmony_ci qmp->resets[i].id = cfg->reset_list[i]; 110262306a36Sopenharmony_ci 110362306a36Sopenharmony_ci ret = devm_reset_control_bulk_get_exclusive(dev, cfg->num_resets, qmp->resets); 110462306a36Sopenharmony_ci if (ret) 110562306a36Sopenharmony_ci return dev_err_probe(dev, ret, "failed to get resets\n"); 110662306a36Sopenharmony_ci 110762306a36Sopenharmony_ci return 0; 110862306a36Sopenharmony_ci} 110962306a36Sopenharmony_ci 111062306a36Sopenharmony_cistatic int qmp_usb_legacy_clk_init(struct qmp_usb *qmp) 111162306a36Sopenharmony_ci{ 111262306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 111362306a36Sopenharmony_ci struct device *dev = qmp->dev; 111462306a36Sopenharmony_ci int num = cfg->num_clks; 111562306a36Sopenharmony_ci int i; 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_ci qmp->clks = devm_kcalloc(dev, num, sizeof(*qmp->clks), GFP_KERNEL); 111862306a36Sopenharmony_ci if (!qmp->clks) 111962306a36Sopenharmony_ci return -ENOMEM; 112062306a36Sopenharmony_ci 112162306a36Sopenharmony_ci for (i = 0; i < num; i++) 112262306a36Sopenharmony_ci qmp->clks[i].id = cfg->clk_list[i]; 112362306a36Sopenharmony_ci 112462306a36Sopenharmony_ci return devm_clk_bulk_get(dev, num, qmp->clks); 112562306a36Sopenharmony_ci} 112662306a36Sopenharmony_ci 112762306a36Sopenharmony_cistatic void phy_clk_release_provider(void *res) 112862306a36Sopenharmony_ci{ 112962306a36Sopenharmony_ci of_clk_del_provider(res); 113062306a36Sopenharmony_ci} 113162306a36Sopenharmony_ci 113262306a36Sopenharmony_ci/* 113362306a36Sopenharmony_ci * Register a fixed rate pipe clock. 113462306a36Sopenharmony_ci * 113562306a36Sopenharmony_ci * The <s>_pipe_clksrc generated by PHY goes to the GCC that gate 113662306a36Sopenharmony_ci * controls it. The <s>_pipe_clk coming out of the GCC is requested 113762306a36Sopenharmony_ci * by the PHY driver for its operations. 113862306a36Sopenharmony_ci * We register the <s>_pipe_clksrc here. The gcc driver takes care 113962306a36Sopenharmony_ci * of assigning this <s>_pipe_clksrc as parent to <s>_pipe_clk. 114062306a36Sopenharmony_ci * Below picture shows this relationship. 114162306a36Sopenharmony_ci * 114262306a36Sopenharmony_ci * +---------------+ 114362306a36Sopenharmony_ci * | PHY block |<<---------------------------------------+ 114462306a36Sopenharmony_ci * | | | 114562306a36Sopenharmony_ci * | +-------+ | +-----+ | 114662306a36Sopenharmony_ci * I/P---^-->| PLL |---^--->pipe_clksrc--->| GCC |--->pipe_clk---+ 114762306a36Sopenharmony_ci * clk | +-------+ | +-----+ 114862306a36Sopenharmony_ci * +---------------+ 114962306a36Sopenharmony_ci */ 115062306a36Sopenharmony_cistatic int phy_pipe_clk_register(struct qmp_usb *qmp, struct device_node *np) 115162306a36Sopenharmony_ci{ 115262306a36Sopenharmony_ci struct clk_fixed_rate *fixed = &qmp->pipe_clk_fixed; 115362306a36Sopenharmony_ci struct clk_init_data init = { }; 115462306a36Sopenharmony_ci int ret; 115562306a36Sopenharmony_ci 115662306a36Sopenharmony_ci ret = of_property_read_string(np, "clock-output-names", &init.name); 115762306a36Sopenharmony_ci if (ret) { 115862306a36Sopenharmony_ci dev_err(qmp->dev, "%pOFn: No clock-output-names\n", np); 115962306a36Sopenharmony_ci return ret; 116062306a36Sopenharmony_ci } 116162306a36Sopenharmony_ci 116262306a36Sopenharmony_ci init.ops = &clk_fixed_rate_ops; 116362306a36Sopenharmony_ci 116462306a36Sopenharmony_ci /* controllers using QMP phys use 125MHz pipe clock interface */ 116562306a36Sopenharmony_ci fixed->fixed_rate = 125000000; 116662306a36Sopenharmony_ci fixed->hw.init = &init; 116762306a36Sopenharmony_ci 116862306a36Sopenharmony_ci ret = devm_clk_hw_register(qmp->dev, &fixed->hw); 116962306a36Sopenharmony_ci if (ret) 117062306a36Sopenharmony_ci return ret; 117162306a36Sopenharmony_ci 117262306a36Sopenharmony_ci ret = of_clk_add_hw_provider(np, of_clk_hw_simple_get, &fixed->hw); 117362306a36Sopenharmony_ci if (ret) 117462306a36Sopenharmony_ci return ret; 117562306a36Sopenharmony_ci 117662306a36Sopenharmony_ci /* 117762306a36Sopenharmony_ci * Roll a devm action because the clock provider is the child node, but 117862306a36Sopenharmony_ci * the child node is not actually a device. 117962306a36Sopenharmony_ci */ 118062306a36Sopenharmony_ci return devm_add_action_or_reset(qmp->dev, phy_clk_release_provider, np); 118162306a36Sopenharmony_ci} 118262306a36Sopenharmony_ci 118362306a36Sopenharmony_cistatic void __iomem *qmp_usb_legacy_iomap(struct device *dev, struct device_node *np, 118462306a36Sopenharmony_ci int index, bool exclusive) 118562306a36Sopenharmony_ci{ 118662306a36Sopenharmony_ci struct resource res; 118762306a36Sopenharmony_ci 118862306a36Sopenharmony_ci if (!exclusive) { 118962306a36Sopenharmony_ci if (of_address_to_resource(np, index, &res)) 119062306a36Sopenharmony_ci return IOMEM_ERR_PTR(-EINVAL); 119162306a36Sopenharmony_ci 119262306a36Sopenharmony_ci return devm_ioremap(dev, res.start, resource_size(&res)); 119362306a36Sopenharmony_ci } 119462306a36Sopenharmony_ci 119562306a36Sopenharmony_ci return devm_of_iomap(dev, np, index, NULL); 119662306a36Sopenharmony_ci} 119762306a36Sopenharmony_ci 119862306a36Sopenharmony_cistatic int qmp_usb_legacy_parse_dt_legacy(struct qmp_usb *qmp, struct device_node *np) 119962306a36Sopenharmony_ci{ 120062306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(qmp->dev); 120162306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 120262306a36Sopenharmony_ci struct device *dev = qmp->dev; 120362306a36Sopenharmony_ci bool exclusive = true; 120462306a36Sopenharmony_ci 120562306a36Sopenharmony_ci qmp->serdes = devm_platform_ioremap_resource(pdev, 0); 120662306a36Sopenharmony_ci if (IS_ERR(qmp->serdes)) 120762306a36Sopenharmony_ci return PTR_ERR(qmp->serdes); 120862306a36Sopenharmony_ci 120962306a36Sopenharmony_ci qmp->dp_com = devm_platform_ioremap_resource(pdev, 1); 121062306a36Sopenharmony_ci if (IS_ERR(qmp->dp_com)) 121162306a36Sopenharmony_ci return PTR_ERR(qmp->dp_com); 121262306a36Sopenharmony_ci 121362306a36Sopenharmony_ci /* 121462306a36Sopenharmony_ci * Get memory resources for the PHY: 121562306a36Sopenharmony_ci * Resources are indexed as: tx -> 0; rx -> 1; pcs -> 2. 121662306a36Sopenharmony_ci * For dual lane PHYs: tx2 -> 3, rx2 -> 4, pcs_misc (optional) -> 5 121762306a36Sopenharmony_ci * For single lane PHYs: pcs_misc (optional) -> 3. 121862306a36Sopenharmony_ci */ 121962306a36Sopenharmony_ci qmp->tx = devm_of_iomap(dev, np, 0, NULL); 122062306a36Sopenharmony_ci if (IS_ERR(qmp->tx)) 122162306a36Sopenharmony_ci return PTR_ERR(qmp->tx); 122262306a36Sopenharmony_ci 122362306a36Sopenharmony_ci qmp->rx = devm_of_iomap(dev, np, 1, NULL); 122462306a36Sopenharmony_ci if (IS_ERR(qmp->rx)) 122562306a36Sopenharmony_ci return PTR_ERR(qmp->rx); 122662306a36Sopenharmony_ci 122762306a36Sopenharmony_ci qmp->pcs = qmp_usb_legacy_iomap(dev, np, 2, exclusive); 122862306a36Sopenharmony_ci if (IS_ERR(qmp->pcs)) 122962306a36Sopenharmony_ci return PTR_ERR(qmp->pcs); 123062306a36Sopenharmony_ci 123162306a36Sopenharmony_ci if (cfg->pcs_usb_offset) 123262306a36Sopenharmony_ci qmp->pcs_usb = qmp->pcs + cfg->pcs_usb_offset; 123362306a36Sopenharmony_ci 123462306a36Sopenharmony_ci if (cfg->lanes >= 2) { 123562306a36Sopenharmony_ci qmp->tx2 = devm_of_iomap(dev, np, 3, NULL); 123662306a36Sopenharmony_ci if (IS_ERR(qmp->tx2)) 123762306a36Sopenharmony_ci return PTR_ERR(qmp->tx2); 123862306a36Sopenharmony_ci 123962306a36Sopenharmony_ci qmp->rx2 = devm_of_iomap(dev, np, 4, NULL); 124062306a36Sopenharmony_ci if (IS_ERR(qmp->rx2)) 124162306a36Sopenharmony_ci return PTR_ERR(qmp->rx2); 124262306a36Sopenharmony_ci 124362306a36Sopenharmony_ci qmp->pcs_misc = devm_of_iomap(dev, np, 5, NULL); 124462306a36Sopenharmony_ci } else { 124562306a36Sopenharmony_ci qmp->pcs_misc = devm_of_iomap(dev, np, 3, NULL); 124662306a36Sopenharmony_ci } 124762306a36Sopenharmony_ci 124862306a36Sopenharmony_ci if (IS_ERR(qmp->pcs_misc)) { 124962306a36Sopenharmony_ci dev_vdbg(dev, "PHY pcs_misc-reg not used\n"); 125062306a36Sopenharmony_ci qmp->pcs_misc = NULL; 125162306a36Sopenharmony_ci } 125262306a36Sopenharmony_ci 125362306a36Sopenharmony_ci qmp->pipe_clk = devm_get_clk_from_child(dev, np, NULL); 125462306a36Sopenharmony_ci if (IS_ERR(qmp->pipe_clk)) { 125562306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(qmp->pipe_clk), 125662306a36Sopenharmony_ci "failed to get pipe clock\n"); 125762306a36Sopenharmony_ci } 125862306a36Sopenharmony_ci 125962306a36Sopenharmony_ci return 0; 126062306a36Sopenharmony_ci} 126162306a36Sopenharmony_ci 126262306a36Sopenharmony_cistatic int qmp_usb_legacy_parse_dt(struct qmp_usb *qmp) 126362306a36Sopenharmony_ci{ 126462306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(qmp->dev); 126562306a36Sopenharmony_ci const struct qmp_phy_cfg *cfg = qmp->cfg; 126662306a36Sopenharmony_ci const struct qmp_usb_legacy_offsets *offs = cfg->offsets; 126762306a36Sopenharmony_ci struct device *dev = qmp->dev; 126862306a36Sopenharmony_ci void __iomem *base; 126962306a36Sopenharmony_ci 127062306a36Sopenharmony_ci if (!offs) 127162306a36Sopenharmony_ci return -EINVAL; 127262306a36Sopenharmony_ci 127362306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 127462306a36Sopenharmony_ci if (IS_ERR(base)) 127562306a36Sopenharmony_ci return PTR_ERR(base); 127662306a36Sopenharmony_ci 127762306a36Sopenharmony_ci qmp->serdes = base + offs->serdes; 127862306a36Sopenharmony_ci qmp->pcs = base + offs->pcs; 127962306a36Sopenharmony_ci qmp->pcs_usb = base + offs->pcs_usb; 128062306a36Sopenharmony_ci qmp->tx = base + offs->tx; 128162306a36Sopenharmony_ci qmp->rx = base + offs->rx; 128262306a36Sopenharmony_ci 128362306a36Sopenharmony_ci qmp->pipe_clk = devm_clk_get(dev, "pipe"); 128462306a36Sopenharmony_ci if (IS_ERR(qmp->pipe_clk)) { 128562306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(qmp->pipe_clk), 128662306a36Sopenharmony_ci "failed to get pipe clock\n"); 128762306a36Sopenharmony_ci } 128862306a36Sopenharmony_ci 128962306a36Sopenharmony_ci return 0; 129062306a36Sopenharmony_ci} 129162306a36Sopenharmony_ci 129262306a36Sopenharmony_cistatic int qmp_usb_legacy_probe(struct platform_device *pdev) 129362306a36Sopenharmony_ci{ 129462306a36Sopenharmony_ci struct device *dev = &pdev->dev; 129562306a36Sopenharmony_ci struct phy_provider *phy_provider; 129662306a36Sopenharmony_ci struct device_node *np; 129762306a36Sopenharmony_ci struct qmp_usb *qmp; 129862306a36Sopenharmony_ci int ret; 129962306a36Sopenharmony_ci 130062306a36Sopenharmony_ci qmp = devm_kzalloc(dev, sizeof(*qmp), GFP_KERNEL); 130162306a36Sopenharmony_ci if (!qmp) 130262306a36Sopenharmony_ci return -ENOMEM; 130362306a36Sopenharmony_ci 130462306a36Sopenharmony_ci qmp->dev = dev; 130562306a36Sopenharmony_ci 130662306a36Sopenharmony_ci qmp->cfg = of_device_get_match_data(dev); 130762306a36Sopenharmony_ci if (!qmp->cfg) 130862306a36Sopenharmony_ci return -EINVAL; 130962306a36Sopenharmony_ci 131062306a36Sopenharmony_ci ret = qmp_usb_legacy_clk_init(qmp); 131162306a36Sopenharmony_ci if (ret) 131262306a36Sopenharmony_ci return ret; 131362306a36Sopenharmony_ci 131462306a36Sopenharmony_ci ret = qmp_usb_legacy_reset_init(qmp); 131562306a36Sopenharmony_ci if (ret) 131662306a36Sopenharmony_ci return ret; 131762306a36Sopenharmony_ci 131862306a36Sopenharmony_ci ret = qmp_usb_legacy_vreg_init(qmp); 131962306a36Sopenharmony_ci if (ret) 132062306a36Sopenharmony_ci return ret; 132162306a36Sopenharmony_ci 132262306a36Sopenharmony_ci /* Check for legacy binding with child node. */ 132362306a36Sopenharmony_ci np = of_get_next_available_child(dev->of_node, NULL); 132462306a36Sopenharmony_ci if (np) { 132562306a36Sopenharmony_ci ret = qmp_usb_legacy_parse_dt_legacy(qmp, np); 132662306a36Sopenharmony_ci } else { 132762306a36Sopenharmony_ci np = of_node_get(dev->of_node); 132862306a36Sopenharmony_ci ret = qmp_usb_legacy_parse_dt(qmp); 132962306a36Sopenharmony_ci } 133062306a36Sopenharmony_ci if (ret) 133162306a36Sopenharmony_ci goto err_node_put; 133262306a36Sopenharmony_ci 133362306a36Sopenharmony_ci pm_runtime_set_active(dev); 133462306a36Sopenharmony_ci ret = devm_pm_runtime_enable(dev); 133562306a36Sopenharmony_ci if (ret) 133662306a36Sopenharmony_ci goto err_node_put; 133762306a36Sopenharmony_ci /* 133862306a36Sopenharmony_ci * Prevent runtime pm from being ON by default. Users can enable 133962306a36Sopenharmony_ci * it using power/control in sysfs. 134062306a36Sopenharmony_ci */ 134162306a36Sopenharmony_ci pm_runtime_forbid(dev); 134262306a36Sopenharmony_ci 134362306a36Sopenharmony_ci ret = phy_pipe_clk_register(qmp, np); 134462306a36Sopenharmony_ci if (ret) 134562306a36Sopenharmony_ci goto err_node_put; 134662306a36Sopenharmony_ci 134762306a36Sopenharmony_ci qmp->phy = devm_phy_create(dev, np, &qmp_usb_legacy_phy_ops); 134862306a36Sopenharmony_ci if (IS_ERR(qmp->phy)) { 134962306a36Sopenharmony_ci ret = PTR_ERR(qmp->phy); 135062306a36Sopenharmony_ci dev_err(dev, "failed to create PHY: %d\n", ret); 135162306a36Sopenharmony_ci goto err_node_put; 135262306a36Sopenharmony_ci } 135362306a36Sopenharmony_ci 135462306a36Sopenharmony_ci phy_set_drvdata(qmp->phy, qmp); 135562306a36Sopenharmony_ci 135662306a36Sopenharmony_ci of_node_put(np); 135762306a36Sopenharmony_ci 135862306a36Sopenharmony_ci phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 135962306a36Sopenharmony_ci 136062306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(phy_provider); 136162306a36Sopenharmony_ci 136262306a36Sopenharmony_cierr_node_put: 136362306a36Sopenharmony_ci of_node_put(np); 136462306a36Sopenharmony_ci return ret; 136562306a36Sopenharmony_ci} 136662306a36Sopenharmony_ci 136762306a36Sopenharmony_cistatic const struct of_device_id qmp_usb_legacy_of_match_table[] = { 136862306a36Sopenharmony_ci { 136962306a36Sopenharmony_ci .compatible = "qcom,sc7180-qmp-usb3-phy", 137062306a36Sopenharmony_ci .data = &sc7180_usb3phy_cfg, 137162306a36Sopenharmony_ci }, { 137262306a36Sopenharmony_ci .compatible = "qcom,sc8180x-qmp-usb3-phy", 137362306a36Sopenharmony_ci .data = &sm8150_usb3phy_cfg, 137462306a36Sopenharmony_ci }, { 137562306a36Sopenharmony_ci .compatible = "qcom,sdm845-qmp-usb3-phy", 137662306a36Sopenharmony_ci .data = &qmp_v3_usb3phy_cfg, 137762306a36Sopenharmony_ci }, { 137862306a36Sopenharmony_ci .compatible = "qcom,sm8150-qmp-usb3-phy", 137962306a36Sopenharmony_ci .data = &sm8150_usb3phy_cfg, 138062306a36Sopenharmony_ci }, { 138162306a36Sopenharmony_ci .compatible = "qcom,sm8250-qmp-usb3-phy", 138262306a36Sopenharmony_ci .data = &sm8250_usb3phy_cfg, 138362306a36Sopenharmony_ci }, { 138462306a36Sopenharmony_ci .compatible = "qcom,sm8350-qmp-usb3-phy", 138562306a36Sopenharmony_ci .data = &sm8350_usb3phy_cfg, 138662306a36Sopenharmony_ci }, { 138762306a36Sopenharmony_ci .compatible = "qcom,sm8450-qmp-usb3-phy", 138862306a36Sopenharmony_ci .data = &sm8350_usb3phy_cfg, 138962306a36Sopenharmony_ci }, 139062306a36Sopenharmony_ci { }, 139162306a36Sopenharmony_ci}; 139262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, qmp_usb_legacy_of_match_table); 139362306a36Sopenharmony_ci 139462306a36Sopenharmony_cistatic struct platform_driver qmp_usb_legacy_driver = { 139562306a36Sopenharmony_ci .probe = qmp_usb_legacy_probe, 139662306a36Sopenharmony_ci .driver = { 139762306a36Sopenharmony_ci .name = "qcom-qmp-usb-legacy-phy", 139862306a36Sopenharmony_ci .pm = &qmp_usb_legacy_pm_ops, 139962306a36Sopenharmony_ci .of_match_table = qmp_usb_legacy_of_match_table, 140062306a36Sopenharmony_ci }, 140162306a36Sopenharmony_ci}; 140262306a36Sopenharmony_ci 140362306a36Sopenharmony_cimodule_platform_driver(qmp_usb_legacy_driver); 140462306a36Sopenharmony_ci 140562306a36Sopenharmony_ciMODULE_AUTHOR("Vivek Gautam <vivek.gautam@codeaurora.org>"); 140662306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm QMP legacy USB+DP PHY driver"); 140762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1408