162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2017, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk.h>
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/delay.h>
962306a36Sopenharmony_ci#include <linux/err.h>
1062306a36Sopenharmony_ci#include <linux/io.h>
1162306a36Sopenharmony_ci#include <linux/iopoll.h>
1262306a36Sopenharmony_ci#include <linux/kernel.h>
1362306a36Sopenharmony_ci#include <linux/module.h>
1462306a36Sopenharmony_ci#include <linux/of.h>
1562306a36Sopenharmony_ci#include <linux/of_address.h>
1662306a36Sopenharmony_ci#include <linux/phy/phy.h>
1762306a36Sopenharmony_ci#include <linux/platform_device.h>
1862306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
1962306a36Sopenharmony_ci#include <linux/reset.h>
2062306a36Sopenharmony_ci#include <linux/slab.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#include "phy-qcom-qmp.h"
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci/* QPHY_SW_RESET bit */
2562306a36Sopenharmony_ci#define SW_RESET				BIT(0)
2662306a36Sopenharmony_ci/* QPHY_POWER_DOWN_CONTROL */
2762306a36Sopenharmony_ci#define SW_PWRDN				BIT(0)
2862306a36Sopenharmony_ci#define REFCLK_DRV_DSBL				BIT(1)
2962306a36Sopenharmony_ci/* QPHY_START_CONTROL bits */
3062306a36Sopenharmony_ci#define SERDES_START				BIT(0)
3162306a36Sopenharmony_ci#define PCS_START				BIT(1)
3262306a36Sopenharmony_ci#define PLL_READY_GATE_EN			BIT(3)
3362306a36Sopenharmony_ci/* QPHY_PCS_STATUS bit */
3462306a36Sopenharmony_ci#define PHYSTATUS				BIT(6)
3562306a36Sopenharmony_ci/* QPHY_COM_PCS_READY_STATUS bit */
3662306a36Sopenharmony_ci#define PCS_READY				BIT(0)
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci#define PHY_INIT_COMPLETE_TIMEOUT		10000
3962306a36Sopenharmony_ci#define POWER_DOWN_DELAY_US_MIN			10
4062306a36Sopenharmony_ci#define POWER_DOWN_DELAY_US_MAX			20
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistruct qmp_phy_init_tbl {
4362306a36Sopenharmony_ci	unsigned int offset;
4462306a36Sopenharmony_ci	unsigned int val;
4562306a36Sopenharmony_ci	/*
4662306a36Sopenharmony_ci	 * mask of lanes for which this register is written
4762306a36Sopenharmony_ci	 * for cases when second lane needs different values
4862306a36Sopenharmony_ci	 */
4962306a36Sopenharmony_ci	u8 lane_mask;
5062306a36Sopenharmony_ci};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#define QMP_PHY_INIT_CFG(o, v)		\
5362306a36Sopenharmony_ci	{				\
5462306a36Sopenharmony_ci		.offset = o,		\
5562306a36Sopenharmony_ci		.val = v,		\
5662306a36Sopenharmony_ci		.lane_mask = 0xff,	\
5762306a36Sopenharmony_ci	}
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci#define QMP_PHY_INIT_CFG_LANE(o, v, l)	\
6062306a36Sopenharmony_ci	{				\
6162306a36Sopenharmony_ci		.offset = o,		\
6262306a36Sopenharmony_ci		.val = v,		\
6362306a36Sopenharmony_ci		.lane_mask = l,		\
6462306a36Sopenharmony_ci	}
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci/* set of registers with offsets different per-PHY */
6762306a36Sopenharmony_cienum qphy_reg_layout {
6862306a36Sopenharmony_ci	/* Common block control registers */
6962306a36Sopenharmony_ci	QPHY_COM_SW_RESET,
7062306a36Sopenharmony_ci	QPHY_COM_POWER_DOWN_CONTROL,
7162306a36Sopenharmony_ci	QPHY_COM_START_CONTROL,
7262306a36Sopenharmony_ci	QPHY_COM_PCS_READY_STATUS,
7362306a36Sopenharmony_ci	/* PCS registers */
7462306a36Sopenharmony_ci	QPHY_SW_RESET,
7562306a36Sopenharmony_ci	QPHY_START_CTRL,
7662306a36Sopenharmony_ci	QPHY_PCS_STATUS,
7762306a36Sopenharmony_ci	/* Keep last to ensure regs_layout arrays are properly initialized */
7862306a36Sopenharmony_ci	QPHY_LAYOUT_SIZE
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic const unsigned int pciephy_regs_layout[QPHY_LAYOUT_SIZE] = {
8262306a36Sopenharmony_ci	[QPHY_COM_SW_RESET]		= 0x400,
8362306a36Sopenharmony_ci	[QPHY_COM_POWER_DOWN_CONTROL]	= 0x404,
8462306a36Sopenharmony_ci	[QPHY_COM_START_CONTROL]	= 0x408,
8562306a36Sopenharmony_ci	[QPHY_COM_PCS_READY_STATUS]	= 0x448,
8662306a36Sopenharmony_ci	[QPHY_SW_RESET]			= QPHY_V2_PCS_SW_RESET,
8762306a36Sopenharmony_ci	[QPHY_START_CTRL]		= QPHY_V2_PCS_START_CONTROL,
8862306a36Sopenharmony_ci	[QPHY_PCS_STATUS]		= QPHY_V2_PCS_PCI_PCS_STATUS,
8962306a36Sopenharmony_ci};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl msm8996_pcie_serdes_tbl[] = {
9262306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x1c),
9362306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_CLK_ENABLE1, 0x10),
9462306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_CLK_SELECT, 0x33),
9562306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_CMN_CONFIG, 0x06),
9662306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP_EN, 0x42),
9762306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_MAP, 0x00),
9862306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_TIMER1, 0xff),
9962306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_TIMER2, 0x1f),
10062306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_HSCLK_SEL, 0x01),
10162306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SVS_MODE_CLK_SEL, 0x01),
10262306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_CORE_CLK_EN, 0x00),
10362306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_CORECLK_DIV, 0x0a),
10462306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_BG_TIMER, 0x09),
10562306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_DEC_START_MODE0, 0x82),
10662306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START3_MODE0, 0x03),
10762306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START2_MODE0, 0x55),
10862306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START1_MODE0, 0x55),
10962306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP3_MODE0, 0x00),
11062306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP2_MODE0, 0x1a),
11162306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP1_MODE0, 0x0a),
11262306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_CLK_SELECT, 0x33),
11362306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SYS_CLK_CTRL, 0x02),
11462306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_BUF_ENABLE, 0x1f),
11562306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_EN_SEL, 0x04),
11662306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_CP_CTRL_MODE0, 0x0b),
11762306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_PLL_RCTRL_MODE0, 0x16),
11862306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_PLL_CCTRL_MODE0, 0x28),
11962306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN1_MODE0, 0x00),
12062306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0x80),
12162306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_EN_CENTER, 0x01),
12262306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER1, 0x31),
12362306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER2, 0x01),
12462306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER1, 0x02),
12562306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER2, 0x00),
12662306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE1, 0x2f),
12762306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE2, 0x19),
12862306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_RESCODE_DIV_NUM, 0x15),
12962306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_BG_TRIM, 0x0f),
13062306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_PLL_IVCO, 0x0f),
13162306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_CLK_EP_DIV, 0x19),
13262306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_CLK_ENABLE1, 0x10),
13362306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_HSCLK_SEL, 0x00),
13462306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_COM_RESCODE_DIV_NUM, 0x40),
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl msm8996_pcie_tx_tbl[] = {
13862306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_TX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN, 0x45),
13962306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_TX_LANE_MODE, 0x06),
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl msm8996_pcie_rx_tbl[] = {
14362306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_ENABLES, 0x1c),
14462306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2, 0x01),
14562306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3, 0x00),
14662306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4, 0xdb),
14762306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_RX_BAND, 0x18),
14862306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_GAIN, 0x04),
14962306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_GAIN_HALF, 0x04),
15062306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b),
15162306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
15262306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_LVL, 0x19),
15362306a36Sopenharmony_ci};
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic const struct qmp_phy_init_tbl msm8996_pcie_pcs_tbl[] = {
15662306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QPHY_V2_PCS_RX_IDLE_DTCT_CNTRL, 0x4c),
15762306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QPHY_V2_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x00),
15862306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QPHY_V2_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x01),
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QPHY_V2_PCS_PLL_LOCK_CHK_DLY_TIME, 0x05),
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QPHY_V2_PCS_ENDPOINT_REFCLK_DRIVE, 0x05),
16362306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QPHY_V2_PCS_POWER_DOWN_CONTROL, 0x02),
16462306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QPHY_V2_PCS_POWER_STATE_CONFIG4, 0x00),
16562306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QPHY_V2_PCS_POWER_STATE_CONFIG1, 0xa3),
16662306a36Sopenharmony_ci	QMP_PHY_INIT_CFG(QPHY_V2_PCS_TXDEEMPH_M3P5DB_V0, 0x0e),
16762306a36Sopenharmony_ci};
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci/* struct qmp_phy_cfg - per-PHY initialization config */
17062306a36Sopenharmony_cistruct qmp_phy_cfg {
17162306a36Sopenharmony_ci	/* number of PHYs provided by this block */
17262306a36Sopenharmony_ci	int num_phys;
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	/* Init sequence for PHY blocks - serdes, tx, rx, pcs */
17562306a36Sopenharmony_ci	const struct qmp_phy_init_tbl *serdes_tbl;
17662306a36Sopenharmony_ci	int serdes_tbl_num;
17762306a36Sopenharmony_ci	const struct qmp_phy_init_tbl *tx_tbl;
17862306a36Sopenharmony_ci	int tx_tbl_num;
17962306a36Sopenharmony_ci	const struct qmp_phy_init_tbl *rx_tbl;
18062306a36Sopenharmony_ci	int rx_tbl_num;
18162306a36Sopenharmony_ci	const struct qmp_phy_init_tbl *pcs_tbl;
18262306a36Sopenharmony_ci	int pcs_tbl_num;
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	/* clock ids to be requested */
18562306a36Sopenharmony_ci	const char * const *clk_list;
18662306a36Sopenharmony_ci	int num_clks;
18762306a36Sopenharmony_ci	/* resets to be requested */
18862306a36Sopenharmony_ci	const char * const *reset_list;
18962306a36Sopenharmony_ci	int num_resets;
19062306a36Sopenharmony_ci	/* regulators to be requested */
19162306a36Sopenharmony_ci	const char * const *vreg_list;
19262306a36Sopenharmony_ci	int num_vregs;
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	/* array of registers with different offsets */
19562306a36Sopenharmony_ci	const unsigned int *regs;
19662306a36Sopenharmony_ci};
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci/**
19962306a36Sopenharmony_ci * struct qmp_phy - per-lane phy descriptor
20062306a36Sopenharmony_ci *
20162306a36Sopenharmony_ci * @phy: generic phy
20262306a36Sopenharmony_ci * @cfg: phy specific configuration
20362306a36Sopenharmony_ci * @serdes: iomapped memory space for phy's serdes (i.e. PLL)
20462306a36Sopenharmony_ci * @tx: iomapped memory space for lane's tx
20562306a36Sopenharmony_ci * @rx: iomapped memory space for lane's rx
20662306a36Sopenharmony_ci * @pcs: iomapped memory space for lane's pcs
20762306a36Sopenharmony_ci * @pipe_clk: pipe clock
20862306a36Sopenharmony_ci * @index: lane index
20962306a36Sopenharmony_ci * @qmp: QMP phy to which this lane belongs
21062306a36Sopenharmony_ci * @lane_rst: lane's reset controller
21162306a36Sopenharmony_ci */
21262306a36Sopenharmony_cistruct qmp_phy {
21362306a36Sopenharmony_ci	struct phy *phy;
21462306a36Sopenharmony_ci	const struct qmp_phy_cfg *cfg;
21562306a36Sopenharmony_ci	void __iomem *serdes;
21662306a36Sopenharmony_ci	void __iomem *tx;
21762306a36Sopenharmony_ci	void __iomem *rx;
21862306a36Sopenharmony_ci	void __iomem *pcs;
21962306a36Sopenharmony_ci	struct clk *pipe_clk;
22062306a36Sopenharmony_ci	unsigned int index;
22162306a36Sopenharmony_ci	struct qcom_qmp *qmp;
22262306a36Sopenharmony_ci	struct reset_control *lane_rst;
22362306a36Sopenharmony_ci};
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci/**
22662306a36Sopenharmony_ci * struct qcom_qmp - structure holding QMP phy block attributes
22762306a36Sopenharmony_ci *
22862306a36Sopenharmony_ci * @dev: device
22962306a36Sopenharmony_ci *
23062306a36Sopenharmony_ci * @clks: array of clocks required by phy
23162306a36Sopenharmony_ci * @resets: array of resets required by phy
23262306a36Sopenharmony_ci * @vregs: regulator supplies bulk data
23362306a36Sopenharmony_ci *
23462306a36Sopenharmony_ci * @phys: array of per-lane phy descriptors
23562306a36Sopenharmony_ci * @phy_mutex: mutex lock for PHY common block initialization
23662306a36Sopenharmony_ci * @init_count: phy common block initialization count
23762306a36Sopenharmony_ci */
23862306a36Sopenharmony_cistruct qcom_qmp {
23962306a36Sopenharmony_ci	struct device *dev;
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	struct clk_bulk_data *clks;
24262306a36Sopenharmony_ci	struct reset_control_bulk_data *resets;
24362306a36Sopenharmony_ci	struct regulator_bulk_data *vregs;
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	struct qmp_phy **phys;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	struct mutex phy_mutex;
24862306a36Sopenharmony_ci	int init_count;
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic inline void qphy_setbits(void __iomem *base, u32 offset, u32 val)
25262306a36Sopenharmony_ci{
25362306a36Sopenharmony_ci	u32 reg;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	reg = readl(base + offset);
25662306a36Sopenharmony_ci	reg |= val;
25762306a36Sopenharmony_ci	writel(reg, base + offset);
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	/* ensure that above write is through */
26062306a36Sopenharmony_ci	readl(base + offset);
26162306a36Sopenharmony_ci}
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic inline void qphy_clrbits(void __iomem *base, u32 offset, u32 val)
26462306a36Sopenharmony_ci{
26562306a36Sopenharmony_ci	u32 reg;
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	reg = readl(base + offset);
26862306a36Sopenharmony_ci	reg &= ~val;
26962306a36Sopenharmony_ci	writel(reg, base + offset);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	/* ensure that above write is through */
27262306a36Sopenharmony_ci	readl(base + offset);
27362306a36Sopenharmony_ci}
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci/* list of clocks required by phy */
27662306a36Sopenharmony_cistatic const char * const msm8996_phy_clk_l[] = {
27762306a36Sopenharmony_ci	"aux", "cfg_ahb", "ref",
27862306a36Sopenharmony_ci};
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci/* list of resets */
28162306a36Sopenharmony_cistatic const char * const msm8996_pciephy_reset_l[] = {
28262306a36Sopenharmony_ci	"phy", "common", "cfg",
28362306a36Sopenharmony_ci};
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci/* list of regulators */
28662306a36Sopenharmony_cistatic const char * const qmp_phy_vreg_l[] = {
28762306a36Sopenharmony_ci	"vdda-phy", "vdda-pll",
28862306a36Sopenharmony_ci};
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_cistatic const struct qmp_phy_cfg msm8996_pciephy_cfg = {
29162306a36Sopenharmony_ci	.num_phys		= 3,
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	.serdes_tbl		= msm8996_pcie_serdes_tbl,
29462306a36Sopenharmony_ci	.serdes_tbl_num		= ARRAY_SIZE(msm8996_pcie_serdes_tbl),
29562306a36Sopenharmony_ci	.tx_tbl			= msm8996_pcie_tx_tbl,
29662306a36Sopenharmony_ci	.tx_tbl_num		= ARRAY_SIZE(msm8996_pcie_tx_tbl),
29762306a36Sopenharmony_ci	.rx_tbl			= msm8996_pcie_rx_tbl,
29862306a36Sopenharmony_ci	.rx_tbl_num		= ARRAY_SIZE(msm8996_pcie_rx_tbl),
29962306a36Sopenharmony_ci	.pcs_tbl		= msm8996_pcie_pcs_tbl,
30062306a36Sopenharmony_ci	.pcs_tbl_num		= ARRAY_SIZE(msm8996_pcie_pcs_tbl),
30162306a36Sopenharmony_ci	.clk_list		= msm8996_phy_clk_l,
30262306a36Sopenharmony_ci	.num_clks		= ARRAY_SIZE(msm8996_phy_clk_l),
30362306a36Sopenharmony_ci	.reset_list		= msm8996_pciephy_reset_l,
30462306a36Sopenharmony_ci	.num_resets		= ARRAY_SIZE(msm8996_pciephy_reset_l),
30562306a36Sopenharmony_ci	.vreg_list		= qmp_phy_vreg_l,
30662306a36Sopenharmony_ci	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
30762306a36Sopenharmony_ci	.regs			= pciephy_regs_layout,
30862306a36Sopenharmony_ci};
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_cistatic void qmp_pcie_msm8996_configure_lane(void __iomem *base,
31162306a36Sopenharmony_ci					const struct qmp_phy_init_tbl tbl[],
31262306a36Sopenharmony_ci					int num,
31362306a36Sopenharmony_ci					u8 lane_mask)
31462306a36Sopenharmony_ci{
31562306a36Sopenharmony_ci	int i;
31662306a36Sopenharmony_ci	const struct qmp_phy_init_tbl *t = tbl;
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	if (!t)
31962306a36Sopenharmony_ci		return;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	for (i = 0; i < num; i++, t++) {
32262306a36Sopenharmony_ci		if (!(t->lane_mask & lane_mask))
32362306a36Sopenharmony_ci			continue;
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci		writel(t->val, base + t->offset);
32662306a36Sopenharmony_ci	}
32762306a36Sopenharmony_ci}
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_cistatic void qmp_pcie_msm8996_configure(void __iomem *base,
33062306a36Sopenharmony_ci				   const struct qmp_phy_init_tbl tbl[],
33162306a36Sopenharmony_ci				   int num)
33262306a36Sopenharmony_ci{
33362306a36Sopenharmony_ci	qmp_pcie_msm8996_configure_lane(base, tbl, num, 0xff);
33462306a36Sopenharmony_ci}
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_cistatic int qmp_pcie_msm8996_serdes_init(struct qmp_phy *qphy)
33762306a36Sopenharmony_ci{
33862306a36Sopenharmony_ci	struct qcom_qmp *qmp = qphy->qmp;
33962306a36Sopenharmony_ci	const struct qmp_phy_cfg *cfg = qphy->cfg;
34062306a36Sopenharmony_ci	void __iomem *serdes = qphy->serdes;
34162306a36Sopenharmony_ci	const struct qmp_phy_init_tbl *serdes_tbl = cfg->serdes_tbl;
34262306a36Sopenharmony_ci	int serdes_tbl_num = cfg->serdes_tbl_num;
34362306a36Sopenharmony_ci	void __iomem *status;
34462306a36Sopenharmony_ci	unsigned int val;
34562306a36Sopenharmony_ci	int ret;
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	qmp_pcie_msm8996_configure(serdes, serdes_tbl, serdes_tbl_num);
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci	qphy_clrbits(serdes, cfg->regs[QPHY_COM_SW_RESET], SW_RESET);
35062306a36Sopenharmony_ci	qphy_setbits(serdes, cfg->regs[QPHY_COM_START_CONTROL],
35162306a36Sopenharmony_ci		     SERDES_START | PCS_START);
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	status = serdes + cfg->regs[QPHY_COM_PCS_READY_STATUS];
35462306a36Sopenharmony_ci	ret = readl_poll_timeout(status, val, (val & PCS_READY), 200,
35562306a36Sopenharmony_ci				 PHY_INIT_COMPLETE_TIMEOUT);
35662306a36Sopenharmony_ci	if (ret) {
35762306a36Sopenharmony_ci		dev_err(qmp->dev,
35862306a36Sopenharmony_ci			"phy common block init timed-out\n");
35962306a36Sopenharmony_ci		return ret;
36062306a36Sopenharmony_ci	}
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	return 0;
36362306a36Sopenharmony_ci}
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic int qmp_pcie_msm8996_com_init(struct qmp_phy *qphy)
36662306a36Sopenharmony_ci{
36762306a36Sopenharmony_ci	struct qcom_qmp *qmp = qphy->qmp;
36862306a36Sopenharmony_ci	const struct qmp_phy_cfg *cfg = qphy->cfg;
36962306a36Sopenharmony_ci	void __iomem *serdes = qphy->serdes;
37062306a36Sopenharmony_ci	int ret;
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	mutex_lock(&qmp->phy_mutex);
37362306a36Sopenharmony_ci	if (qmp->init_count++) {
37462306a36Sopenharmony_ci		mutex_unlock(&qmp->phy_mutex);
37562306a36Sopenharmony_ci		return 0;
37662306a36Sopenharmony_ci	}
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci	ret = regulator_bulk_enable(cfg->num_vregs, qmp->vregs);
37962306a36Sopenharmony_ci	if (ret) {
38062306a36Sopenharmony_ci		dev_err(qmp->dev, "failed to enable regulators, err=%d\n", ret);
38162306a36Sopenharmony_ci		goto err_decrement_count;
38262306a36Sopenharmony_ci	}
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	ret = reset_control_bulk_assert(cfg->num_resets, qmp->resets);
38562306a36Sopenharmony_ci	if (ret) {
38662306a36Sopenharmony_ci		dev_err(qmp->dev, "reset assert failed\n");
38762306a36Sopenharmony_ci		goto err_disable_regulators;
38862306a36Sopenharmony_ci	}
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	ret = reset_control_bulk_deassert(cfg->num_resets, qmp->resets);
39162306a36Sopenharmony_ci	if (ret) {
39262306a36Sopenharmony_ci		dev_err(qmp->dev, "reset deassert failed\n");
39362306a36Sopenharmony_ci		goto err_disable_regulators;
39462306a36Sopenharmony_ci	}
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci	ret = clk_bulk_prepare_enable(cfg->num_clks, qmp->clks);
39762306a36Sopenharmony_ci	if (ret)
39862306a36Sopenharmony_ci		goto err_assert_reset;
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	qphy_setbits(serdes, cfg->regs[QPHY_COM_POWER_DOWN_CONTROL],
40162306a36Sopenharmony_ci		     SW_PWRDN);
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	mutex_unlock(&qmp->phy_mutex);
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	return 0;
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cierr_assert_reset:
40862306a36Sopenharmony_ci	reset_control_bulk_assert(cfg->num_resets, qmp->resets);
40962306a36Sopenharmony_cierr_disable_regulators:
41062306a36Sopenharmony_ci	regulator_bulk_disable(cfg->num_vregs, qmp->vregs);
41162306a36Sopenharmony_cierr_decrement_count:
41262306a36Sopenharmony_ci	qmp->init_count--;
41362306a36Sopenharmony_ci	mutex_unlock(&qmp->phy_mutex);
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	return ret;
41662306a36Sopenharmony_ci}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_cistatic int qmp_pcie_msm8996_com_exit(struct qmp_phy *qphy)
41962306a36Sopenharmony_ci{
42062306a36Sopenharmony_ci	struct qcom_qmp *qmp = qphy->qmp;
42162306a36Sopenharmony_ci	const struct qmp_phy_cfg *cfg = qphy->cfg;
42262306a36Sopenharmony_ci	void __iomem *serdes = qphy->serdes;
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	mutex_lock(&qmp->phy_mutex);
42562306a36Sopenharmony_ci	if (--qmp->init_count) {
42662306a36Sopenharmony_ci		mutex_unlock(&qmp->phy_mutex);
42762306a36Sopenharmony_ci		return 0;
42862306a36Sopenharmony_ci	}
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	qphy_setbits(serdes, cfg->regs[QPHY_COM_START_CONTROL],
43162306a36Sopenharmony_ci		     SERDES_START | PCS_START);
43262306a36Sopenharmony_ci	qphy_clrbits(serdes, cfg->regs[QPHY_COM_SW_RESET],
43362306a36Sopenharmony_ci		     SW_RESET);
43462306a36Sopenharmony_ci	qphy_setbits(serdes, cfg->regs[QPHY_COM_POWER_DOWN_CONTROL],
43562306a36Sopenharmony_ci		     SW_PWRDN);
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci	reset_control_bulk_assert(cfg->num_resets, qmp->resets);
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	clk_bulk_disable_unprepare(cfg->num_clks, qmp->clks);
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci	regulator_bulk_disable(cfg->num_vregs, qmp->vregs);
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci	mutex_unlock(&qmp->phy_mutex);
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	return 0;
44662306a36Sopenharmony_ci}
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_cistatic int qmp_pcie_msm8996_init(struct phy *phy)
44962306a36Sopenharmony_ci{
45062306a36Sopenharmony_ci	struct qmp_phy *qphy = phy_get_drvdata(phy);
45162306a36Sopenharmony_ci	struct qcom_qmp *qmp = qphy->qmp;
45262306a36Sopenharmony_ci	int ret;
45362306a36Sopenharmony_ci	dev_vdbg(qmp->dev, "Initializing QMP phy\n");
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	ret = qmp_pcie_msm8996_com_init(qphy);
45662306a36Sopenharmony_ci	if (ret)
45762306a36Sopenharmony_ci		return ret;
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	return 0;
46062306a36Sopenharmony_ci}
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_cistatic int qmp_pcie_msm8996_power_on(struct phy *phy)
46362306a36Sopenharmony_ci{
46462306a36Sopenharmony_ci	struct qmp_phy *qphy = phy_get_drvdata(phy);
46562306a36Sopenharmony_ci	struct qcom_qmp *qmp = qphy->qmp;
46662306a36Sopenharmony_ci	const struct qmp_phy_cfg *cfg = qphy->cfg;
46762306a36Sopenharmony_ci	void __iomem *tx = qphy->tx;
46862306a36Sopenharmony_ci	void __iomem *rx = qphy->rx;
46962306a36Sopenharmony_ci	void __iomem *pcs = qphy->pcs;
47062306a36Sopenharmony_ci	void __iomem *status;
47162306a36Sopenharmony_ci	unsigned int val;
47262306a36Sopenharmony_ci	int ret;
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci	qmp_pcie_msm8996_serdes_init(qphy);
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_ci	ret = reset_control_deassert(qphy->lane_rst);
47762306a36Sopenharmony_ci	if (ret) {
47862306a36Sopenharmony_ci		dev_err(qmp->dev, "lane%d reset deassert failed\n",
47962306a36Sopenharmony_ci			qphy->index);
48062306a36Sopenharmony_ci		return ret;
48162306a36Sopenharmony_ci	}
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci	ret = clk_prepare_enable(qphy->pipe_clk);
48462306a36Sopenharmony_ci	if (ret) {
48562306a36Sopenharmony_ci		dev_err(qmp->dev, "pipe_clk enable failed err=%d\n", ret);
48662306a36Sopenharmony_ci		goto err_reset_lane;
48762306a36Sopenharmony_ci	}
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci	/* Tx, Rx, and PCS configurations */
49062306a36Sopenharmony_ci	qmp_pcie_msm8996_configure_lane(tx, cfg->tx_tbl, cfg->tx_tbl_num, 1);
49162306a36Sopenharmony_ci	qmp_pcie_msm8996_configure_lane(rx, cfg->rx_tbl, cfg->rx_tbl_num, 1);
49262306a36Sopenharmony_ci	qmp_pcie_msm8996_configure(pcs, cfg->pcs_tbl, cfg->pcs_tbl_num);
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci	/*
49562306a36Sopenharmony_ci	 * Pull out PHY from POWER DOWN state.
49662306a36Sopenharmony_ci	 * This is active low enable signal to power-down PHY.
49762306a36Sopenharmony_ci	 */
49862306a36Sopenharmony_ci	qphy_setbits(pcs, QPHY_V2_PCS_POWER_DOWN_CONTROL,
49962306a36Sopenharmony_ci			SW_PWRDN | REFCLK_DRV_DSBL);
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci	usleep_range(POWER_DOWN_DELAY_US_MIN, POWER_DOWN_DELAY_US_MAX);
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci	/* Pull PHY out of reset state */
50462306a36Sopenharmony_ci	qphy_clrbits(pcs, cfg->regs[QPHY_SW_RESET], SW_RESET);
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	/* start SerDes and Phy-Coding-Sublayer */
50762306a36Sopenharmony_ci	qphy_setbits(pcs, cfg->regs[QPHY_START_CTRL],
50862306a36Sopenharmony_ci			PCS_START | PLL_READY_GATE_EN);
50962306a36Sopenharmony_ci
51062306a36Sopenharmony_ci	status = pcs + cfg->regs[QPHY_PCS_STATUS];
51162306a36Sopenharmony_ci	ret = readl_poll_timeout(status, val, !(val & PHYSTATUS), 200,
51262306a36Sopenharmony_ci				 PHY_INIT_COMPLETE_TIMEOUT);
51362306a36Sopenharmony_ci	if (ret) {
51462306a36Sopenharmony_ci		dev_err(qmp->dev, "phy initialization timed-out\n");
51562306a36Sopenharmony_ci		goto err_disable_pipe_clk;
51662306a36Sopenharmony_ci	}
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci	return 0;
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_cierr_disable_pipe_clk:
52162306a36Sopenharmony_ci	clk_disable_unprepare(qphy->pipe_clk);
52262306a36Sopenharmony_cierr_reset_lane:
52362306a36Sopenharmony_ci	reset_control_assert(qphy->lane_rst);
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	return ret;
52662306a36Sopenharmony_ci}
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_cistatic int qmp_pcie_msm8996_power_off(struct phy *phy)
52962306a36Sopenharmony_ci{
53062306a36Sopenharmony_ci	struct qmp_phy *qphy = phy_get_drvdata(phy);
53162306a36Sopenharmony_ci	const struct qmp_phy_cfg *cfg = qphy->cfg;
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci	clk_disable_unprepare(qphy->pipe_clk);
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	/* PHY reset */
53662306a36Sopenharmony_ci	qphy_setbits(qphy->pcs, cfg->regs[QPHY_SW_RESET], SW_RESET);
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_ci	/* stop SerDes and Phy-Coding-Sublayer */
53962306a36Sopenharmony_ci	qphy_clrbits(qphy->pcs, cfg->regs[QPHY_START_CTRL],
54062306a36Sopenharmony_ci			SERDES_START | PCS_START);
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_ci	/* Put PHY into POWER DOWN state: active low */
54362306a36Sopenharmony_ci	qphy_clrbits(qphy->pcs, QPHY_V2_PCS_POWER_DOWN_CONTROL,
54462306a36Sopenharmony_ci			SW_PWRDN | REFCLK_DRV_DSBL);
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_ci	return 0;
54762306a36Sopenharmony_ci}
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_cistatic int qmp_pcie_msm8996_exit(struct phy *phy)
55062306a36Sopenharmony_ci{
55162306a36Sopenharmony_ci	struct qmp_phy *qphy = phy_get_drvdata(phy);
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_ci	reset_control_assert(qphy->lane_rst);
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	qmp_pcie_msm8996_com_exit(qphy);
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_ci	return 0;
55862306a36Sopenharmony_ci}
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_cistatic int qmp_pcie_msm8996_enable(struct phy *phy)
56162306a36Sopenharmony_ci{
56262306a36Sopenharmony_ci	int ret;
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci	ret = qmp_pcie_msm8996_init(phy);
56562306a36Sopenharmony_ci	if (ret)
56662306a36Sopenharmony_ci		return ret;
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_ci	ret = qmp_pcie_msm8996_power_on(phy);
56962306a36Sopenharmony_ci	if (ret)
57062306a36Sopenharmony_ci		qmp_pcie_msm8996_exit(phy);
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	return ret;
57362306a36Sopenharmony_ci}
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_cistatic int qmp_pcie_msm8996_disable(struct phy *phy)
57662306a36Sopenharmony_ci{
57762306a36Sopenharmony_ci	int ret;
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_ci	ret = qmp_pcie_msm8996_power_off(phy);
58062306a36Sopenharmony_ci	if (ret)
58162306a36Sopenharmony_ci		return ret;
58262306a36Sopenharmony_ci	return qmp_pcie_msm8996_exit(phy);
58362306a36Sopenharmony_ci}
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_cistatic int qmp_pcie_msm8996_vreg_init(struct device *dev, const struct qmp_phy_cfg *cfg)
58662306a36Sopenharmony_ci{
58762306a36Sopenharmony_ci	struct qcom_qmp *qmp = dev_get_drvdata(dev);
58862306a36Sopenharmony_ci	int num = cfg->num_vregs;
58962306a36Sopenharmony_ci	int i;
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci	qmp->vregs = devm_kcalloc(dev, num, sizeof(*qmp->vregs), GFP_KERNEL);
59262306a36Sopenharmony_ci	if (!qmp->vregs)
59362306a36Sopenharmony_ci		return -ENOMEM;
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_ci	for (i = 0; i < num; i++)
59662306a36Sopenharmony_ci		qmp->vregs[i].supply = cfg->vreg_list[i];
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci	return devm_regulator_bulk_get(dev, num, qmp->vregs);
59962306a36Sopenharmony_ci}
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_cistatic int qmp_pcie_msm8996_reset_init(struct device *dev, const struct qmp_phy_cfg *cfg)
60262306a36Sopenharmony_ci{
60362306a36Sopenharmony_ci	struct qcom_qmp *qmp = dev_get_drvdata(dev);
60462306a36Sopenharmony_ci	int i;
60562306a36Sopenharmony_ci	int ret;
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	qmp->resets = devm_kcalloc(dev, cfg->num_resets,
60862306a36Sopenharmony_ci				   sizeof(*qmp->resets), GFP_KERNEL);
60962306a36Sopenharmony_ci	if (!qmp->resets)
61062306a36Sopenharmony_ci		return -ENOMEM;
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci	for (i = 0; i < cfg->num_resets; i++)
61362306a36Sopenharmony_ci		qmp->resets[i].id = cfg->reset_list[i];
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci	ret = devm_reset_control_bulk_get_exclusive(dev, cfg->num_resets, qmp->resets);
61662306a36Sopenharmony_ci	if (ret)
61762306a36Sopenharmony_ci		return dev_err_probe(dev, ret, "failed to get resets\n");
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_ci	return 0;
62062306a36Sopenharmony_ci}
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_cistatic int qmp_pcie_msm8996_clk_init(struct device *dev, const struct qmp_phy_cfg *cfg)
62362306a36Sopenharmony_ci{
62462306a36Sopenharmony_ci	struct qcom_qmp *qmp = dev_get_drvdata(dev);
62562306a36Sopenharmony_ci	int num = cfg->num_clks;
62662306a36Sopenharmony_ci	int i;
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_ci	qmp->clks = devm_kcalloc(dev, num, sizeof(*qmp->clks), GFP_KERNEL);
62962306a36Sopenharmony_ci	if (!qmp->clks)
63062306a36Sopenharmony_ci		return -ENOMEM;
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci	for (i = 0; i < num; i++)
63362306a36Sopenharmony_ci		qmp->clks[i].id = cfg->clk_list[i];
63462306a36Sopenharmony_ci
63562306a36Sopenharmony_ci	return devm_clk_bulk_get(dev, num, qmp->clks);
63662306a36Sopenharmony_ci}
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_cistatic void phy_clk_release_provider(void *res)
63962306a36Sopenharmony_ci{
64062306a36Sopenharmony_ci	of_clk_del_provider(res);
64162306a36Sopenharmony_ci}
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci/*
64462306a36Sopenharmony_ci * Register a fixed rate pipe clock.
64562306a36Sopenharmony_ci *
64662306a36Sopenharmony_ci * The <s>_pipe_clksrc generated by PHY goes to the GCC that gate
64762306a36Sopenharmony_ci * controls it. The <s>_pipe_clk coming out of the GCC is requested
64862306a36Sopenharmony_ci * by the PHY driver for its operations.
64962306a36Sopenharmony_ci * We register the <s>_pipe_clksrc here. The gcc driver takes care
65062306a36Sopenharmony_ci * of assigning this <s>_pipe_clksrc as parent to <s>_pipe_clk.
65162306a36Sopenharmony_ci * Below picture shows this relationship.
65262306a36Sopenharmony_ci *
65362306a36Sopenharmony_ci *         +---------------+
65462306a36Sopenharmony_ci *         |   PHY block   |<<---------------------------------------+
65562306a36Sopenharmony_ci *         |               |                                         |
65662306a36Sopenharmony_ci *         |   +-------+   |                   +-----+               |
65762306a36Sopenharmony_ci *   I/P---^-->|  PLL  |---^--->pipe_clksrc--->| GCC |--->pipe_clk---+
65862306a36Sopenharmony_ci *    clk  |   +-------+   |                   +-----+
65962306a36Sopenharmony_ci *         +---------------+
66062306a36Sopenharmony_ci */
66162306a36Sopenharmony_cistatic int phy_pipe_clk_register(struct qcom_qmp *qmp, struct device_node *np)
66262306a36Sopenharmony_ci{
66362306a36Sopenharmony_ci	struct clk_fixed_rate *fixed;
66462306a36Sopenharmony_ci	struct clk_init_data init = { };
66562306a36Sopenharmony_ci	int ret;
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci	ret = of_property_read_string(np, "clock-output-names", &init.name);
66862306a36Sopenharmony_ci	if (ret) {
66962306a36Sopenharmony_ci		dev_err(qmp->dev, "%pOFn: No clock-output-names\n", np);
67062306a36Sopenharmony_ci		return ret;
67162306a36Sopenharmony_ci	}
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_ci	fixed = devm_kzalloc(qmp->dev, sizeof(*fixed), GFP_KERNEL);
67462306a36Sopenharmony_ci	if (!fixed)
67562306a36Sopenharmony_ci		return -ENOMEM;
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci	init.ops = &clk_fixed_rate_ops;
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_ci	/* controllers using QMP phys use 125MHz pipe clock interface */
68062306a36Sopenharmony_ci	fixed->fixed_rate = 125000000;
68162306a36Sopenharmony_ci	fixed->hw.init = &init;
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	ret = devm_clk_hw_register(qmp->dev, &fixed->hw);
68462306a36Sopenharmony_ci	if (ret)
68562306a36Sopenharmony_ci		return ret;
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	ret = of_clk_add_hw_provider(np, of_clk_hw_simple_get, &fixed->hw);
68862306a36Sopenharmony_ci	if (ret)
68962306a36Sopenharmony_ci		return ret;
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_ci	/*
69262306a36Sopenharmony_ci	 * Roll a devm action because the clock provider is the child node, but
69362306a36Sopenharmony_ci	 * the child node is not actually a device.
69462306a36Sopenharmony_ci	 */
69562306a36Sopenharmony_ci	return devm_add_action_or_reset(qmp->dev, phy_clk_release_provider, np);
69662306a36Sopenharmony_ci}
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_cistatic const struct phy_ops qmp_pcie_msm8996_ops = {
69962306a36Sopenharmony_ci	.power_on	= qmp_pcie_msm8996_enable,
70062306a36Sopenharmony_ci	.power_off	= qmp_pcie_msm8996_disable,
70162306a36Sopenharmony_ci	.owner		= THIS_MODULE,
70262306a36Sopenharmony_ci};
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_cistatic void qcom_qmp_reset_control_put(void *data)
70562306a36Sopenharmony_ci{
70662306a36Sopenharmony_ci	reset_control_put(data);
70762306a36Sopenharmony_ci}
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_cistatic int qmp_pcie_msm8996_create(struct device *dev, struct device_node *np, int id,
71062306a36Sopenharmony_ci			void __iomem *serdes, const struct qmp_phy_cfg *cfg)
71162306a36Sopenharmony_ci{
71262306a36Sopenharmony_ci	struct qcom_qmp *qmp = dev_get_drvdata(dev);
71362306a36Sopenharmony_ci	struct phy *generic_phy;
71462306a36Sopenharmony_ci	struct qmp_phy *qphy;
71562306a36Sopenharmony_ci	int ret;
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	qphy = devm_kzalloc(dev, sizeof(*qphy), GFP_KERNEL);
71862306a36Sopenharmony_ci	if (!qphy)
71962306a36Sopenharmony_ci		return -ENOMEM;
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci	qphy->cfg = cfg;
72262306a36Sopenharmony_ci	qphy->serdes = serdes;
72362306a36Sopenharmony_ci	/*
72462306a36Sopenharmony_ci	 * Get memory resources for each PHY:
72562306a36Sopenharmony_ci	 * Resources are indexed as: tx -> 0; rx -> 1; pcs -> 2.
72662306a36Sopenharmony_ci	 */
72762306a36Sopenharmony_ci	qphy->tx = devm_of_iomap(dev, np, 0, NULL);
72862306a36Sopenharmony_ci	if (IS_ERR(qphy->tx))
72962306a36Sopenharmony_ci		return PTR_ERR(qphy->tx);
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_ci	qphy->rx = devm_of_iomap(dev, np, 1, NULL);
73262306a36Sopenharmony_ci	if (IS_ERR(qphy->rx))
73362306a36Sopenharmony_ci		return PTR_ERR(qphy->rx);
73462306a36Sopenharmony_ci
73562306a36Sopenharmony_ci	qphy->pcs = devm_of_iomap(dev, np, 2, NULL);
73662306a36Sopenharmony_ci	if (IS_ERR(qphy->pcs))
73762306a36Sopenharmony_ci		return PTR_ERR(qphy->pcs);
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	qphy->pipe_clk = devm_get_clk_from_child(dev, np, NULL);
74062306a36Sopenharmony_ci	if (IS_ERR(qphy->pipe_clk)) {
74162306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(qphy->pipe_clk),
74262306a36Sopenharmony_ci				     "failed to get lane%d pipe clock\n", id);
74362306a36Sopenharmony_ci	}
74462306a36Sopenharmony_ci
74562306a36Sopenharmony_ci	qphy->lane_rst = of_reset_control_get_exclusive_by_index(np, 0);
74662306a36Sopenharmony_ci	if (IS_ERR(qphy->lane_rst)) {
74762306a36Sopenharmony_ci		dev_err(dev, "failed to get lane%d reset\n", id);
74862306a36Sopenharmony_ci		return PTR_ERR(qphy->lane_rst);
74962306a36Sopenharmony_ci	}
75062306a36Sopenharmony_ci	ret = devm_add_action_or_reset(dev, qcom_qmp_reset_control_put,
75162306a36Sopenharmony_ci				       qphy->lane_rst);
75262306a36Sopenharmony_ci	if (ret)
75362306a36Sopenharmony_ci		return ret;
75462306a36Sopenharmony_ci
75562306a36Sopenharmony_ci	generic_phy = devm_phy_create(dev, np, &qmp_pcie_msm8996_ops);
75662306a36Sopenharmony_ci	if (IS_ERR(generic_phy)) {
75762306a36Sopenharmony_ci		ret = PTR_ERR(generic_phy);
75862306a36Sopenharmony_ci		dev_err(dev, "failed to create qphy %d\n", ret);
75962306a36Sopenharmony_ci		return ret;
76062306a36Sopenharmony_ci	}
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_ci	qphy->phy = generic_phy;
76362306a36Sopenharmony_ci	qphy->index = id;
76462306a36Sopenharmony_ci	qphy->qmp = qmp;
76562306a36Sopenharmony_ci	qmp->phys[id] = qphy;
76662306a36Sopenharmony_ci	phy_set_drvdata(generic_phy, qphy);
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci	return 0;
76962306a36Sopenharmony_ci}
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_cistatic const struct of_device_id qmp_pcie_msm8996_of_match_table[] = {
77262306a36Sopenharmony_ci	{
77362306a36Sopenharmony_ci		.compatible = "qcom,msm8996-qmp-pcie-phy",
77462306a36Sopenharmony_ci		.data = &msm8996_pciephy_cfg,
77562306a36Sopenharmony_ci	},
77662306a36Sopenharmony_ci	{ },
77762306a36Sopenharmony_ci};
77862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, qmp_pcie_msm8996_of_match_table);
77962306a36Sopenharmony_ci
78062306a36Sopenharmony_cistatic int qmp_pcie_msm8996_probe(struct platform_device *pdev)
78162306a36Sopenharmony_ci{
78262306a36Sopenharmony_ci	struct qcom_qmp *qmp;
78362306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
78462306a36Sopenharmony_ci	struct device_node *child;
78562306a36Sopenharmony_ci	struct phy_provider *phy_provider;
78662306a36Sopenharmony_ci	void __iomem *serdes;
78762306a36Sopenharmony_ci	const struct qmp_phy_cfg *cfg = NULL;
78862306a36Sopenharmony_ci	int num, id, expected_phys;
78962306a36Sopenharmony_ci	int ret;
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_ci	qmp = devm_kzalloc(dev, sizeof(*qmp), GFP_KERNEL);
79262306a36Sopenharmony_ci	if (!qmp)
79362306a36Sopenharmony_ci		return -ENOMEM;
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_ci	qmp->dev = dev;
79662306a36Sopenharmony_ci	dev_set_drvdata(dev, qmp);
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_ci	cfg = of_device_get_match_data(dev);
79962306a36Sopenharmony_ci	if (!cfg)
80062306a36Sopenharmony_ci		return -EINVAL;
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci	serdes = devm_platform_ioremap_resource(pdev, 0);
80362306a36Sopenharmony_ci	if (IS_ERR(serdes))
80462306a36Sopenharmony_ci		return PTR_ERR(serdes);
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci	expected_phys = cfg->num_phys;
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_ci	mutex_init(&qmp->phy_mutex);
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_ci	ret = qmp_pcie_msm8996_clk_init(dev, cfg);
81162306a36Sopenharmony_ci	if (ret)
81262306a36Sopenharmony_ci		return ret;
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci	ret = qmp_pcie_msm8996_reset_init(dev, cfg);
81562306a36Sopenharmony_ci	if (ret)
81662306a36Sopenharmony_ci		return ret;
81762306a36Sopenharmony_ci
81862306a36Sopenharmony_ci	ret = qmp_pcie_msm8996_vreg_init(dev, cfg);
81962306a36Sopenharmony_ci	if (ret)
82062306a36Sopenharmony_ci		return ret;
82162306a36Sopenharmony_ci
82262306a36Sopenharmony_ci	num = of_get_available_child_count(dev->of_node);
82362306a36Sopenharmony_ci	/* do we have a rogue child node ? */
82462306a36Sopenharmony_ci	if (num > expected_phys)
82562306a36Sopenharmony_ci		return -EINVAL;
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_ci	qmp->phys = devm_kcalloc(dev, num, sizeof(*qmp->phys), GFP_KERNEL);
82862306a36Sopenharmony_ci	if (!qmp->phys)
82962306a36Sopenharmony_ci		return -ENOMEM;
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_ci	id = 0;
83262306a36Sopenharmony_ci	for_each_available_child_of_node(dev->of_node, child) {
83362306a36Sopenharmony_ci		/* Create per-lane phy */
83462306a36Sopenharmony_ci		ret = qmp_pcie_msm8996_create(dev, child, id, serdes, cfg);
83562306a36Sopenharmony_ci		if (ret) {
83662306a36Sopenharmony_ci			dev_err(dev, "failed to create lane%d phy, %d\n",
83762306a36Sopenharmony_ci				id, ret);
83862306a36Sopenharmony_ci			goto err_node_put;
83962306a36Sopenharmony_ci		}
84062306a36Sopenharmony_ci
84162306a36Sopenharmony_ci		/*
84262306a36Sopenharmony_ci		 * Register the pipe clock provided by phy.
84362306a36Sopenharmony_ci		 * See function description to see details of this pipe clock.
84462306a36Sopenharmony_ci		 */
84562306a36Sopenharmony_ci		ret = phy_pipe_clk_register(qmp, child);
84662306a36Sopenharmony_ci		if (ret) {
84762306a36Sopenharmony_ci			dev_err(qmp->dev,
84862306a36Sopenharmony_ci				"failed to register pipe clock source\n");
84962306a36Sopenharmony_ci			goto err_node_put;
85062306a36Sopenharmony_ci		}
85162306a36Sopenharmony_ci
85262306a36Sopenharmony_ci		id++;
85362306a36Sopenharmony_ci	}
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
85662306a36Sopenharmony_ci
85762306a36Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_cierr_node_put:
86062306a36Sopenharmony_ci	of_node_put(child);
86162306a36Sopenharmony_ci	return ret;
86262306a36Sopenharmony_ci}
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_cistatic struct platform_driver qmp_pcie_msm8996_driver = {
86562306a36Sopenharmony_ci	.probe		= qmp_pcie_msm8996_probe,
86662306a36Sopenharmony_ci	.driver = {
86762306a36Sopenharmony_ci		.name	= "qcom-qmp-msm8996-pcie-phy",
86862306a36Sopenharmony_ci		.of_match_table = qmp_pcie_msm8996_of_match_table,
86962306a36Sopenharmony_ci	},
87062306a36Sopenharmony_ci};
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_cimodule_platform_driver(qmp_pcie_msm8996_driver);
87362306a36Sopenharmony_ci
87462306a36Sopenharmony_ciMODULE_AUTHOR("Vivek Gautam <vivek.gautam@codeaurora.org>");
87562306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm QMP MSM8996 PCIe PHY driver");
87662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
877