162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2014-2023, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk.h> 762306a36Sopenharmony_ci#include <linux/delay.h> 862306a36Sopenharmony_ci#include <linux/err.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/kernel.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/phy/phy.h> 1462306a36Sopenharmony_ci#include <linux/platform_device.h> 1562306a36Sopenharmony_ci#include <linux/reset.h> 1662306a36Sopenharmony_ci#include <linux/slab.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define USB2PHY_PORT_UTMI_CTRL1 0x40 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define USB2PHY_PORT_UTMI_CTRL2 0x44 2162306a36Sopenharmony_ci #define UTMI_ULPI_SEL BIT(7) 2262306a36Sopenharmony_ci #define UTMI_TEST_MUX_SEL BIT(6) 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#define HS_PHY_CTRL_REG 0x10 2562306a36Sopenharmony_ci #define UTMI_OTG_VBUS_VALID BIT(20) 2662306a36Sopenharmony_ci #define SW_SESSVLD_SEL BIT(28) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define USB_PHY_UTMI_CTRL0 0x3c 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define USB_PHY_UTMI_CTRL5 0x50 3162306a36Sopenharmony_ci #define POR_EN BIT(1) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define USB_PHY_HS_PHY_CTRL_COMMON0 0x54 3462306a36Sopenharmony_ci #define COMMONONN BIT(7) 3562306a36Sopenharmony_ci #define FSEL BIT(4) 3662306a36Sopenharmony_ci #define RETENABLEN BIT(3) 3762306a36Sopenharmony_ci #define FREQ_24MHZ (BIT(6) | BIT(4)) 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#define USB_PHY_HS_PHY_CTRL2 0x64 4062306a36Sopenharmony_ci #define USB2_SUSPEND_N_SEL BIT(3) 4162306a36Sopenharmony_ci #define USB2_SUSPEND_N BIT(2) 4262306a36Sopenharmony_ci #define USB2_UTMI_CLK_EN BIT(1) 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci#define USB_PHY_CFG0 0x94 4562306a36Sopenharmony_ci #define UTMI_PHY_OVERRIDE_EN BIT(1) 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci#define USB_PHY_REFCLK_CTRL 0xa0 4862306a36Sopenharmony_ci #define CLKCORE BIT(1) 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci#define USB2PHY_PORT_POWERDOWN 0xa4 5162306a36Sopenharmony_ci #define POWER_UP BIT(0) 5262306a36Sopenharmony_ci #define POWER_DOWN 0 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define USB_PHY_FSEL_SEL 0xb8 5562306a36Sopenharmony_ci #define FREQ_SEL BIT(0) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define USB2PHY_USB_PHY_M31_XCFGI_1 0xbc 5862306a36Sopenharmony_ci #define USB2_0_TX_ENABLE BIT(2) 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci#define USB2PHY_USB_PHY_M31_XCFGI_4 0xc8 6162306a36Sopenharmony_ci #define HSTX_SLEW_RATE_565PS GENMASK(1, 0) 6262306a36Sopenharmony_ci #define PLL_CHARGING_PUMP_CURRENT_35UA GENMASK(4, 3) 6362306a36Sopenharmony_ci #define ODT_VALUE_38_02_OHM GENMASK(7, 6) 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci#define USB2PHY_USB_PHY_M31_XCFGI_5 0xcc 6662306a36Sopenharmony_ci #define ODT_VALUE_45_02_OHM BIT(2) 6762306a36Sopenharmony_ci #define HSTX_PRE_EMPHASIS_LEVEL_0_55MA BIT(0) 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci#define USB2PHY_USB_PHY_M31_XCFGI_11 0xe4 7062306a36Sopenharmony_ci #define XCFG_COARSE_TUNE_NUM BIT(1) 7162306a36Sopenharmony_ci #define XCFG_FINE_TUNE_NUM BIT(3) 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistruct m31_phy_regs { 7462306a36Sopenharmony_ci u32 off; 7562306a36Sopenharmony_ci u32 val; 7662306a36Sopenharmony_ci u32 delay; 7762306a36Sopenharmony_ci}; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistruct m31_priv_data { 8062306a36Sopenharmony_ci bool ulpi_mode; 8162306a36Sopenharmony_ci const struct m31_phy_regs *regs; 8262306a36Sopenharmony_ci unsigned int nregs; 8362306a36Sopenharmony_ci}; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistatic struct m31_phy_regs m31_ipq5332_regs[] = { 8662306a36Sopenharmony_ci { 8762306a36Sopenharmony_ci USB_PHY_CFG0, 8862306a36Sopenharmony_ci UTMI_PHY_OVERRIDE_EN, 8962306a36Sopenharmony_ci 0 9062306a36Sopenharmony_ci }, 9162306a36Sopenharmony_ci { 9262306a36Sopenharmony_ci USB_PHY_UTMI_CTRL5, 9362306a36Sopenharmony_ci POR_EN, 9462306a36Sopenharmony_ci 15 9562306a36Sopenharmony_ci }, 9662306a36Sopenharmony_ci { 9762306a36Sopenharmony_ci USB_PHY_FSEL_SEL, 9862306a36Sopenharmony_ci FREQ_SEL, 9962306a36Sopenharmony_ci 0 10062306a36Sopenharmony_ci }, 10162306a36Sopenharmony_ci { 10262306a36Sopenharmony_ci USB_PHY_HS_PHY_CTRL_COMMON0, 10362306a36Sopenharmony_ci COMMONONN | FREQ_24MHZ | RETENABLEN, 10462306a36Sopenharmony_ci 0 10562306a36Sopenharmony_ci }, 10662306a36Sopenharmony_ci { 10762306a36Sopenharmony_ci USB_PHY_UTMI_CTRL5, 10862306a36Sopenharmony_ci POR_EN, 10962306a36Sopenharmony_ci 0 11062306a36Sopenharmony_ci }, 11162306a36Sopenharmony_ci { 11262306a36Sopenharmony_ci USB_PHY_HS_PHY_CTRL2, 11362306a36Sopenharmony_ci USB2_SUSPEND_N_SEL | USB2_SUSPEND_N | USB2_UTMI_CLK_EN, 11462306a36Sopenharmony_ci 0 11562306a36Sopenharmony_ci }, 11662306a36Sopenharmony_ci { 11762306a36Sopenharmony_ci USB2PHY_USB_PHY_M31_XCFGI_11, 11862306a36Sopenharmony_ci XCFG_COARSE_TUNE_NUM | XCFG_FINE_TUNE_NUM, 11962306a36Sopenharmony_ci 0 12062306a36Sopenharmony_ci }, 12162306a36Sopenharmony_ci { 12262306a36Sopenharmony_ci USB2PHY_USB_PHY_M31_XCFGI_4, 12362306a36Sopenharmony_ci HSTX_SLEW_RATE_565PS | PLL_CHARGING_PUMP_CURRENT_35UA | ODT_VALUE_38_02_OHM, 12462306a36Sopenharmony_ci 0 12562306a36Sopenharmony_ci }, 12662306a36Sopenharmony_ci { 12762306a36Sopenharmony_ci USB2PHY_USB_PHY_M31_XCFGI_1, 12862306a36Sopenharmony_ci USB2_0_TX_ENABLE, 12962306a36Sopenharmony_ci 0 13062306a36Sopenharmony_ci }, 13162306a36Sopenharmony_ci { 13262306a36Sopenharmony_ci USB2PHY_USB_PHY_M31_XCFGI_5, 13362306a36Sopenharmony_ci ODT_VALUE_45_02_OHM | HSTX_PRE_EMPHASIS_LEVEL_0_55MA, 13462306a36Sopenharmony_ci 4 13562306a36Sopenharmony_ci }, 13662306a36Sopenharmony_ci { 13762306a36Sopenharmony_ci USB_PHY_UTMI_CTRL5, 13862306a36Sopenharmony_ci 0x0, 13962306a36Sopenharmony_ci 0 14062306a36Sopenharmony_ci }, 14162306a36Sopenharmony_ci { 14262306a36Sopenharmony_ci USB_PHY_HS_PHY_CTRL2, 14362306a36Sopenharmony_ci USB2_SUSPEND_N | USB2_UTMI_CLK_EN, 14462306a36Sopenharmony_ci 0 14562306a36Sopenharmony_ci }, 14662306a36Sopenharmony_ci}; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistruct m31usb_phy { 14962306a36Sopenharmony_ci struct phy *phy; 15062306a36Sopenharmony_ci void __iomem *base; 15162306a36Sopenharmony_ci const struct m31_phy_regs *regs; 15262306a36Sopenharmony_ci int nregs; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci struct regulator *vreg; 15562306a36Sopenharmony_ci struct clk *clk; 15662306a36Sopenharmony_ci struct reset_control *reset; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci bool ulpi_mode; 15962306a36Sopenharmony_ci}; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic int m31usb_phy_init(struct phy *phy) 16262306a36Sopenharmony_ci{ 16362306a36Sopenharmony_ci struct m31usb_phy *qphy = phy_get_drvdata(phy); 16462306a36Sopenharmony_ci const struct m31_phy_regs *regs = qphy->regs; 16562306a36Sopenharmony_ci int i, ret; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci ret = regulator_enable(qphy->vreg); 16862306a36Sopenharmony_ci if (ret) { 16962306a36Sopenharmony_ci dev_err(&phy->dev, "failed to enable regulator, %d\n", ret); 17062306a36Sopenharmony_ci return ret; 17162306a36Sopenharmony_ci } 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci ret = clk_prepare_enable(qphy->clk); 17462306a36Sopenharmony_ci if (ret) { 17562306a36Sopenharmony_ci regulator_disable(qphy->vreg); 17662306a36Sopenharmony_ci dev_err(&phy->dev, "failed to enable cfg ahb clock, %d\n", ret); 17762306a36Sopenharmony_ci return ret; 17862306a36Sopenharmony_ci } 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci /* Perform phy reset */ 18162306a36Sopenharmony_ci reset_control_assert(qphy->reset); 18262306a36Sopenharmony_ci udelay(5); 18362306a36Sopenharmony_ci reset_control_deassert(qphy->reset); 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci /* configure for ULPI mode if requested */ 18662306a36Sopenharmony_ci if (qphy->ulpi_mode) 18762306a36Sopenharmony_ci writel(0x0, qphy->base + USB2PHY_PORT_UTMI_CTRL2); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci /* Enable the PHY */ 19062306a36Sopenharmony_ci writel(POWER_UP, qphy->base + USB2PHY_PORT_POWERDOWN); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci /* Turn on phy ref clock */ 19362306a36Sopenharmony_ci for (i = 0; i < qphy->nregs; i++) { 19462306a36Sopenharmony_ci writel(regs[i].val, qphy->base + regs[i].off); 19562306a36Sopenharmony_ci if (regs[i].delay) 19662306a36Sopenharmony_ci udelay(regs[i].delay); 19762306a36Sopenharmony_ci } 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci return 0; 20062306a36Sopenharmony_ci} 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic int m31usb_phy_shutdown(struct phy *phy) 20362306a36Sopenharmony_ci{ 20462306a36Sopenharmony_ci struct m31usb_phy *qphy = phy_get_drvdata(phy); 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci /* Disable the PHY */ 20762306a36Sopenharmony_ci writel_relaxed(POWER_DOWN, qphy->base + USB2PHY_PORT_POWERDOWN); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci clk_disable_unprepare(qphy->clk); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci regulator_disable(qphy->vreg); 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci return 0; 21462306a36Sopenharmony_ci} 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic const struct phy_ops m31usb_phy_gen_ops = { 21762306a36Sopenharmony_ci .power_on = m31usb_phy_init, 21862306a36Sopenharmony_ci .power_off = m31usb_phy_shutdown, 21962306a36Sopenharmony_ci .owner = THIS_MODULE, 22062306a36Sopenharmony_ci}; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic int m31usb_phy_probe(struct platform_device *pdev) 22362306a36Sopenharmony_ci{ 22462306a36Sopenharmony_ci struct phy_provider *phy_provider; 22562306a36Sopenharmony_ci const struct m31_priv_data *data; 22662306a36Sopenharmony_ci struct device *dev = &pdev->dev; 22762306a36Sopenharmony_ci struct m31usb_phy *qphy; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci qphy = devm_kzalloc(dev, sizeof(*qphy), GFP_KERNEL); 23062306a36Sopenharmony_ci if (!qphy) 23162306a36Sopenharmony_ci return -ENOMEM; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci qphy->base = devm_platform_ioremap_resource(pdev, 0); 23462306a36Sopenharmony_ci if (IS_ERR(qphy->base)) 23562306a36Sopenharmony_ci return PTR_ERR(qphy->base); 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci qphy->reset = devm_reset_control_get_exclusive_by_index(dev, 0); 23862306a36Sopenharmony_ci if (IS_ERR(qphy->reset)) 23962306a36Sopenharmony_ci return PTR_ERR(qphy->reset); 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci qphy->clk = devm_clk_get(dev, NULL); 24262306a36Sopenharmony_ci if (IS_ERR(qphy->clk)) 24362306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(qphy->clk), 24462306a36Sopenharmony_ci "failed to get clk\n"); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci data = of_device_get_match_data(dev); 24762306a36Sopenharmony_ci qphy->regs = data->regs; 24862306a36Sopenharmony_ci qphy->nregs = data->nregs; 24962306a36Sopenharmony_ci qphy->ulpi_mode = data->ulpi_mode; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci qphy->phy = devm_phy_create(dev, NULL, &m31usb_phy_gen_ops); 25262306a36Sopenharmony_ci if (IS_ERR(qphy->phy)) 25362306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(qphy->phy), 25462306a36Sopenharmony_ci "failed to create phy\n"); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci qphy->vreg = devm_regulator_get(dev, "vdda-phy"); 25762306a36Sopenharmony_ci if (IS_ERR(qphy->vreg)) 25862306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(qphy->vreg), 25962306a36Sopenharmony_ci "failed to get vreg\n"); 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci phy_set_drvdata(qphy->phy, qphy); 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 26462306a36Sopenharmony_ci if (!IS_ERR(phy_provider)) 26562306a36Sopenharmony_ci dev_info(dev, "Registered M31 USB phy\n"); 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(phy_provider); 26862306a36Sopenharmony_ci} 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_cistatic const struct m31_priv_data m31_ipq5332_data = { 27162306a36Sopenharmony_ci .ulpi_mode = false, 27262306a36Sopenharmony_ci .regs = m31_ipq5332_regs, 27362306a36Sopenharmony_ci .nregs = ARRAY_SIZE(m31_ipq5332_regs), 27462306a36Sopenharmony_ci}; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_cistatic const struct of_device_id m31usb_phy_id_table[] = { 27762306a36Sopenharmony_ci { .compatible = "qcom,ipq5332-usb-hsphy", .data = &m31_ipq5332_data }, 27862306a36Sopenharmony_ci { }, 27962306a36Sopenharmony_ci}; 28062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, m31usb_phy_id_table); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_cistatic struct platform_driver m31usb_phy_driver = { 28362306a36Sopenharmony_ci .probe = m31usb_phy_probe, 28462306a36Sopenharmony_ci .driver = { 28562306a36Sopenharmony_ci .name = "qcom-m31usb-phy", 28662306a36Sopenharmony_ci .of_match_table = m31usb_phy_id_table, 28762306a36Sopenharmony_ci }, 28862306a36Sopenharmony_ci}; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_cimodule_platform_driver(m31usb_phy_driver); 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ciMODULE_DESCRIPTION("USB2 Qualcomm M31 HSPHY driver"); 29362306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 294