162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Lantiq XWAY SoC RCU module based USB 1.1/2.0 PHY driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2016 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
662306a36Sopenharmony_ci * Copyright (C) 2017 Hauke Mehrtens <hauke@hauke-m.de>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/clk.h>
1062306a36Sopenharmony_ci#include <linux/delay.h>
1162306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/of.h>
1462306a36Sopenharmony_ci#include <linux/of_address.h>
1562306a36Sopenharmony_ci#include <linux/phy/phy.h>
1662306a36Sopenharmony_ci#include <linux/platform_device.h>
1762306a36Sopenharmony_ci#include <linux/property.h>
1862306a36Sopenharmony_ci#include <linux/regmap.h>
1962306a36Sopenharmony_ci#include <linux/reset.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* Transmitter HS Pre-Emphasis Enable */
2262306a36Sopenharmony_ci#define RCU_CFG1_TX_PEE		BIT(0)
2362306a36Sopenharmony_ci/* Disconnect Threshold */
2462306a36Sopenharmony_ci#define RCU_CFG1_DIS_THR_MASK	0x00038000
2562306a36Sopenharmony_ci#define RCU_CFG1_DIS_THR_SHIFT	15
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cistruct ltq_rcu_usb2_bits {
2862306a36Sopenharmony_ci	u8 hostmode;
2962306a36Sopenharmony_ci	u8 slave_endianness;
3062306a36Sopenharmony_ci	u8 host_endianness;
3162306a36Sopenharmony_ci	bool have_ana_cfg;
3262306a36Sopenharmony_ci};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistruct ltq_rcu_usb2_priv {
3562306a36Sopenharmony_ci	struct regmap			*regmap;
3662306a36Sopenharmony_ci	unsigned int			phy_reg_offset;
3762306a36Sopenharmony_ci	unsigned int			ana_cfg1_reg_offset;
3862306a36Sopenharmony_ci	const struct ltq_rcu_usb2_bits	*reg_bits;
3962306a36Sopenharmony_ci	struct device			*dev;
4062306a36Sopenharmony_ci	struct phy			*phy;
4162306a36Sopenharmony_ci	struct clk			*phy_gate_clk;
4262306a36Sopenharmony_ci	struct reset_control		*ctrl_reset;
4362306a36Sopenharmony_ci	struct reset_control		*phy_reset;
4462306a36Sopenharmony_ci};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistatic const struct ltq_rcu_usb2_bits xway_rcu_usb2_reg_bits = {
4762306a36Sopenharmony_ci	.hostmode = 11,
4862306a36Sopenharmony_ci	.slave_endianness = 9,
4962306a36Sopenharmony_ci	.host_endianness = 10,
5062306a36Sopenharmony_ci	.have_ana_cfg = false,
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic const struct ltq_rcu_usb2_bits xrx100_rcu_usb2_reg_bits = {
5462306a36Sopenharmony_ci	.hostmode = 11,
5562306a36Sopenharmony_ci	.slave_endianness = 17,
5662306a36Sopenharmony_ci	.host_endianness = 10,
5762306a36Sopenharmony_ci	.have_ana_cfg = false,
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic const struct ltq_rcu_usb2_bits xrx200_rcu_usb2_reg_bits = {
6162306a36Sopenharmony_ci	.hostmode = 11,
6262306a36Sopenharmony_ci	.slave_endianness = 9,
6362306a36Sopenharmony_ci	.host_endianness = 10,
6462306a36Sopenharmony_ci	.have_ana_cfg = true,
6562306a36Sopenharmony_ci};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic const struct of_device_id ltq_rcu_usb2_phy_of_match[] = {
6862306a36Sopenharmony_ci	{
6962306a36Sopenharmony_ci		.compatible = "lantiq,ase-usb2-phy",
7062306a36Sopenharmony_ci		.data = &xway_rcu_usb2_reg_bits,
7162306a36Sopenharmony_ci	},
7262306a36Sopenharmony_ci	{
7362306a36Sopenharmony_ci		.compatible = "lantiq,danube-usb2-phy",
7462306a36Sopenharmony_ci		.data = &xway_rcu_usb2_reg_bits,
7562306a36Sopenharmony_ci	},
7662306a36Sopenharmony_ci	{
7762306a36Sopenharmony_ci		.compatible = "lantiq,xrx100-usb2-phy",
7862306a36Sopenharmony_ci		.data = &xrx100_rcu_usb2_reg_bits,
7962306a36Sopenharmony_ci	},
8062306a36Sopenharmony_ci	{
8162306a36Sopenharmony_ci		.compatible = "lantiq,xrx200-usb2-phy",
8262306a36Sopenharmony_ci		.data = &xrx200_rcu_usb2_reg_bits,
8362306a36Sopenharmony_ci	},
8462306a36Sopenharmony_ci	{
8562306a36Sopenharmony_ci		.compatible = "lantiq,xrx300-usb2-phy",
8662306a36Sopenharmony_ci		.data = &xrx200_rcu_usb2_reg_bits,
8762306a36Sopenharmony_ci	},
8862306a36Sopenharmony_ci	{ },
8962306a36Sopenharmony_ci};
9062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, ltq_rcu_usb2_phy_of_match);
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistatic int ltq_rcu_usb2_phy_init(struct phy *phy)
9362306a36Sopenharmony_ci{
9462306a36Sopenharmony_ci	struct ltq_rcu_usb2_priv *priv = phy_get_drvdata(phy);
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	if (priv->reg_bits->have_ana_cfg) {
9762306a36Sopenharmony_ci		regmap_update_bits(priv->regmap, priv->ana_cfg1_reg_offset,
9862306a36Sopenharmony_ci			RCU_CFG1_TX_PEE, RCU_CFG1_TX_PEE);
9962306a36Sopenharmony_ci		regmap_update_bits(priv->regmap, priv->ana_cfg1_reg_offset,
10062306a36Sopenharmony_ci			RCU_CFG1_DIS_THR_MASK, 7 << RCU_CFG1_DIS_THR_SHIFT);
10162306a36Sopenharmony_ci	}
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	/* Configure core to host mode */
10462306a36Sopenharmony_ci	regmap_update_bits(priv->regmap, priv->phy_reg_offset,
10562306a36Sopenharmony_ci			   BIT(priv->reg_bits->hostmode), 0);
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	/* Select DMA endianness (Host-endian: big-endian) */
10862306a36Sopenharmony_ci	regmap_update_bits(priv->regmap, priv->phy_reg_offset,
10962306a36Sopenharmony_ci		BIT(priv->reg_bits->slave_endianness), 0);
11062306a36Sopenharmony_ci	regmap_update_bits(priv->regmap, priv->phy_reg_offset,
11162306a36Sopenharmony_ci		BIT(priv->reg_bits->host_endianness),
11262306a36Sopenharmony_ci		BIT(priv->reg_bits->host_endianness));
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	return 0;
11562306a36Sopenharmony_ci}
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic int ltq_rcu_usb2_phy_power_on(struct phy *phy)
11862306a36Sopenharmony_ci{
11962306a36Sopenharmony_ci	struct ltq_rcu_usb2_priv *priv = phy_get_drvdata(phy);
12062306a36Sopenharmony_ci	struct device *dev = priv->dev;
12162306a36Sopenharmony_ci	int ret;
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	reset_control_deassert(priv->phy_reset);
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	ret = clk_prepare_enable(priv->phy_gate_clk);
12662306a36Sopenharmony_ci	if (ret) {
12762306a36Sopenharmony_ci		dev_err(dev, "failed to enable PHY gate\n");
12862306a36Sopenharmony_ci		return ret;
12962306a36Sopenharmony_ci	}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	/*
13262306a36Sopenharmony_ci	 * at least the xrx200 usb2 phy requires some extra time to be
13362306a36Sopenharmony_ci	 * operational after enabling the clock
13462306a36Sopenharmony_ci	 */
13562306a36Sopenharmony_ci	usleep_range(100, 200);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	return ret;
13862306a36Sopenharmony_ci}
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cistatic int ltq_rcu_usb2_phy_power_off(struct phy *phy)
14162306a36Sopenharmony_ci{
14262306a36Sopenharmony_ci	struct ltq_rcu_usb2_priv *priv = phy_get_drvdata(phy);
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	reset_control_assert(priv->phy_reset);
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	clk_disable_unprepare(priv->phy_gate_clk);
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	return 0;
14962306a36Sopenharmony_ci}
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic const struct phy_ops ltq_rcu_usb2_phy_ops = {
15262306a36Sopenharmony_ci	.init		= ltq_rcu_usb2_phy_init,
15362306a36Sopenharmony_ci	.power_on	= ltq_rcu_usb2_phy_power_on,
15462306a36Sopenharmony_ci	.power_off	= ltq_rcu_usb2_phy_power_off,
15562306a36Sopenharmony_ci	.owner		= THIS_MODULE,
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic int ltq_rcu_usb2_of_parse(struct ltq_rcu_usb2_priv *priv,
15962306a36Sopenharmony_ci				 struct platform_device *pdev)
16062306a36Sopenharmony_ci{
16162306a36Sopenharmony_ci	struct device *dev = priv->dev;
16262306a36Sopenharmony_ci	const __be32 *offset;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	priv->reg_bits = of_device_get_match_data(dev);
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	priv->regmap = syscon_node_to_regmap(dev->of_node->parent);
16762306a36Sopenharmony_ci	if (IS_ERR(priv->regmap)) {
16862306a36Sopenharmony_ci		dev_err(dev, "Failed to lookup RCU regmap\n");
16962306a36Sopenharmony_ci		return PTR_ERR(priv->regmap);
17062306a36Sopenharmony_ci	}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	offset = of_get_address(dev->of_node, 0, NULL, NULL);
17362306a36Sopenharmony_ci	if (!offset) {
17462306a36Sopenharmony_ci		dev_err(dev, "Failed to get RCU PHY reg offset\n");
17562306a36Sopenharmony_ci		return -ENOENT;
17662306a36Sopenharmony_ci	}
17762306a36Sopenharmony_ci	priv->phy_reg_offset = __be32_to_cpu(*offset);
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	if (priv->reg_bits->have_ana_cfg) {
18062306a36Sopenharmony_ci		offset = of_get_address(dev->of_node, 1, NULL, NULL);
18162306a36Sopenharmony_ci		if (!offset) {
18262306a36Sopenharmony_ci			dev_err(dev, "Failed to get RCU ANA CFG1 reg offset\n");
18362306a36Sopenharmony_ci			return -ENOENT;
18462306a36Sopenharmony_ci		}
18562306a36Sopenharmony_ci		priv->ana_cfg1_reg_offset = __be32_to_cpu(*offset);
18662306a36Sopenharmony_ci	}
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	priv->phy_gate_clk = devm_clk_get(dev, "phy");
18962306a36Sopenharmony_ci	if (IS_ERR(priv->phy_gate_clk)) {
19062306a36Sopenharmony_ci		dev_err(dev, "Unable to get USB phy gate clk\n");
19162306a36Sopenharmony_ci		return PTR_ERR(priv->phy_gate_clk);
19262306a36Sopenharmony_ci	}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	priv->ctrl_reset = devm_reset_control_get_shared(dev, "ctrl");
19562306a36Sopenharmony_ci	if (IS_ERR(priv->ctrl_reset)) {
19662306a36Sopenharmony_ci		if (PTR_ERR(priv->ctrl_reset) != -EPROBE_DEFER)
19762306a36Sopenharmony_ci			dev_err(dev, "failed to get 'ctrl' reset\n");
19862306a36Sopenharmony_ci		return PTR_ERR(priv->ctrl_reset);
19962306a36Sopenharmony_ci	}
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	priv->phy_reset = devm_reset_control_get_optional(dev, "phy");
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	return PTR_ERR_OR_ZERO(priv->phy_reset);
20462306a36Sopenharmony_ci}
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_cistatic int ltq_rcu_usb2_phy_probe(struct platform_device *pdev)
20762306a36Sopenharmony_ci{
20862306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
20962306a36Sopenharmony_ci	struct ltq_rcu_usb2_priv *priv;
21062306a36Sopenharmony_ci	struct phy_provider *provider;
21162306a36Sopenharmony_ci	int ret;
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
21462306a36Sopenharmony_ci	if (!priv)
21562306a36Sopenharmony_ci		return -ENOMEM;
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	priv->dev = dev;
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	ret = ltq_rcu_usb2_of_parse(priv, pdev);
22062306a36Sopenharmony_ci	if (ret)
22162306a36Sopenharmony_ci		return ret;
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci	/* Reset USB core through reset controller */
22462306a36Sopenharmony_ci	reset_control_deassert(priv->ctrl_reset);
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	reset_control_assert(priv->phy_reset);
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	priv->phy = devm_phy_create(dev, dev->of_node, &ltq_rcu_usb2_phy_ops);
22962306a36Sopenharmony_ci	if (IS_ERR(priv->phy)) {
23062306a36Sopenharmony_ci		dev_err(dev, "failed to create PHY\n");
23162306a36Sopenharmony_ci		return PTR_ERR(priv->phy);
23262306a36Sopenharmony_ci	}
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	phy_set_drvdata(priv->phy, priv);
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
23762306a36Sopenharmony_ci	if (IS_ERR(provider))
23862306a36Sopenharmony_ci		return PTR_ERR(provider);
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	dev_set_drvdata(priv->dev, priv);
24162306a36Sopenharmony_ci	return 0;
24262306a36Sopenharmony_ci}
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_cistatic struct platform_driver ltq_rcu_usb2_phy_driver = {
24562306a36Sopenharmony_ci	.probe	= ltq_rcu_usb2_phy_probe,
24662306a36Sopenharmony_ci	.driver = {
24762306a36Sopenharmony_ci		.name	= "lantiq-rcu-usb2-phy",
24862306a36Sopenharmony_ci		.of_match_table	= ltq_rcu_usb2_phy_of_match,
24962306a36Sopenharmony_ci	}
25062306a36Sopenharmony_ci};
25162306a36Sopenharmony_cimodule_platform_driver(ltq_rcu_usb2_phy_driver);
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ciMODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
25462306a36Sopenharmony_ciMODULE_DESCRIPTION("Lantiq XWAY USB2 PHY driver");
25562306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
256