162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Intel eMMC PHY driver
462306a36Sopenharmony_ci * Copyright (C) 2019 Intel, Corp.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/bits.h>
862306a36Sopenharmony_ci#include <linux/clk.h>
962306a36Sopenharmony_ci#include <linux/delay.h>
1062306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/of_address.h>
1462306a36Sopenharmony_ci#include <linux/phy/phy.h>
1562306a36Sopenharmony_ci#include <linux/platform_device.h>
1662306a36Sopenharmony_ci#include <linux/regmap.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci/* eMMC phy register definitions */
1962306a36Sopenharmony_ci#define EMMC_PHYCTRL0_REG	0xa8
2062306a36Sopenharmony_ci#define DR_TY_MASK		GENMASK(30, 28)
2162306a36Sopenharmony_ci#define DR_TY_SHIFT(x)		(((x) << 28) & DR_TY_MASK)
2262306a36Sopenharmony_ci#define OTAPDLYENA		BIT(14)
2362306a36Sopenharmony_ci#define OTAPDLYSEL_MASK		GENMASK(13, 10)
2462306a36Sopenharmony_ci#define OTAPDLYSEL_SHIFT(x)	(((x) << 10) & OTAPDLYSEL_MASK)
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define EMMC_PHYCTRL1_REG	0xac
2762306a36Sopenharmony_ci#define PDB_MASK		BIT(0)
2862306a36Sopenharmony_ci#define PDB_SHIFT(x)		(((x) << 0) & PDB_MASK)
2962306a36Sopenharmony_ci#define ENDLL_MASK		BIT(7)
3062306a36Sopenharmony_ci#define ENDLL_SHIFT(x)		(((x) << 7) & ENDLL_MASK)
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define EMMC_PHYCTRL2_REG	0xb0
3362306a36Sopenharmony_ci#define FRQSEL_25M		0
3462306a36Sopenharmony_ci#define FRQSEL_50M		1
3562306a36Sopenharmony_ci#define FRQSEL_100M		2
3662306a36Sopenharmony_ci#define FRQSEL_150M		3
3762306a36Sopenharmony_ci#define FRQSEL_MASK		GENMASK(24, 22)
3862306a36Sopenharmony_ci#define FRQSEL_SHIFT(x)		(((x) << 22) & FRQSEL_MASK)
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci#define EMMC_PHYSTAT_REG	0xbc
4162306a36Sopenharmony_ci#define CALDONE_MASK		BIT(9)
4262306a36Sopenharmony_ci#define DLLRDY_MASK		BIT(8)
4362306a36Sopenharmony_ci#define IS_CALDONE(x)	((x) & CALDONE_MASK)
4462306a36Sopenharmony_ci#define IS_DLLRDY(x)	((x) & DLLRDY_MASK)
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistruct intel_emmc_phy {
4762306a36Sopenharmony_ci	struct regmap *syscfg;
4862306a36Sopenharmony_ci	struct clk *emmcclk;
4962306a36Sopenharmony_ci};
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic int intel_emmc_phy_power(struct phy *phy, bool on_off)
5262306a36Sopenharmony_ci{
5362306a36Sopenharmony_ci	struct intel_emmc_phy *priv = phy_get_drvdata(phy);
5462306a36Sopenharmony_ci	unsigned int caldone;
5562306a36Sopenharmony_ci	unsigned int dllrdy;
5662306a36Sopenharmony_ci	unsigned int freqsel;
5762306a36Sopenharmony_ci	unsigned long rate;
5862306a36Sopenharmony_ci	int ret, quot;
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	/*
6162306a36Sopenharmony_ci	 * Keep phyctrl_pdb and phyctrl_endll low to allow
6262306a36Sopenharmony_ci	 * initialization of CALIO state M/C DFFs
6362306a36Sopenharmony_ci	 */
6462306a36Sopenharmony_ci	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL1_REG, PDB_MASK,
6562306a36Sopenharmony_ci				 PDB_SHIFT(0));
6662306a36Sopenharmony_ci	if (ret) {
6762306a36Sopenharmony_ci		dev_err(&phy->dev, "CALIO power down bar failed: %d\n", ret);
6862306a36Sopenharmony_ci		return ret;
6962306a36Sopenharmony_ci	}
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	/* Already finish power_off above */
7262306a36Sopenharmony_ci	if (!on_off)
7362306a36Sopenharmony_ci		return 0;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	rate = clk_get_rate(priv->emmcclk);
7662306a36Sopenharmony_ci	quot = DIV_ROUND_CLOSEST(rate, 50000000);
7762306a36Sopenharmony_ci	if (quot > FRQSEL_150M)
7862306a36Sopenharmony_ci		dev_warn(&phy->dev, "Unsupported rate: %lu\n", rate);
7962306a36Sopenharmony_ci	freqsel = clamp_t(int, quot, FRQSEL_25M, FRQSEL_150M);
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	/*
8262306a36Sopenharmony_ci	 * According to the user manual, calpad calibration
8362306a36Sopenharmony_ci	 * cycle takes more than 2us without the minimal recommended
8462306a36Sopenharmony_ci	 * value, so we may need a little margin here
8562306a36Sopenharmony_ci	 */
8662306a36Sopenharmony_ci	udelay(5);
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL1_REG, PDB_MASK,
8962306a36Sopenharmony_ci				 PDB_SHIFT(1));
9062306a36Sopenharmony_ci	if (ret) {
9162306a36Sopenharmony_ci		dev_err(&phy->dev, "CALIO power down bar failed: %d\n", ret);
9262306a36Sopenharmony_ci		return ret;
9362306a36Sopenharmony_ci	}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	/*
9662306a36Sopenharmony_ci	 * According to the user manual, it asks driver to wait 5us for
9762306a36Sopenharmony_ci	 * calpad busy trimming. However it is documented that this value is
9862306a36Sopenharmony_ci	 * PVT(A.K.A process,voltage and temperature) relevant, so some
9962306a36Sopenharmony_ci	 * failure cases are found which indicates we should be more tolerant
10062306a36Sopenharmony_ci	 * to calpad busy trimming.
10162306a36Sopenharmony_ci	 */
10262306a36Sopenharmony_ci	ret = regmap_read_poll_timeout(priv->syscfg, EMMC_PHYSTAT_REG,
10362306a36Sopenharmony_ci				       caldone, IS_CALDONE(caldone),
10462306a36Sopenharmony_ci				       0, 50);
10562306a36Sopenharmony_ci	if (ret) {
10662306a36Sopenharmony_ci		dev_err(&phy->dev, "caldone failed, ret=%d\n", ret);
10762306a36Sopenharmony_ci		return ret;
10862306a36Sopenharmony_ci	}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci	/* Set the frequency of the DLL operation */
11162306a36Sopenharmony_ci	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL2_REG, FRQSEL_MASK,
11262306a36Sopenharmony_ci				 FRQSEL_SHIFT(freqsel));
11362306a36Sopenharmony_ci	if (ret) {
11462306a36Sopenharmony_ci		dev_err(&phy->dev, "set the frequency of dll failed:%d\n", ret);
11562306a36Sopenharmony_ci		return ret;
11662306a36Sopenharmony_ci	}
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	/* Turn on the DLL */
11962306a36Sopenharmony_ci	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL1_REG, ENDLL_MASK,
12062306a36Sopenharmony_ci				 ENDLL_SHIFT(1));
12162306a36Sopenharmony_ci	if (ret) {
12262306a36Sopenharmony_ci		dev_err(&phy->dev, "turn on the dll failed: %d\n", ret);
12362306a36Sopenharmony_ci		return ret;
12462306a36Sopenharmony_ci	}
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/*
12762306a36Sopenharmony_ci	 * After enabling analog DLL circuits docs say that we need 10.2 us if
12862306a36Sopenharmony_ci	 * our source clock is at 50 MHz and that lock time scales linearly
12962306a36Sopenharmony_ci	 * with clock speed.  If we are powering on the PHY and the card clock
13062306a36Sopenharmony_ci	 * is super slow (like 100 kHZ) this could take as long as 5.1 ms as
13162306a36Sopenharmony_ci	 * per the math: 10.2 us * (50000000 Hz / 100000 Hz) => 5.1 ms
13262306a36Sopenharmony_ci	 * Hopefully we won't be running at 100 kHz, but we should still make
13362306a36Sopenharmony_ci	 * sure we wait long enough.
13462306a36Sopenharmony_ci	 *
13562306a36Sopenharmony_ci	 * NOTE: There appear to be corner cases where the DLL seems to take
13662306a36Sopenharmony_ci	 * extra long to lock for reasons that aren't understood.  In some
13762306a36Sopenharmony_ci	 * extreme cases we've seen it take up to over 10ms (!).  We'll be
13862306a36Sopenharmony_ci	 * generous and give it 50ms.
13962306a36Sopenharmony_ci	 */
14062306a36Sopenharmony_ci	ret = regmap_read_poll_timeout(priv->syscfg,
14162306a36Sopenharmony_ci				       EMMC_PHYSTAT_REG,
14262306a36Sopenharmony_ci				       dllrdy, IS_DLLRDY(dllrdy),
14362306a36Sopenharmony_ci				       0, 50 * USEC_PER_MSEC);
14462306a36Sopenharmony_ci	if (ret) {
14562306a36Sopenharmony_ci		dev_err(&phy->dev, "dllrdy failed. ret=%d\n", ret);
14662306a36Sopenharmony_ci		return ret;
14762306a36Sopenharmony_ci	}
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	return 0;
15062306a36Sopenharmony_ci}
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic int intel_emmc_phy_init(struct phy *phy)
15362306a36Sopenharmony_ci{
15462306a36Sopenharmony_ci	struct intel_emmc_phy *priv = phy_get_drvdata(phy);
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	/*
15762306a36Sopenharmony_ci	 * We purposely get the clock here and not in probe to avoid the
15862306a36Sopenharmony_ci	 * circular dependency problem. We expect:
15962306a36Sopenharmony_ci	 * - PHY driver to probe
16062306a36Sopenharmony_ci	 * - SDHCI driver to start probe
16162306a36Sopenharmony_ci	 * - SDHCI driver to register it's clock
16262306a36Sopenharmony_ci	 * - SDHCI driver to get the PHY
16362306a36Sopenharmony_ci	 * - SDHCI driver to init the PHY
16462306a36Sopenharmony_ci	 *
16562306a36Sopenharmony_ci	 * The clock is optional, so upon any error just return it like
16662306a36Sopenharmony_ci	 * any other error to user.
16762306a36Sopenharmony_ci	 *
16862306a36Sopenharmony_ci	 */
16962306a36Sopenharmony_ci	priv->emmcclk = clk_get_optional(&phy->dev, "emmcclk");
17062306a36Sopenharmony_ci	if (IS_ERR(priv->emmcclk)) {
17162306a36Sopenharmony_ci		dev_err(&phy->dev, "ERROR: getting emmcclk\n");
17262306a36Sopenharmony_ci		return PTR_ERR(priv->emmcclk);
17362306a36Sopenharmony_ci	}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	return 0;
17662306a36Sopenharmony_ci}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic int intel_emmc_phy_exit(struct phy *phy)
17962306a36Sopenharmony_ci{
18062306a36Sopenharmony_ci	struct intel_emmc_phy *priv = phy_get_drvdata(phy);
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	clk_put(priv->emmcclk);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	return 0;
18562306a36Sopenharmony_ci}
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic int intel_emmc_phy_power_on(struct phy *phy)
18862306a36Sopenharmony_ci{
18962306a36Sopenharmony_ci	struct intel_emmc_phy *priv = phy_get_drvdata(phy);
19062306a36Sopenharmony_ci	int ret;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	/* Drive impedance: 50 Ohm */
19362306a36Sopenharmony_ci	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL0_REG, DR_TY_MASK,
19462306a36Sopenharmony_ci				 DR_TY_SHIFT(6));
19562306a36Sopenharmony_ci	if (ret) {
19662306a36Sopenharmony_ci		dev_err(&phy->dev, "ERROR set drive-impednce-50ohm: %d\n", ret);
19762306a36Sopenharmony_ci		return ret;
19862306a36Sopenharmony_ci	}
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	/* Output tap delay: disable */
20162306a36Sopenharmony_ci	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL0_REG, OTAPDLYENA,
20262306a36Sopenharmony_ci				 0);
20362306a36Sopenharmony_ci	if (ret) {
20462306a36Sopenharmony_ci		dev_err(&phy->dev, "ERROR Set output tap delay : %d\n", ret);
20562306a36Sopenharmony_ci		return ret;
20662306a36Sopenharmony_ci	}
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	/* Output tap delay */
20962306a36Sopenharmony_ci	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL0_REG,
21062306a36Sopenharmony_ci				 OTAPDLYSEL_MASK, OTAPDLYSEL_SHIFT(4));
21162306a36Sopenharmony_ci	if (ret) {
21262306a36Sopenharmony_ci		dev_err(&phy->dev, "ERROR: output tap dly select: %d\n", ret);
21362306a36Sopenharmony_ci		return ret;
21462306a36Sopenharmony_ci	}
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	/* Power up eMMC phy analog blocks */
21762306a36Sopenharmony_ci	return intel_emmc_phy_power(phy, true);
21862306a36Sopenharmony_ci}
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic int intel_emmc_phy_power_off(struct phy *phy)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	/* Power down eMMC phy analog blocks */
22362306a36Sopenharmony_ci	return intel_emmc_phy_power(phy, false);
22462306a36Sopenharmony_ci}
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistatic const struct phy_ops ops = {
22762306a36Sopenharmony_ci	.init		= intel_emmc_phy_init,
22862306a36Sopenharmony_ci	.exit		= intel_emmc_phy_exit,
22962306a36Sopenharmony_ci	.power_on	= intel_emmc_phy_power_on,
23062306a36Sopenharmony_ci	.power_off	= intel_emmc_phy_power_off,
23162306a36Sopenharmony_ci	.owner		= THIS_MODULE,
23262306a36Sopenharmony_ci};
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistatic int intel_emmc_phy_probe(struct platform_device *pdev)
23562306a36Sopenharmony_ci{
23662306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
23762306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
23862306a36Sopenharmony_ci	struct intel_emmc_phy *priv;
23962306a36Sopenharmony_ci	struct phy *generic_phy;
24062306a36Sopenharmony_ci	struct phy_provider *phy_provider;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
24362306a36Sopenharmony_ci	if (!priv)
24462306a36Sopenharmony_ci		return -ENOMEM;
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	/* Get eMMC phy (accessed via chiptop) regmap */
24762306a36Sopenharmony_ci	priv->syscfg = syscon_regmap_lookup_by_phandle(np, "intel,syscon");
24862306a36Sopenharmony_ci	if (IS_ERR(priv->syscfg)) {
24962306a36Sopenharmony_ci		dev_err(dev, "failed to find syscon\n");
25062306a36Sopenharmony_ci		return PTR_ERR(priv->syscfg);
25162306a36Sopenharmony_ci	}
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	generic_phy = devm_phy_create(dev, np, &ops);
25462306a36Sopenharmony_ci	if (IS_ERR(generic_phy)) {
25562306a36Sopenharmony_ci		dev_err(dev, "failed to create PHY\n");
25662306a36Sopenharmony_ci		return PTR_ERR(generic_phy);
25762306a36Sopenharmony_ci	}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	phy_set_drvdata(generic_phy, priv);
26062306a36Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
26362306a36Sopenharmony_ci}
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_cistatic const struct of_device_id intel_emmc_phy_dt_ids[] = {
26662306a36Sopenharmony_ci	{ .compatible = "intel,lgm-emmc-phy" },
26762306a36Sopenharmony_ci	{}
26862306a36Sopenharmony_ci};
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, intel_emmc_phy_dt_ids);
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistatic struct platform_driver intel_emmc_driver = {
27362306a36Sopenharmony_ci	.probe		= intel_emmc_phy_probe,
27462306a36Sopenharmony_ci	.driver		= {
27562306a36Sopenharmony_ci		.name	= "intel-emmc-phy",
27662306a36Sopenharmony_ci		.of_match_table = intel_emmc_phy_dt_ids,
27762306a36Sopenharmony_ci	},
27862306a36Sopenharmony_ci};
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_cimodule_platform_driver(intel_emmc_driver);
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ciMODULE_AUTHOR("Peter Harliman Liem <peter.harliman.liem@intel.com>");
28362306a36Sopenharmony_ciMODULE_DESCRIPTION("Intel eMMC PHY driver");
28462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
285