162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Intel Keem Bay USB PHY driver
462306a36Sopenharmony_ci * Copyright (C) 2020 Intel Corporation
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/bitfield.h>
862306a36Sopenharmony_ci#include <linux/bits.h>
962306a36Sopenharmony_ci#include <linux/clk.h>
1062306a36Sopenharmony_ci#include <linux/delay.h>
1162306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/phy/phy.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/regmap.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci/* USS (USB Subsystem) clock control registers */
1862306a36Sopenharmony_ci#define USS_CPR_CLK_EN		0x00
1962306a36Sopenharmony_ci#define USS_CPR_CLK_SET		0x04
2062306a36Sopenharmony_ci#define USS_CPR_CLK_CLR		0x08
2162306a36Sopenharmony_ci#define USS_CPR_RST_EN		0x10
2262306a36Sopenharmony_ci#define USS_CPR_RST_SET		0x14
2362306a36Sopenharmony_ci#define USS_CPR_RST_CLR		0x18
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci/* USS clock/reset bit fields */
2662306a36Sopenharmony_ci#define USS_CPR_PHY_TST		BIT(6)
2762306a36Sopenharmony_ci#define USS_CPR_LOW_JIT		BIT(5)
2862306a36Sopenharmony_ci#define USS_CPR_CORE		BIT(4)
2962306a36Sopenharmony_ci#define USS_CPR_SUSPEND		BIT(3)
3062306a36Sopenharmony_ci#define USS_CPR_ALT_REF		BIT(2)
3162306a36Sopenharmony_ci#define USS_CPR_REF		BIT(1)
3262306a36Sopenharmony_ci#define USS_CPR_SYS		BIT(0)
3362306a36Sopenharmony_ci#define USS_CPR_MASK		GENMASK(6, 0)
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci/* USS APB slave registers */
3662306a36Sopenharmony_ci#define USS_USB_CTRL_CFG0		0x10
3762306a36Sopenharmony_ci#define  VCC_RESET_N_MASK		BIT(31)
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define USS_USB_PHY_CFG0		0x30
4062306a36Sopenharmony_ci#define  POR_MASK			BIT(15)
4162306a36Sopenharmony_ci#define  PHY_RESET_MASK			BIT(14)
4262306a36Sopenharmony_ci#define  PHY_REF_USE_PAD_MASK		BIT(5)
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci#define USS_USB_PHY_CFG6		0x64
4562306a36Sopenharmony_ci#define  PHY0_SRAM_EXT_LD_DONE_MASK	BIT(23)
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci#define USS_USB_PARALLEL_IF_CTRL	0xa0
4862306a36Sopenharmony_ci#define  USB_PHY_CR_PARA_SEL_MASK	BIT(2)
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci#define USS_USB_TSET_SIGNALS_AND_GLOB	0xac
5162306a36Sopenharmony_ci#define  USB_PHY_CR_PARA_CLK_EN_MASK	BIT(7)
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci#define USS_USB_STATUS_REG		0xb8
5462306a36Sopenharmony_ci#define  PHY0_SRAM_INIT_DONE_MASK	BIT(3)
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci#define USS_USB_TIEOFFS_CONSTANTS_REG1	0xc0
5762306a36Sopenharmony_ci#define  IDDQ_ENABLE_MASK		BIT(10)
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistruct keembay_usb_phy {
6062306a36Sopenharmony_ci	struct device *dev;
6162306a36Sopenharmony_ci	struct regmap *regmap_cpr;
6262306a36Sopenharmony_ci	struct regmap *regmap_slv;
6362306a36Sopenharmony_ci};
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic const struct regmap_config keembay_regmap_config = {
6662306a36Sopenharmony_ci	.reg_bits = 32,
6762306a36Sopenharmony_ci	.val_bits = 32,
6862306a36Sopenharmony_ci	.reg_stride = 4,
6962306a36Sopenharmony_ci	.max_register = USS_USB_TIEOFFS_CONSTANTS_REG1,
7062306a36Sopenharmony_ci};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic int keembay_usb_clocks_on(struct keembay_usb_phy *priv)
7362306a36Sopenharmony_ci{
7462306a36Sopenharmony_ci	int ret;
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_cpr, USS_CPR_CLK_SET,
7762306a36Sopenharmony_ci				 USS_CPR_MASK, USS_CPR_MASK);
7862306a36Sopenharmony_ci	if (ret) {
7962306a36Sopenharmony_ci		dev_err(priv->dev, "error clock set: %d\n", ret);
8062306a36Sopenharmony_ci		return ret;
8162306a36Sopenharmony_ci	}
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_cpr, USS_CPR_RST_SET,
8462306a36Sopenharmony_ci				 USS_CPR_MASK, USS_CPR_MASK);
8562306a36Sopenharmony_ci	if (ret) {
8662306a36Sopenharmony_ci		dev_err(priv->dev, "error reset set: %d\n", ret);
8762306a36Sopenharmony_ci		return ret;
8862306a36Sopenharmony_ci	}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_slv,
9162306a36Sopenharmony_ci				 USS_USB_TIEOFFS_CONSTANTS_REG1,
9262306a36Sopenharmony_ci				 IDDQ_ENABLE_MASK,
9362306a36Sopenharmony_ci				 FIELD_PREP(IDDQ_ENABLE_MASK, 0));
9462306a36Sopenharmony_ci	if (ret) {
9562306a36Sopenharmony_ci		dev_err(priv->dev, "error iddq disable: %d\n", ret);
9662306a36Sopenharmony_ci		return ret;
9762306a36Sopenharmony_ci	}
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	/* Wait 30us to ensure all analog blocks are powered up. */
10062306a36Sopenharmony_ci	usleep_range(30, 60);
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_slv, USS_USB_PHY_CFG0,
10362306a36Sopenharmony_ci				 PHY_REF_USE_PAD_MASK,
10462306a36Sopenharmony_ci				 FIELD_PREP(PHY_REF_USE_PAD_MASK, 1));
10562306a36Sopenharmony_ci	if (ret)
10662306a36Sopenharmony_ci		dev_err(priv->dev, "error ref clock select: %d\n", ret);
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	return ret;
10962306a36Sopenharmony_ci}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic int keembay_usb_core_off(struct keembay_usb_phy *priv)
11262306a36Sopenharmony_ci{
11362306a36Sopenharmony_ci	int ret;
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_slv, USS_USB_CTRL_CFG0,
11662306a36Sopenharmony_ci				 VCC_RESET_N_MASK,
11762306a36Sopenharmony_ci				 FIELD_PREP(VCC_RESET_N_MASK, 0));
11862306a36Sopenharmony_ci	if (ret)
11962306a36Sopenharmony_ci		dev_err(priv->dev, "error core reset: %d\n", ret);
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	return ret;
12262306a36Sopenharmony_ci}
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic int keembay_usb_core_on(struct keembay_usb_phy *priv)
12562306a36Sopenharmony_ci{
12662306a36Sopenharmony_ci	int ret;
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_slv, USS_USB_CTRL_CFG0,
12962306a36Sopenharmony_ci				 VCC_RESET_N_MASK,
13062306a36Sopenharmony_ci				 FIELD_PREP(VCC_RESET_N_MASK, 1));
13162306a36Sopenharmony_ci	if (ret)
13262306a36Sopenharmony_ci		dev_err(priv->dev, "error core on: %d\n", ret);
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	return ret;
13562306a36Sopenharmony_ci}
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic int keembay_usb_phys_on(struct keembay_usb_phy *priv)
13862306a36Sopenharmony_ci{
13962306a36Sopenharmony_ci	int ret;
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_slv, USS_USB_PHY_CFG0,
14262306a36Sopenharmony_ci				 POR_MASK | PHY_RESET_MASK,
14362306a36Sopenharmony_ci				 FIELD_PREP(POR_MASK | PHY_RESET_MASK, 0));
14462306a36Sopenharmony_ci	if (ret)
14562306a36Sopenharmony_ci		dev_err(priv->dev, "error phys on: %d\n", ret);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	return ret;
14862306a36Sopenharmony_ci}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cistatic int keembay_usb_phy_init(struct phy *phy)
15162306a36Sopenharmony_ci{
15262306a36Sopenharmony_ci	struct keembay_usb_phy *priv = phy_get_drvdata(phy);
15362306a36Sopenharmony_ci	u32 val;
15462306a36Sopenharmony_ci	int ret;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	ret = keembay_usb_core_off(priv);
15762306a36Sopenharmony_ci	if (ret)
15862306a36Sopenharmony_ci		return ret;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	/*
16162306a36Sopenharmony_ci	 * According to Keem Bay datasheet, wait minimum 20us after clock
16262306a36Sopenharmony_ci	 * enable before bringing PHYs out of reset.
16362306a36Sopenharmony_ci	 */
16462306a36Sopenharmony_ci	usleep_range(20, 40);
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	ret = keembay_usb_phys_on(priv);
16762306a36Sopenharmony_ci	if (ret)
16862306a36Sopenharmony_ci		return ret;
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_slv,
17162306a36Sopenharmony_ci				 USS_USB_TSET_SIGNALS_AND_GLOB,
17262306a36Sopenharmony_ci				 USB_PHY_CR_PARA_CLK_EN_MASK,
17362306a36Sopenharmony_ci				 FIELD_PREP(USB_PHY_CR_PARA_CLK_EN_MASK, 0));
17462306a36Sopenharmony_ci	if (ret) {
17562306a36Sopenharmony_ci		dev_err(priv->dev, "error cr clock disable: %d\n", ret);
17662306a36Sopenharmony_ci		return ret;
17762306a36Sopenharmony_ci	}
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	/*
18062306a36Sopenharmony_ci	 * According to Keem Bay datasheet, wait 2us after disabling the
18162306a36Sopenharmony_ci	 * clock into the USB 3.x parallel interface.
18262306a36Sopenharmony_ci	 */
18362306a36Sopenharmony_ci	udelay(2);
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_slv,
18662306a36Sopenharmony_ci				 USS_USB_PARALLEL_IF_CTRL,
18762306a36Sopenharmony_ci				 USB_PHY_CR_PARA_SEL_MASK,
18862306a36Sopenharmony_ci				 FIELD_PREP(USB_PHY_CR_PARA_SEL_MASK, 1));
18962306a36Sopenharmony_ci	if (ret) {
19062306a36Sopenharmony_ci		dev_err(priv->dev, "error cr select: %d\n", ret);
19162306a36Sopenharmony_ci		return ret;
19262306a36Sopenharmony_ci	}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_slv,
19562306a36Sopenharmony_ci				 USS_USB_TSET_SIGNALS_AND_GLOB,
19662306a36Sopenharmony_ci				 USB_PHY_CR_PARA_CLK_EN_MASK,
19762306a36Sopenharmony_ci				 FIELD_PREP(USB_PHY_CR_PARA_CLK_EN_MASK, 1));
19862306a36Sopenharmony_ci	if (ret) {
19962306a36Sopenharmony_ci		dev_err(priv->dev, "error cr clock enable: %d\n", ret);
20062306a36Sopenharmony_ci		return ret;
20162306a36Sopenharmony_ci	}
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	ret = regmap_read_poll_timeout(priv->regmap_slv, USS_USB_STATUS_REG,
20462306a36Sopenharmony_ci				       val, val & PHY0_SRAM_INIT_DONE_MASK,
20562306a36Sopenharmony_ci				       USEC_PER_MSEC, 10 * USEC_PER_MSEC);
20662306a36Sopenharmony_ci	if (ret) {
20762306a36Sopenharmony_ci		dev_err(priv->dev, "SRAM init not done: %d\n", ret);
20862306a36Sopenharmony_ci		return ret;
20962306a36Sopenharmony_ci	}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	ret = regmap_update_bits(priv->regmap_slv, USS_USB_PHY_CFG6,
21262306a36Sopenharmony_ci				 PHY0_SRAM_EXT_LD_DONE_MASK,
21362306a36Sopenharmony_ci				 FIELD_PREP(PHY0_SRAM_EXT_LD_DONE_MASK, 1));
21462306a36Sopenharmony_ci	if (ret) {
21562306a36Sopenharmony_ci		dev_err(priv->dev, "error SRAM init done set: %d\n", ret);
21662306a36Sopenharmony_ci		return ret;
21762306a36Sopenharmony_ci	}
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	/*
22062306a36Sopenharmony_ci	 * According to Keem Bay datasheet, wait 20us after setting the
22162306a36Sopenharmony_ci	 * SRAM load done bit, before releasing the controller reset.
22262306a36Sopenharmony_ci	 */
22362306a36Sopenharmony_ci	usleep_range(20, 40);
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	return keembay_usb_core_on(priv);
22662306a36Sopenharmony_ci}
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic const struct phy_ops ops = {
22962306a36Sopenharmony_ci	.init		= keembay_usb_phy_init,
23062306a36Sopenharmony_ci	.owner		= THIS_MODULE,
23162306a36Sopenharmony_ci};
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_cistatic int keembay_usb_phy_probe(struct platform_device *pdev)
23462306a36Sopenharmony_ci{
23562306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
23662306a36Sopenharmony_ci	struct keembay_usb_phy *priv;
23762306a36Sopenharmony_ci	struct phy *generic_phy;
23862306a36Sopenharmony_ci	struct phy_provider *phy_provider;
23962306a36Sopenharmony_ci	void __iomem *base;
24062306a36Sopenharmony_ci	int ret;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
24362306a36Sopenharmony_ci	if (!priv)
24462306a36Sopenharmony_ci		return -ENOMEM;
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	base = devm_platform_ioremap_resource_byname(pdev, "cpr-apb-base");
24762306a36Sopenharmony_ci	if (IS_ERR(base))
24862306a36Sopenharmony_ci		return PTR_ERR(base);
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	priv->regmap_cpr = devm_regmap_init_mmio(dev, base,
25162306a36Sopenharmony_ci						 &keembay_regmap_config);
25262306a36Sopenharmony_ci	if (IS_ERR(priv->regmap_cpr))
25362306a36Sopenharmony_ci		return PTR_ERR(priv->regmap_cpr);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	base = devm_platform_ioremap_resource_byname(pdev, "slv-apb-base");
25662306a36Sopenharmony_ci	if (IS_ERR(base))
25762306a36Sopenharmony_ci		return PTR_ERR(base);
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	priv->regmap_slv = devm_regmap_init_mmio(dev, base,
26062306a36Sopenharmony_ci						 &keembay_regmap_config);
26162306a36Sopenharmony_ci	if (IS_ERR(priv->regmap_slv))
26262306a36Sopenharmony_ci		return PTR_ERR(priv->regmap_slv);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	generic_phy = devm_phy_create(dev, dev->of_node, &ops);
26562306a36Sopenharmony_ci	if (IS_ERR(generic_phy))
26662306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(generic_phy),
26762306a36Sopenharmony_ci				     "failed to create PHY\n");
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	phy_set_drvdata(generic_phy, priv);
27062306a36Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
27162306a36Sopenharmony_ci	if (IS_ERR(phy_provider))
27262306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(phy_provider),
27362306a36Sopenharmony_ci				     "failed to register phy provider\n");
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	/* Setup USB subsystem clocks */
27662306a36Sopenharmony_ci	ret = keembay_usb_clocks_on(priv);
27762306a36Sopenharmony_ci	if (ret)
27862306a36Sopenharmony_ci		return ret;
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	/* and turn on the DWC3 core, prior to DWC3 driver init. */
28162306a36Sopenharmony_ci	return keembay_usb_core_on(priv);
28262306a36Sopenharmony_ci}
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_cistatic const struct of_device_id keembay_usb_phy_dt_ids[] = {
28562306a36Sopenharmony_ci	{ .compatible = "intel,keembay-usb-phy" },
28662306a36Sopenharmony_ci	{}
28762306a36Sopenharmony_ci};
28862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, keembay_usb_phy_dt_ids);
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_cistatic struct platform_driver keembay_usb_phy_driver = {
29162306a36Sopenharmony_ci	.probe		= keembay_usb_phy_probe,
29262306a36Sopenharmony_ci	.driver		= {
29362306a36Sopenharmony_ci		.name	= "keembay-usb-phy",
29462306a36Sopenharmony_ci		.of_match_table = keembay_usb_phy_dt_ids,
29562306a36Sopenharmony_ci	},
29662306a36Sopenharmony_ci};
29762306a36Sopenharmony_cimodule_platform_driver(keembay_usb_phy_driver);
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ciMODULE_AUTHOR("Wan Ahmad Zainie <wan.ahmad.zainie.wan.mohamad@intel.com>");
30062306a36Sopenharmony_ciMODULE_DESCRIPTION("Intel Keem Bay USB PHY driver");
30162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
302