162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Intel Keem Bay eMMC PHY driver 462306a36Sopenharmony_ci * Copyright (C) 2020 Intel Corporation 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/bitfield.h> 862306a36Sopenharmony_ci#include <linux/clk.h> 962306a36Sopenharmony_ci#include <linux/delay.h> 1062306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/of_address.h> 1462306a36Sopenharmony_ci#include <linux/phy/phy.h> 1562306a36Sopenharmony_ci#include <linux/platform_device.h> 1662306a36Sopenharmony_ci#include <linux/regmap.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* eMMC/SD/SDIO core/phy configuration registers */ 1962306a36Sopenharmony_ci#define PHY_CFG_0 0x24 2062306a36Sopenharmony_ci#define SEL_DLY_TXCLK_MASK BIT(29) 2162306a36Sopenharmony_ci#define OTAP_DLY_ENA_MASK BIT(27) 2262306a36Sopenharmony_ci#define OTAP_DLY_SEL_MASK GENMASK(26, 23) 2362306a36Sopenharmony_ci#define DLL_EN_MASK BIT(10) 2462306a36Sopenharmony_ci#define PWR_DOWN_MASK BIT(0) 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define PHY_CFG_2 0x2c 2762306a36Sopenharmony_ci#define SEL_FREQ_MASK GENMASK(12, 10) 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define PHY_STAT 0x40 3062306a36Sopenharmony_ci#define CAL_DONE_MASK BIT(6) 3162306a36Sopenharmony_ci#define IS_CALDONE(x) ((x) & CAL_DONE_MASK) 3262306a36Sopenharmony_ci#define DLL_RDY_MASK BIT(5) 3362306a36Sopenharmony_ci#define IS_DLLRDY(x) ((x) & DLL_RDY_MASK) 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/* From ACS_eMMC51_16nFFC_RO1100_Userguide_v1p0.pdf p17 */ 3662306a36Sopenharmony_ci#define FREQSEL_200M_170M 0x0 3762306a36Sopenharmony_ci#define FREQSEL_170M_140M 0x1 3862306a36Sopenharmony_ci#define FREQSEL_140M_110M 0x2 3962306a36Sopenharmony_ci#define FREQSEL_110M_80M 0x3 4062306a36Sopenharmony_ci#define FREQSEL_80M_50M 0x4 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistruct keembay_emmc_phy { 4362306a36Sopenharmony_ci struct regmap *syscfg; 4462306a36Sopenharmony_ci struct clk *emmcclk; 4562306a36Sopenharmony_ci}; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_cistatic const struct regmap_config keembay_regmap_config = { 4862306a36Sopenharmony_ci .reg_bits = 32, 4962306a36Sopenharmony_ci .val_bits = 32, 5062306a36Sopenharmony_ci .reg_stride = 4, 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic int keembay_emmc_phy_power(struct phy *phy, bool on_off) 5462306a36Sopenharmony_ci{ 5562306a36Sopenharmony_ci struct keembay_emmc_phy *priv = phy_get_drvdata(phy); 5662306a36Sopenharmony_ci unsigned int caldone; 5762306a36Sopenharmony_ci unsigned int dllrdy; 5862306a36Sopenharmony_ci unsigned int freqsel; 5962306a36Sopenharmony_ci unsigned int mhz; 6062306a36Sopenharmony_ci int ret; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci /* 6362306a36Sopenharmony_ci * Keep phyctrl_pdb and phyctrl_endll low to allow 6462306a36Sopenharmony_ci * initialization of CALIO state M/C DFFs 6562306a36Sopenharmony_ci */ 6662306a36Sopenharmony_ci ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, PWR_DOWN_MASK, 6762306a36Sopenharmony_ci FIELD_PREP(PWR_DOWN_MASK, 0)); 6862306a36Sopenharmony_ci if (ret) { 6962306a36Sopenharmony_ci dev_err(&phy->dev, "CALIO power down bar failed: %d\n", ret); 7062306a36Sopenharmony_ci return ret; 7162306a36Sopenharmony_ci } 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, DLL_EN_MASK, 7462306a36Sopenharmony_ci FIELD_PREP(DLL_EN_MASK, 0)); 7562306a36Sopenharmony_ci if (ret) { 7662306a36Sopenharmony_ci dev_err(&phy->dev, "turn off the dll failed: %d\n", ret); 7762306a36Sopenharmony_ci return ret; 7862306a36Sopenharmony_ci } 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci /* Already finish power off above */ 8162306a36Sopenharmony_ci if (!on_off) 8262306a36Sopenharmony_ci return 0; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci mhz = DIV_ROUND_CLOSEST(clk_get_rate(priv->emmcclk), 1000000); 8562306a36Sopenharmony_ci if (mhz <= 200 && mhz >= 170) 8662306a36Sopenharmony_ci freqsel = FREQSEL_200M_170M; 8762306a36Sopenharmony_ci else if (mhz <= 170 && mhz >= 140) 8862306a36Sopenharmony_ci freqsel = FREQSEL_170M_140M; 8962306a36Sopenharmony_ci else if (mhz <= 140 && mhz >= 110) 9062306a36Sopenharmony_ci freqsel = FREQSEL_140M_110M; 9162306a36Sopenharmony_ci else if (mhz <= 110 && mhz >= 80) 9262306a36Sopenharmony_ci freqsel = FREQSEL_110M_80M; 9362306a36Sopenharmony_ci else if (mhz <= 80 && mhz >= 50) 9462306a36Sopenharmony_ci freqsel = FREQSEL_80M_50M; 9562306a36Sopenharmony_ci else 9662306a36Sopenharmony_ci freqsel = 0x0; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci /* Check for EMMC clock rate*/ 9962306a36Sopenharmony_ci if (mhz > 175) 10062306a36Sopenharmony_ci dev_warn(&phy->dev, "Unsupported rate: %d MHz\n", mhz); 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci /* 10362306a36Sopenharmony_ci * According to the user manual, calpad calibration 10462306a36Sopenharmony_ci * cycle takes more than 2us without the minimal recommended 10562306a36Sopenharmony_ci * value, so we may need a little margin here 10662306a36Sopenharmony_ci */ 10762306a36Sopenharmony_ci udelay(5); 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, PWR_DOWN_MASK, 11062306a36Sopenharmony_ci FIELD_PREP(PWR_DOWN_MASK, 1)); 11162306a36Sopenharmony_ci if (ret) { 11262306a36Sopenharmony_ci dev_err(&phy->dev, "CALIO power down bar failed: %d\n", ret); 11362306a36Sopenharmony_ci return ret; 11462306a36Sopenharmony_ci } 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci /* 11762306a36Sopenharmony_ci * According to the user manual, it asks driver to wait 5us for 11862306a36Sopenharmony_ci * calpad busy trimming. However it is documented that this value is 11962306a36Sopenharmony_ci * PVT(A.K.A. process, voltage and temperature) relevant, so some 12062306a36Sopenharmony_ci * failure cases are found which indicates we should be more tolerant 12162306a36Sopenharmony_ci * to calpad busy trimming. 12262306a36Sopenharmony_ci */ 12362306a36Sopenharmony_ci ret = regmap_read_poll_timeout(priv->syscfg, PHY_STAT, 12462306a36Sopenharmony_ci caldone, IS_CALDONE(caldone), 12562306a36Sopenharmony_ci 0, 50); 12662306a36Sopenharmony_ci if (ret) { 12762306a36Sopenharmony_ci dev_err(&phy->dev, "caldone failed, ret=%d\n", ret); 12862306a36Sopenharmony_ci return ret; 12962306a36Sopenharmony_ci } 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci /* Set the frequency of the DLL operation */ 13262306a36Sopenharmony_ci ret = regmap_update_bits(priv->syscfg, PHY_CFG_2, SEL_FREQ_MASK, 13362306a36Sopenharmony_ci FIELD_PREP(SEL_FREQ_MASK, freqsel)); 13462306a36Sopenharmony_ci if (ret) { 13562306a36Sopenharmony_ci dev_err(&phy->dev, "set the frequency of dll failed:%d\n", ret); 13662306a36Sopenharmony_ci return ret; 13762306a36Sopenharmony_ci } 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci /* Turn on the DLL */ 14062306a36Sopenharmony_ci ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, DLL_EN_MASK, 14162306a36Sopenharmony_ci FIELD_PREP(DLL_EN_MASK, 1)); 14262306a36Sopenharmony_ci if (ret) { 14362306a36Sopenharmony_ci dev_err(&phy->dev, "turn on the dll failed: %d\n", ret); 14462306a36Sopenharmony_ci return ret; 14562306a36Sopenharmony_ci } 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci /* 14862306a36Sopenharmony_ci * We turned on the DLL even though the rate was 0 because we the 14962306a36Sopenharmony_ci * clock might be turned on later. ...but we can't wait for the DLL 15062306a36Sopenharmony_ci * to lock when the rate is 0 because it will never lock with no 15162306a36Sopenharmony_ci * input clock. 15262306a36Sopenharmony_ci * 15362306a36Sopenharmony_ci * Technically we should be checking the lock later when the clock 15462306a36Sopenharmony_ci * is turned on, but for now we won't. 15562306a36Sopenharmony_ci */ 15662306a36Sopenharmony_ci if (mhz == 0) 15762306a36Sopenharmony_ci return 0; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci /* 16062306a36Sopenharmony_ci * After enabling analog DLL circuits docs say that we need 10.2 us if 16162306a36Sopenharmony_ci * our source clock is at 50 MHz and that lock time scales linearly 16262306a36Sopenharmony_ci * with clock speed. If we are powering on the PHY and the card clock 16362306a36Sopenharmony_ci * is super slow (like 100kHz) this could take as long as 5.1 ms as 16462306a36Sopenharmony_ci * per the math: 10.2 us * (50000000 Hz / 100000 Hz) => 5.1 ms 16562306a36Sopenharmony_ci * hopefully we won't be running at 100 kHz, but we should still make 16662306a36Sopenharmony_ci * sure we wait long enough. 16762306a36Sopenharmony_ci * 16862306a36Sopenharmony_ci * NOTE: There appear to be corner cases where the DLL seems to take 16962306a36Sopenharmony_ci * extra long to lock for reasons that aren't understood. In some 17062306a36Sopenharmony_ci * extreme cases we've seen it take up to over 10ms (!). We'll be 17162306a36Sopenharmony_ci * generous and give it 50ms. 17262306a36Sopenharmony_ci */ 17362306a36Sopenharmony_ci ret = regmap_read_poll_timeout(priv->syscfg, PHY_STAT, 17462306a36Sopenharmony_ci dllrdy, IS_DLLRDY(dllrdy), 17562306a36Sopenharmony_ci 0, 50 * USEC_PER_MSEC); 17662306a36Sopenharmony_ci if (ret) 17762306a36Sopenharmony_ci dev_err(&phy->dev, "dllrdy failed, ret=%d\n", ret); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci return ret; 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic int keembay_emmc_phy_init(struct phy *phy) 18362306a36Sopenharmony_ci{ 18462306a36Sopenharmony_ci struct keembay_emmc_phy *priv = phy_get_drvdata(phy); 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci /* 18762306a36Sopenharmony_ci * We purposely get the clock here and not in probe to avoid the 18862306a36Sopenharmony_ci * circular dependency problem. We expect: 18962306a36Sopenharmony_ci * - PHY driver to probe 19062306a36Sopenharmony_ci * - SDHCI driver to start probe 19162306a36Sopenharmony_ci * - SDHCI driver to register it's clock 19262306a36Sopenharmony_ci * - SDHCI driver to get the PHY 19362306a36Sopenharmony_ci * - SDHCI driver to init the PHY 19462306a36Sopenharmony_ci * 19562306a36Sopenharmony_ci * The clock is optional, so upon any error just return it like 19662306a36Sopenharmony_ci * any other error to user. 19762306a36Sopenharmony_ci */ 19862306a36Sopenharmony_ci priv->emmcclk = clk_get_optional(&phy->dev, "emmcclk"); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(priv->emmcclk); 20162306a36Sopenharmony_ci} 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_cistatic int keembay_emmc_phy_exit(struct phy *phy) 20462306a36Sopenharmony_ci{ 20562306a36Sopenharmony_ci struct keembay_emmc_phy *priv = phy_get_drvdata(phy); 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci clk_put(priv->emmcclk); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci return 0; 21062306a36Sopenharmony_ci}; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic int keembay_emmc_phy_power_on(struct phy *phy) 21362306a36Sopenharmony_ci{ 21462306a36Sopenharmony_ci struct keembay_emmc_phy *priv = phy_get_drvdata(phy); 21562306a36Sopenharmony_ci int ret; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci /* Delay chain based txclk: enable */ 21862306a36Sopenharmony_ci ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, SEL_DLY_TXCLK_MASK, 21962306a36Sopenharmony_ci FIELD_PREP(SEL_DLY_TXCLK_MASK, 1)); 22062306a36Sopenharmony_ci if (ret) { 22162306a36Sopenharmony_ci dev_err(&phy->dev, "ERROR: delay chain txclk set: %d\n", ret); 22262306a36Sopenharmony_ci return ret; 22362306a36Sopenharmony_ci } 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci /* Output tap delay: enable */ 22662306a36Sopenharmony_ci ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, OTAP_DLY_ENA_MASK, 22762306a36Sopenharmony_ci FIELD_PREP(OTAP_DLY_ENA_MASK, 1)); 22862306a36Sopenharmony_ci if (ret) { 22962306a36Sopenharmony_ci dev_err(&phy->dev, "ERROR: output tap delay set: %d\n", ret); 23062306a36Sopenharmony_ci return ret; 23162306a36Sopenharmony_ci } 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci /* Output tap delay */ 23462306a36Sopenharmony_ci ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, OTAP_DLY_SEL_MASK, 23562306a36Sopenharmony_ci FIELD_PREP(OTAP_DLY_SEL_MASK, 2)); 23662306a36Sopenharmony_ci if (ret) { 23762306a36Sopenharmony_ci dev_err(&phy->dev, "ERROR: output tap delay select: %d\n", ret); 23862306a36Sopenharmony_ci return ret; 23962306a36Sopenharmony_ci } 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci /* Power up eMMC phy analog blocks */ 24262306a36Sopenharmony_ci return keembay_emmc_phy_power(phy, true); 24362306a36Sopenharmony_ci} 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic int keembay_emmc_phy_power_off(struct phy *phy) 24662306a36Sopenharmony_ci{ 24762306a36Sopenharmony_ci /* Power down eMMC phy analog blocks */ 24862306a36Sopenharmony_ci return keembay_emmc_phy_power(phy, false); 24962306a36Sopenharmony_ci} 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_cistatic const struct phy_ops ops = { 25262306a36Sopenharmony_ci .init = keembay_emmc_phy_init, 25362306a36Sopenharmony_ci .exit = keembay_emmc_phy_exit, 25462306a36Sopenharmony_ci .power_on = keembay_emmc_phy_power_on, 25562306a36Sopenharmony_ci .power_off = keembay_emmc_phy_power_off, 25662306a36Sopenharmony_ci .owner = THIS_MODULE, 25762306a36Sopenharmony_ci}; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic int keembay_emmc_phy_probe(struct platform_device *pdev) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci struct device *dev = &pdev->dev; 26262306a36Sopenharmony_ci struct device_node *np = dev->of_node; 26362306a36Sopenharmony_ci struct keembay_emmc_phy *priv; 26462306a36Sopenharmony_ci struct phy *generic_phy; 26562306a36Sopenharmony_ci struct phy_provider *phy_provider; 26662306a36Sopenharmony_ci void __iomem *base; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 26962306a36Sopenharmony_ci if (!priv) 27062306a36Sopenharmony_ci return -ENOMEM; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 27362306a36Sopenharmony_ci if (IS_ERR(base)) 27462306a36Sopenharmony_ci return PTR_ERR(base); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci priv->syscfg = devm_regmap_init_mmio(dev, base, &keembay_regmap_config); 27762306a36Sopenharmony_ci if (IS_ERR(priv->syscfg)) 27862306a36Sopenharmony_ci return PTR_ERR(priv->syscfg); 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci generic_phy = devm_phy_create(dev, np, &ops); 28162306a36Sopenharmony_ci if (IS_ERR(generic_phy)) 28262306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(generic_phy), 28362306a36Sopenharmony_ci "failed to create PHY\n"); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci phy_set_drvdata(generic_phy, priv); 28662306a36Sopenharmony_ci phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(phy_provider); 28962306a36Sopenharmony_ci} 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_cistatic const struct of_device_id keembay_emmc_phy_dt_ids[] = { 29262306a36Sopenharmony_ci { .compatible = "intel,keembay-emmc-phy" }, 29362306a36Sopenharmony_ci {} 29462306a36Sopenharmony_ci}; 29562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, keembay_emmc_phy_dt_ids); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic struct platform_driver keembay_emmc_phy_driver = { 29862306a36Sopenharmony_ci .probe = keembay_emmc_phy_probe, 29962306a36Sopenharmony_ci .driver = { 30062306a36Sopenharmony_ci .name = "keembay-emmc-phy", 30162306a36Sopenharmony_ci .of_match_table = keembay_emmc_phy_dt_ids, 30262306a36Sopenharmony_ci }, 30362306a36Sopenharmony_ci}; 30462306a36Sopenharmony_cimodule_platform_driver(keembay_emmc_phy_driver); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ciMODULE_AUTHOR("Wan Ahmad Zainie <wan.ahmad.zainie.wan.mohamad@intel.com>"); 30762306a36Sopenharmony_ciMODULE_DESCRIPTION("Intel Keem Bay eMMC PHY driver"); 30862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 309