162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014 Linaro Ltd.
462306a36Sopenharmony_ci * Copyright (c) 2014 HiSilicon Limited.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/delay.h>
862306a36Sopenharmony_ci#include <linux/io.h>
962306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/phy/phy.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#define SATA_PHY0_CTLL		0xa0
1762306a36Sopenharmony_ci#define MPLL_MULTIPLIER_SHIFT	1
1862306a36Sopenharmony_ci#define MPLL_MULTIPLIER_MASK	0xfe
1962306a36Sopenharmony_ci#define MPLL_MULTIPLIER_50M	0x3c
2062306a36Sopenharmony_ci#define MPLL_MULTIPLIER_100M	0x1e
2162306a36Sopenharmony_ci#define PHY_RESET		BIT(0)
2262306a36Sopenharmony_ci#define REF_SSP_EN		BIT(9)
2362306a36Sopenharmony_ci#define SSC_EN			BIT(10)
2462306a36Sopenharmony_ci#define REF_USE_PAD		BIT(23)
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define SATA_PORT_PHYCTL	0x174
2762306a36Sopenharmony_ci#define SPEED_MODE_MASK		0x6f0000
2862306a36Sopenharmony_ci#define HALF_RATE_SHIFT		16
2962306a36Sopenharmony_ci#define PHY_CONFIG_SHIFT	18
3062306a36Sopenharmony_ci#define GEN2_EN_SHIFT		21
3162306a36Sopenharmony_ci#define SPEED_CTRL		BIT(20)
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#define SATA_PORT_PHYCTL1	0x148
3462306a36Sopenharmony_ci#define AMPLITUDE_MASK		0x3ffffe
3562306a36Sopenharmony_ci#define AMPLITUDE_GEN3		0x68
3662306a36Sopenharmony_ci#define AMPLITUDE_GEN3_SHIFT	15
3762306a36Sopenharmony_ci#define AMPLITUDE_GEN2		0x56
3862306a36Sopenharmony_ci#define AMPLITUDE_GEN2_SHIFT	8
3962306a36Sopenharmony_ci#define AMPLITUDE_GEN1		0x56
4062306a36Sopenharmony_ci#define AMPLITUDE_GEN1_SHIFT	1
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define SATA_PORT_PHYCTL2	0x14c
4362306a36Sopenharmony_ci#define PREEMPH_MASK		0x3ffff
4462306a36Sopenharmony_ci#define PREEMPH_GEN3		0x20
4562306a36Sopenharmony_ci#define PREEMPH_GEN3_SHIFT	12
4662306a36Sopenharmony_ci#define PREEMPH_GEN2		0x15
4762306a36Sopenharmony_ci#define PREEMPH_GEN2_SHIFT	6
4862306a36Sopenharmony_ci#define PREEMPH_GEN1		0x5
4962306a36Sopenharmony_ci#define PREEMPH_GEN1_SHIFT	0
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistruct hix5hd2_priv {
5262306a36Sopenharmony_ci	void __iomem	*base;
5362306a36Sopenharmony_ci	struct regmap	*peri_ctrl;
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cienum phy_speed_mode {
5762306a36Sopenharmony_ci	SPEED_MODE_GEN1 = 0,
5862306a36Sopenharmony_ci	SPEED_MODE_GEN2 = 1,
5962306a36Sopenharmony_ci	SPEED_MODE_GEN3 = 2,
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic int hix5hd2_sata_phy_init(struct phy *phy)
6362306a36Sopenharmony_ci{
6462306a36Sopenharmony_ci	struct hix5hd2_priv *priv = phy_get_drvdata(phy);
6562306a36Sopenharmony_ci	u32 val, data[2];
6662306a36Sopenharmony_ci	int ret;
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	if (priv->peri_ctrl) {
6962306a36Sopenharmony_ci		ret = of_property_read_u32_array(phy->dev.of_node,
7062306a36Sopenharmony_ci						 "hisilicon,power-reg",
7162306a36Sopenharmony_ci						 &data[0], 2);
7262306a36Sopenharmony_ci		if (ret) {
7362306a36Sopenharmony_ci			dev_err(&phy->dev, "Fail read hisilicon,power-reg\n");
7462306a36Sopenharmony_ci			return ret;
7562306a36Sopenharmony_ci		}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci		regmap_update_bits(priv->peri_ctrl, data[0],
7862306a36Sopenharmony_ci				   BIT(data[1]), BIT(data[1]));
7962306a36Sopenharmony_ci	}
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	/* reset phy */
8262306a36Sopenharmony_ci	val = readl_relaxed(priv->base + SATA_PHY0_CTLL);
8362306a36Sopenharmony_ci	val &= ~(MPLL_MULTIPLIER_MASK | REF_USE_PAD);
8462306a36Sopenharmony_ci	val |= MPLL_MULTIPLIER_50M << MPLL_MULTIPLIER_SHIFT |
8562306a36Sopenharmony_ci	       REF_SSP_EN | PHY_RESET;
8662306a36Sopenharmony_ci	writel_relaxed(val, priv->base + SATA_PHY0_CTLL);
8762306a36Sopenharmony_ci	msleep(20);
8862306a36Sopenharmony_ci	val &= ~PHY_RESET;
8962306a36Sopenharmony_ci	writel_relaxed(val, priv->base + SATA_PHY0_CTLL);
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	val = readl_relaxed(priv->base + SATA_PORT_PHYCTL1);
9262306a36Sopenharmony_ci	val &= ~AMPLITUDE_MASK;
9362306a36Sopenharmony_ci	val |= AMPLITUDE_GEN3 << AMPLITUDE_GEN3_SHIFT |
9462306a36Sopenharmony_ci	       AMPLITUDE_GEN2 << AMPLITUDE_GEN2_SHIFT |
9562306a36Sopenharmony_ci	       AMPLITUDE_GEN1 << AMPLITUDE_GEN1_SHIFT;
9662306a36Sopenharmony_ci	writel_relaxed(val, priv->base + SATA_PORT_PHYCTL1);
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	val = readl_relaxed(priv->base + SATA_PORT_PHYCTL2);
9962306a36Sopenharmony_ci	val &= ~PREEMPH_MASK;
10062306a36Sopenharmony_ci	val |= PREEMPH_GEN3 << PREEMPH_GEN3_SHIFT |
10162306a36Sopenharmony_ci	       PREEMPH_GEN2 << PREEMPH_GEN2_SHIFT |
10262306a36Sopenharmony_ci	       PREEMPH_GEN1 << PREEMPH_GEN1_SHIFT;
10362306a36Sopenharmony_ci	writel_relaxed(val, priv->base + SATA_PORT_PHYCTL2);
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	/* ensure PHYCTRL setting takes effect */
10662306a36Sopenharmony_ci	val = readl_relaxed(priv->base + SATA_PORT_PHYCTL);
10762306a36Sopenharmony_ci	val &= ~SPEED_MODE_MASK;
10862306a36Sopenharmony_ci	val |= SPEED_MODE_GEN1 << HALF_RATE_SHIFT |
10962306a36Sopenharmony_ci	       SPEED_MODE_GEN1 << PHY_CONFIG_SHIFT |
11062306a36Sopenharmony_ci	       SPEED_MODE_GEN1 << GEN2_EN_SHIFT | SPEED_CTRL;
11162306a36Sopenharmony_ci	writel_relaxed(val, priv->base + SATA_PORT_PHYCTL);
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	msleep(20);
11462306a36Sopenharmony_ci	val &= ~SPEED_MODE_MASK;
11562306a36Sopenharmony_ci	val |= SPEED_MODE_GEN3 << HALF_RATE_SHIFT |
11662306a36Sopenharmony_ci	       SPEED_MODE_GEN3 << PHY_CONFIG_SHIFT |
11762306a36Sopenharmony_ci	       SPEED_MODE_GEN3 << GEN2_EN_SHIFT | SPEED_CTRL;
11862306a36Sopenharmony_ci	writel_relaxed(val, priv->base + SATA_PORT_PHYCTL);
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	val &= ~(SPEED_MODE_MASK | SPEED_CTRL);
12162306a36Sopenharmony_ci	val |= SPEED_MODE_GEN2 << HALF_RATE_SHIFT |
12262306a36Sopenharmony_ci	       SPEED_MODE_GEN2 << PHY_CONFIG_SHIFT |
12362306a36Sopenharmony_ci	       SPEED_MODE_GEN2 << GEN2_EN_SHIFT;
12462306a36Sopenharmony_ci	writel_relaxed(val, priv->base + SATA_PORT_PHYCTL);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	return 0;
12762306a36Sopenharmony_ci}
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistatic const struct phy_ops hix5hd2_sata_phy_ops = {
13062306a36Sopenharmony_ci	.init		= hix5hd2_sata_phy_init,
13162306a36Sopenharmony_ci	.owner		= THIS_MODULE,
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic int hix5hd2_sata_phy_probe(struct platform_device *pdev)
13562306a36Sopenharmony_ci{
13662306a36Sopenharmony_ci	struct phy_provider *phy_provider;
13762306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
13862306a36Sopenharmony_ci	struct resource *res;
13962306a36Sopenharmony_ci	struct phy *phy;
14062306a36Sopenharmony_ci	struct hix5hd2_priv *priv;
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
14362306a36Sopenharmony_ci	if (!priv)
14462306a36Sopenharmony_ci		return -ENOMEM;
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
14762306a36Sopenharmony_ci	if (!res)
14862306a36Sopenharmony_ci		return -EINVAL;
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	priv->base = devm_ioremap(dev, res->start, resource_size(res));
15162306a36Sopenharmony_ci	if (!priv->base)
15262306a36Sopenharmony_ci		return -ENOMEM;
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	priv->peri_ctrl = syscon_regmap_lookup_by_phandle(dev->of_node,
15562306a36Sopenharmony_ci					"hisilicon,peripheral-syscon");
15662306a36Sopenharmony_ci	if (IS_ERR(priv->peri_ctrl))
15762306a36Sopenharmony_ci		priv->peri_ctrl = NULL;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	phy = devm_phy_create(dev, NULL, &hix5hd2_sata_phy_ops);
16062306a36Sopenharmony_ci	if (IS_ERR(phy)) {
16162306a36Sopenharmony_ci		dev_err(dev, "failed to create PHY\n");
16262306a36Sopenharmony_ci		return PTR_ERR(phy);
16362306a36Sopenharmony_ci	}
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	phy_set_drvdata(phy, priv);
16662306a36Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
16762306a36Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
16862306a36Sopenharmony_ci}
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistatic const struct of_device_id hix5hd2_sata_phy_of_match[] = {
17162306a36Sopenharmony_ci	{.compatible = "hisilicon,hix5hd2-sata-phy",},
17262306a36Sopenharmony_ci	{ },
17362306a36Sopenharmony_ci};
17462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, hix5hd2_sata_phy_of_match);
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic struct platform_driver hix5hd2_sata_phy_driver = {
17762306a36Sopenharmony_ci	.probe	= hix5hd2_sata_phy_probe,
17862306a36Sopenharmony_ci	.driver = {
17962306a36Sopenharmony_ci		.name	= "hix5hd2-sata-phy",
18062306a36Sopenharmony_ci		.of_match_table	= hix5hd2_sata_phy_of_match,
18162306a36Sopenharmony_ci	}
18262306a36Sopenharmony_ci};
18362306a36Sopenharmony_cimodule_platform_driver(hix5hd2_sata_phy_driver);
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ciMODULE_AUTHOR("Jiancheng Xue <xuejiancheng@huawei.com>");
18662306a36Sopenharmony_ciMODULE_DESCRIPTION("HISILICON HIX5HD2 SATA PHY driver");
18762306a36Sopenharmony_ciMODULE_ALIAS("platform:hix5hd2-sata-phy");
18862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
189