162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Phy provider for USB 3.0 controller on HiSilicon 3660 platform 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2017-2018 Hilisicon Electronics Co., Ltd. 662306a36Sopenharmony_ci * http://www.huawei.com 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Authors: Yu Chen <chenyu56@huawei.com> 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/kernel.h> 1262306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/of.h> 1562306a36Sopenharmony_ci#include <linux/phy/phy.h> 1662306a36Sopenharmony_ci#include <linux/platform_device.h> 1762306a36Sopenharmony_ci#include <linux/regmap.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define PERI_CRG_CLK_EN4 0x40 2062306a36Sopenharmony_ci#define PERI_CRG_CLK_DIS4 0x44 2162306a36Sopenharmony_ci#define GT_CLK_USB3OTG_REF BIT(0) 2262306a36Sopenharmony_ci#define GT_ACLK_USB3OTG BIT(1) 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#define PERI_CRG_RSTEN4 0x90 2562306a36Sopenharmony_ci#define PERI_CRG_RSTDIS4 0x94 2662306a36Sopenharmony_ci#define IP_RST_USB3OTGPHY_POR BIT(3) 2762306a36Sopenharmony_ci#define IP_RST_USB3OTG BIT(5) 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define PERI_CRG_ISODIS 0x148 3062306a36Sopenharmony_ci#define USB_REFCLK_ISO_EN BIT(25) 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#define PCTRL_PERI_CTRL3 0x10 3362306a36Sopenharmony_ci#define PCTRL_PERI_CTRL3_MSK_START 16 3462306a36Sopenharmony_ci#define USB_TCXO_EN BIT(1) 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define PCTRL_PERI_CTRL24 0x64 3762306a36Sopenharmony_ci#define SC_CLK_USB3PHY_3MUX1_SEL BIT(25) 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#define USBOTG3_CTRL0 0x00 4062306a36Sopenharmony_ci#define SC_USB3PHY_ABB_GT_EN BIT(15) 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define USBOTG3_CTRL2 0x08 4362306a36Sopenharmony_ci#define USBOTG3CTRL2_POWERDOWN_HSP BIT(0) 4462306a36Sopenharmony_ci#define USBOTG3CTRL2_POWERDOWN_SSP BIT(1) 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define USBOTG3_CTRL3 0x0C 4762306a36Sopenharmony_ci#define USBOTG3_CTRL3_VBUSVLDEXT BIT(6) 4862306a36Sopenharmony_ci#define USBOTG3_CTRL3_VBUSVLDEXTSEL BIT(5) 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci#define USBOTG3_CTRL4 0x10 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define USBOTG3_CTRL7 0x1c 5362306a36Sopenharmony_ci#define REF_SSP_EN BIT(16) 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/* This value config the default txtune parameter of the usb 2.0 phy */ 5662306a36Sopenharmony_ci#define HI3660_USB_DEFAULT_PHY_PARAM 0x1c466e3 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistruct hi3660_priv { 5962306a36Sopenharmony_ci struct device *dev; 6062306a36Sopenharmony_ci struct regmap *peri_crg; 6162306a36Sopenharmony_ci struct regmap *pctrl; 6262306a36Sopenharmony_ci struct regmap *otg_bc; 6362306a36Sopenharmony_ci u32 eye_diagram_param; 6462306a36Sopenharmony_ci}; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_cistatic int hi3660_phy_init(struct phy *phy) 6762306a36Sopenharmony_ci{ 6862306a36Sopenharmony_ci struct hi3660_priv *priv = phy_get_drvdata(phy); 6962306a36Sopenharmony_ci u32 val, mask; 7062306a36Sopenharmony_ci int ret; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci /* usb refclk iso disable */ 7362306a36Sopenharmony_ci ret = regmap_write(priv->peri_crg, PERI_CRG_ISODIS, USB_REFCLK_ISO_EN); 7462306a36Sopenharmony_ci if (ret) 7562306a36Sopenharmony_ci goto out; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci /* enable usb_tcxo_en */ 7862306a36Sopenharmony_ci val = USB_TCXO_EN | (USB_TCXO_EN << PCTRL_PERI_CTRL3_MSK_START); 7962306a36Sopenharmony_ci ret = regmap_write(priv->pctrl, PCTRL_PERI_CTRL3, val); 8062306a36Sopenharmony_ci if (ret) 8162306a36Sopenharmony_ci goto out; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci /* assert phy */ 8462306a36Sopenharmony_ci val = IP_RST_USB3OTGPHY_POR | IP_RST_USB3OTG; 8562306a36Sopenharmony_ci ret = regmap_write(priv->peri_crg, PERI_CRG_RSTEN4, val); 8662306a36Sopenharmony_ci if (ret) 8762306a36Sopenharmony_ci goto out; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci /* enable phy ref clk */ 9062306a36Sopenharmony_ci val = SC_USB3PHY_ABB_GT_EN; 9162306a36Sopenharmony_ci mask = val; 9262306a36Sopenharmony_ci ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL0, mask, val); 9362306a36Sopenharmony_ci if (ret) 9462306a36Sopenharmony_ci goto out; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci val = REF_SSP_EN; 9762306a36Sopenharmony_ci mask = val; 9862306a36Sopenharmony_ci ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL7, mask, val); 9962306a36Sopenharmony_ci if (ret) 10062306a36Sopenharmony_ci goto out; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci /* exit from IDDQ mode */ 10362306a36Sopenharmony_ci mask = USBOTG3CTRL2_POWERDOWN_HSP | USBOTG3CTRL2_POWERDOWN_SSP; 10462306a36Sopenharmony_ci ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL2, mask, 0); 10562306a36Sopenharmony_ci if (ret) 10662306a36Sopenharmony_ci goto out; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci /* delay for exit from IDDQ mode */ 10962306a36Sopenharmony_ci usleep_range(100, 120); 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci /* deassert phy */ 11262306a36Sopenharmony_ci val = IP_RST_USB3OTGPHY_POR | IP_RST_USB3OTG; 11362306a36Sopenharmony_ci ret = regmap_write(priv->peri_crg, PERI_CRG_RSTDIS4, val); 11462306a36Sopenharmony_ci if (ret) 11562306a36Sopenharmony_ci goto out; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci /* delay for phy deasserted */ 11862306a36Sopenharmony_ci usleep_range(10000, 15000); 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci /* fake vbus valid signal */ 12162306a36Sopenharmony_ci val = USBOTG3_CTRL3_VBUSVLDEXT | USBOTG3_CTRL3_VBUSVLDEXTSEL; 12262306a36Sopenharmony_ci mask = val; 12362306a36Sopenharmony_ci ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL3, mask, val); 12462306a36Sopenharmony_ci if (ret) 12562306a36Sopenharmony_ci goto out; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci /* delay for vbus valid */ 12862306a36Sopenharmony_ci usleep_range(100, 120); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci ret = regmap_write(priv->otg_bc, USBOTG3_CTRL4, 13162306a36Sopenharmony_ci priv->eye_diagram_param); 13262306a36Sopenharmony_ci if (ret) 13362306a36Sopenharmony_ci goto out; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci return 0; 13662306a36Sopenharmony_ciout: 13762306a36Sopenharmony_ci dev_err(priv->dev, "failed to init phy ret: %d\n", ret); 13862306a36Sopenharmony_ci return ret; 13962306a36Sopenharmony_ci} 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic int hi3660_phy_exit(struct phy *phy) 14262306a36Sopenharmony_ci{ 14362306a36Sopenharmony_ci struct hi3660_priv *priv = phy_get_drvdata(phy); 14462306a36Sopenharmony_ci u32 val; 14562306a36Sopenharmony_ci int ret; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci /* assert phy */ 14862306a36Sopenharmony_ci val = IP_RST_USB3OTGPHY_POR; 14962306a36Sopenharmony_ci ret = regmap_write(priv->peri_crg, PERI_CRG_RSTEN4, val); 15062306a36Sopenharmony_ci if (ret) 15162306a36Sopenharmony_ci goto out; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci /* disable usb_tcxo_en */ 15462306a36Sopenharmony_ci val = USB_TCXO_EN << PCTRL_PERI_CTRL3_MSK_START; 15562306a36Sopenharmony_ci ret = regmap_write(priv->pctrl, PCTRL_PERI_CTRL3, val); 15662306a36Sopenharmony_ci if (ret) 15762306a36Sopenharmony_ci goto out; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci return 0; 16062306a36Sopenharmony_ciout: 16162306a36Sopenharmony_ci dev_err(priv->dev, "failed to exit phy ret: %d\n", ret); 16262306a36Sopenharmony_ci return ret; 16362306a36Sopenharmony_ci} 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic const struct phy_ops hi3660_phy_ops = { 16662306a36Sopenharmony_ci .init = hi3660_phy_init, 16762306a36Sopenharmony_ci .exit = hi3660_phy_exit, 16862306a36Sopenharmony_ci .owner = THIS_MODULE, 16962306a36Sopenharmony_ci}; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistatic int hi3660_phy_probe(struct platform_device *pdev) 17262306a36Sopenharmony_ci{ 17362306a36Sopenharmony_ci struct phy_provider *phy_provider; 17462306a36Sopenharmony_ci struct device *dev = &pdev->dev; 17562306a36Sopenharmony_ci struct phy *phy; 17662306a36Sopenharmony_ci struct hi3660_priv *priv; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 17962306a36Sopenharmony_ci if (!priv) 18062306a36Sopenharmony_ci return -ENOMEM; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci priv->dev = dev; 18362306a36Sopenharmony_ci priv->peri_crg = syscon_regmap_lookup_by_phandle(dev->of_node, 18462306a36Sopenharmony_ci "hisilicon,pericrg-syscon"); 18562306a36Sopenharmony_ci if (IS_ERR(priv->peri_crg)) { 18662306a36Sopenharmony_ci dev_err(dev, "no hisilicon,pericrg-syscon\n"); 18762306a36Sopenharmony_ci return PTR_ERR(priv->peri_crg); 18862306a36Sopenharmony_ci } 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci priv->pctrl = syscon_regmap_lookup_by_phandle(dev->of_node, 19162306a36Sopenharmony_ci "hisilicon,pctrl-syscon"); 19262306a36Sopenharmony_ci if (IS_ERR(priv->pctrl)) { 19362306a36Sopenharmony_ci dev_err(dev, "no hisilicon,pctrl-syscon\n"); 19462306a36Sopenharmony_ci return PTR_ERR(priv->pctrl); 19562306a36Sopenharmony_ci } 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci /* node of hi3660 phy is a sub-node of usb3_otg_bc */ 19862306a36Sopenharmony_ci priv->otg_bc = syscon_node_to_regmap(dev->parent->of_node); 19962306a36Sopenharmony_ci if (IS_ERR(priv->otg_bc)) { 20062306a36Sopenharmony_ci dev_err(dev, "no hisilicon,usb3-otg-bc-syscon\n"); 20162306a36Sopenharmony_ci return PTR_ERR(priv->otg_bc); 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci if (of_property_read_u32(dev->of_node, "hisilicon,eye-diagram-param", 20562306a36Sopenharmony_ci &(priv->eye_diagram_param))) 20662306a36Sopenharmony_ci priv->eye_diagram_param = HI3660_USB_DEFAULT_PHY_PARAM; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci phy = devm_phy_create(dev, NULL, &hi3660_phy_ops); 20962306a36Sopenharmony_ci if (IS_ERR(phy)) 21062306a36Sopenharmony_ci return PTR_ERR(phy); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci phy_set_drvdata(phy, priv); 21362306a36Sopenharmony_ci phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 21462306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(phy_provider); 21562306a36Sopenharmony_ci} 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic const struct of_device_id hi3660_phy_of_match[] = { 21862306a36Sopenharmony_ci {.compatible = "hisilicon,hi3660-usb-phy",}, 21962306a36Sopenharmony_ci { } 22062306a36Sopenharmony_ci}; 22162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, hi3660_phy_of_match); 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_cistatic struct platform_driver hi3660_phy_driver = { 22462306a36Sopenharmony_ci .probe = hi3660_phy_probe, 22562306a36Sopenharmony_ci .driver = { 22662306a36Sopenharmony_ci .name = "hi3660-usb-phy", 22762306a36Sopenharmony_ci .of_match_table = hi3660_phy_of_match, 22862306a36Sopenharmony_ci } 22962306a36Sopenharmony_ci}; 23062306a36Sopenharmony_cimodule_platform_driver(hi3660_phy_driver); 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ciMODULE_AUTHOR("Yu Chen <chenyu56@huawei.com>"); 23362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 23462306a36Sopenharmony_ciMODULE_DESCRIPTION("Hilisicon Hi3660 USB3 PHY Driver"); 235