162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Salvo PHY is a 28nm PHY, it is a legacy PHY, and only 462306a36Sopenharmony_ci * for USB3 and USB2. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Copyright (c) 2019-2020 NXP 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/bitfield.h> 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/io.h> 1262306a36Sopenharmony_ci#include <linux/module.h> 1362306a36Sopenharmony_ci#include <linux/phy/phy.h> 1462306a36Sopenharmony_ci#include <linux/platform_device.h> 1562306a36Sopenharmony_ci#include <linux/delay.h> 1662306a36Sopenharmony_ci#include <linux/of.h> 1762306a36Sopenharmony_ci#include <linux/of_platform.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define USB3_PHY_OFFSET 0x0 2062306a36Sopenharmony_ci#define USB2_PHY_OFFSET 0x38000 2162306a36Sopenharmony_ci/* USB3 PHY register definition */ 2262306a36Sopenharmony_ci#define PHY_PMA_CMN_CTRL1 0xC800 2362306a36Sopenharmony_ci#define TB_ADDR_CMN_DIAG_HSCLK_SEL 0x01e0 2462306a36Sopenharmony_ci#define TB_ADDR_CMN_PLL0_VCOCAL_INIT_TMR 0x0084 2562306a36Sopenharmony_ci#define TB_ADDR_CMN_PLL0_VCOCAL_ITER_TMR 0x0085 2662306a36Sopenharmony_ci#define TB_ADDR_CMN_PLL0_INTDIV 0x0094 2762306a36Sopenharmony_ci#define TB_ADDR_CMN_PLL0_FRACDIV 0x0095 2862306a36Sopenharmony_ci#define TB_ADDR_CMN_PLL0_HIGH_THR 0x0096 2962306a36Sopenharmony_ci#define TB_ADDR_CMN_PLL0_SS_CTRL1 0x0098 3062306a36Sopenharmony_ci#define TB_ADDR_CMN_PLL0_SS_CTRL2 0x0099 3162306a36Sopenharmony_ci#define TB_ADDR_CMN_PLL0_DSM_DIAG 0x0097 3262306a36Sopenharmony_ci#define TB_ADDR_CMN_DIAG_PLL0_OVRD 0x01c2 3362306a36Sopenharmony_ci#define TB_ADDR_CMN_DIAG_PLL0_FBH_OVRD 0x01c0 3462306a36Sopenharmony_ci#define TB_ADDR_CMN_DIAG_PLL0_FBL_OVRD 0x01c1 3562306a36Sopenharmony_ci#define TB_ADDR_CMN_DIAG_PLL0_V2I_TUNE 0x01C5 3662306a36Sopenharmony_ci#define TB_ADDR_CMN_DIAG_PLL0_CP_TUNE 0x01C6 3762306a36Sopenharmony_ci#define TB_ADDR_CMN_DIAG_PLL0_LF_PROG 0x01C7 3862306a36Sopenharmony_ci#define TB_ADDR_CMN_DIAG_PLL0_TEST_MODE 0x01c4 3962306a36Sopenharmony_ci#define TB_ADDR_CMN_PSM_CLK_CTRL 0x0061 4062306a36Sopenharmony_ci#define TB_ADDR_XCVR_DIAG_RX_LANE_CAL_RST_TMR 0x40ea 4162306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_RCTRL 0x4001 4262306a36Sopenharmony_ci#define TB_ADDR_TX_PSC_A0 0x4100 4362306a36Sopenharmony_ci#define TB_ADDR_TX_PSC_A1 0x4101 4462306a36Sopenharmony_ci#define TB_ADDR_TX_PSC_A2 0x4102 4562306a36Sopenharmony_ci#define TB_ADDR_TX_PSC_A3 0x4103 4662306a36Sopenharmony_ci#define TB_ADDR_TX_DIAG_ECTRL_OVRD 0x41f5 4762306a36Sopenharmony_ci#define TB_ADDR_TX_PSC_CAL 0x4106 4862306a36Sopenharmony_ci#define TB_ADDR_TX_PSC_RDY 0x4107 4962306a36Sopenharmony_ci#define TB_ADDR_RX_PSC_A0 0x8000 5062306a36Sopenharmony_ci#define TB_ADDR_RX_PSC_A1 0x8001 5162306a36Sopenharmony_ci#define TB_ADDR_RX_PSC_A2 0x8002 5262306a36Sopenharmony_ci#define TB_ADDR_RX_PSC_A3 0x8003 5362306a36Sopenharmony_ci#define TB_ADDR_RX_PSC_CAL 0x8006 5462306a36Sopenharmony_ci#define TB_ADDR_RX_PSC_RDY 0x8007 5562306a36Sopenharmony_ci#define TB_ADDR_TX_TXCC_MGNLS_MULT_000 0x4058 5662306a36Sopenharmony_ci#define TB_ADDR_TX_DIAG_BGREF_PREDRV_DELAY 0x41e7 5762306a36Sopenharmony_ci#define TB_ADDR_RX_SLC_CU_ITER_TMR 0x80e3 5862306a36Sopenharmony_ci#define TB_ADDR_RX_SIGDET_HL_FILT_TMR 0x8090 5962306a36Sopenharmony_ci#define TB_ADDR_RX_SAMP_DAC_CTRL 0x8058 6062306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_SIGDET_TUNE 0x81dc 6162306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_LFPSDET_TUNE2 0x81df 6262306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_BS_TM 0x81f5 6362306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_DFE_CTRL1 0x81d3 6462306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_ILL_IQE_TRIM4 0x81c7 6562306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_ILL_E_TRIM0 0x81c2 6662306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_ILL_IQ_TRIM0 0x81c1 6762306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_ILL_IQE_TRIM6 0x81c9 6862306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_RXFE_TM3 0x81f8 6962306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_RXFE_TM4 0x81f9 7062306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_LFPSDET_TUNE 0x81dd 7162306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_DFE_CTRL3 0x81d5 7262306a36Sopenharmony_ci#define TB_ADDR_RX_DIAG_SC2C_DELAY 0x81e1 7362306a36Sopenharmony_ci#define TB_ADDR_RX_REE_VGA_GAIN_NODFE 0x81bf 7462306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_CAL_TMR 0x4002 7562306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A0BYP_TMR 0x4004 7662306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A0IN_TMR 0x4003 7762306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A1IN_TMR 0x4005 7862306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A2IN_TMR 0x4006 7962306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A3IN_TMR 0x4007 8062306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A4IN_TMR 0x4008 8162306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A5IN_TMR 0x4009 8262306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A0OUT_TMR 0x400a 8362306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A1OUT_TMR 0x400b 8462306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A2OUT_TMR 0x400c 8562306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A3OUT_TMR 0x400d 8662306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A4OUT_TMR 0x400e 8762306a36Sopenharmony_ci#define TB_ADDR_XCVR_PSM_A5OUT_TMR 0x400f 8862306a36Sopenharmony_ci#define TB_ADDR_TX_RCVDET_EN_TMR 0x4122 8962306a36Sopenharmony_ci#define TB_ADDR_TX_RCVDET_ST_TMR 0x4123 9062306a36Sopenharmony_ci#define TB_ADDR_XCVR_DIAG_LANE_FCM_EN_MGN_TMR 0x40f2 9162306a36Sopenharmony_ci#define TB_ADDR_TX_RCVDETSC_CTRL 0x4124 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci/* USB2 PHY register definition */ 9462306a36Sopenharmony_ci#define UTMI_REG15 0xaf 9562306a36Sopenharmony_ci#define UTMI_AFE_RX_REG0 0x0d 9662306a36Sopenharmony_ci#define UTMI_AFE_RX_REG5 0x12 9762306a36Sopenharmony_ci#define UTMI_AFE_BC_REG4 0x29 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci/* Align UTMI_AFE_RX_REG0 bit[7:6] define */ 10062306a36Sopenharmony_cienum usb2_disconn_threshold { 10162306a36Sopenharmony_ci USB2_DISCONN_THRESHOLD_575 = 0x0, 10262306a36Sopenharmony_ci USB2_DISCONN_THRESHOLD_610 = 0x1, 10362306a36Sopenharmony_ci USB2_DISCONN_THRESHOLD_645 = 0x3, 10462306a36Sopenharmony_ci}; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci#define RX_USB2_DISCONN_MASK GENMASK(7, 6) 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci/* TB_ADDR_TX_RCVDETSC_CTRL */ 10962306a36Sopenharmony_ci#define RXDET_IN_P3_32KHZ BIT(0) 11062306a36Sopenharmony_ci/* 11162306a36Sopenharmony_ci * UTMI_REG15 11262306a36Sopenharmony_ci * 11362306a36Sopenharmony_ci * Gate how many us for the txvalid signal until analog 11462306a36Sopenharmony_ci * HS/FS transmitters have powered up 11562306a36Sopenharmony_ci */ 11662306a36Sopenharmony_ci#define TXVALID_GATE_THRESHOLD_HS_MASK (BIT(4) | BIT(5)) 11762306a36Sopenharmony_ci/* 0us, txvalid is ready just after HS/FS transmitters have powered up */ 11862306a36Sopenharmony_ci#define TXVALID_GATE_THRESHOLD_HS_0US (BIT(4) | BIT(5)) 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci#define SET_B_SESSION_VALID (BIT(6) | BIT(5)) 12162306a36Sopenharmony_ci#define CLR_B_SESSION_VALID (BIT(6)) 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistruct cdns_reg_pairs { 12462306a36Sopenharmony_ci u16 val; 12562306a36Sopenharmony_ci u32 off; 12662306a36Sopenharmony_ci}; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cistruct cdns_salvo_data { 12962306a36Sopenharmony_ci u8 reg_offset_shift; 13062306a36Sopenharmony_ci const struct cdns_reg_pairs *init_sequence_val; 13162306a36Sopenharmony_ci u8 init_sequence_length; 13262306a36Sopenharmony_ci}; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistruct cdns_salvo_phy { 13562306a36Sopenharmony_ci struct phy *phy; 13662306a36Sopenharmony_ci struct clk *clk; 13762306a36Sopenharmony_ci void __iomem *base; 13862306a36Sopenharmony_ci struct cdns_salvo_data *data; 13962306a36Sopenharmony_ci enum usb2_disconn_threshold usb2_disconn; 14062306a36Sopenharmony_ci}; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_cistatic const struct of_device_id cdns_salvo_phy_of_match[]; 14362306a36Sopenharmony_cistatic const struct cdns_salvo_data cdns_nxp_salvo_data; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic bool cdns_is_nxp_phy(struct cdns_salvo_phy *salvo_phy) 14662306a36Sopenharmony_ci{ 14762306a36Sopenharmony_ci return salvo_phy->data == &cdns_nxp_salvo_data; 14862306a36Sopenharmony_ci} 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic u16 cdns_salvo_read(struct cdns_salvo_phy *salvo_phy, u32 offset, u32 reg) 15162306a36Sopenharmony_ci{ 15262306a36Sopenharmony_ci return (u16)readl(salvo_phy->base + offset + 15362306a36Sopenharmony_ci reg * (1 << salvo_phy->data->reg_offset_shift)); 15462306a36Sopenharmony_ci} 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cistatic void cdns_salvo_write(struct cdns_salvo_phy *salvo_phy, u32 offset, 15762306a36Sopenharmony_ci u32 reg, u16 val) 15862306a36Sopenharmony_ci{ 15962306a36Sopenharmony_ci writel(val, salvo_phy->base + offset + 16062306a36Sopenharmony_ci reg * (1 << salvo_phy->data->reg_offset_shift)); 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci/* 16462306a36Sopenharmony_ci * Below bringup sequence pair are from Cadence PHY's User Guide 16562306a36Sopenharmony_ci * and NXP platform tuning results. 16662306a36Sopenharmony_ci */ 16762306a36Sopenharmony_cistatic const struct cdns_reg_pairs cdns_nxp_sequence_pair[] = { 16862306a36Sopenharmony_ci {0x0830, PHY_PMA_CMN_CTRL1}, 16962306a36Sopenharmony_ci {0x0010, TB_ADDR_CMN_DIAG_HSCLK_SEL}, 17062306a36Sopenharmony_ci {0x00f0, TB_ADDR_CMN_PLL0_VCOCAL_INIT_TMR}, 17162306a36Sopenharmony_ci {0x0018, TB_ADDR_CMN_PLL0_VCOCAL_ITER_TMR}, 17262306a36Sopenharmony_ci {0x00d0, TB_ADDR_CMN_PLL0_INTDIV}, 17362306a36Sopenharmony_ci {0x4aaa, TB_ADDR_CMN_PLL0_FRACDIV}, 17462306a36Sopenharmony_ci {0x0034, TB_ADDR_CMN_PLL0_HIGH_THR}, 17562306a36Sopenharmony_ci {0x01ee, TB_ADDR_CMN_PLL0_SS_CTRL1}, 17662306a36Sopenharmony_ci {0x7f03, TB_ADDR_CMN_PLL0_SS_CTRL2}, 17762306a36Sopenharmony_ci {0x0020, TB_ADDR_CMN_PLL0_DSM_DIAG}, 17862306a36Sopenharmony_ci {0x0000, TB_ADDR_CMN_DIAG_PLL0_OVRD}, 17962306a36Sopenharmony_ci {0x0000, TB_ADDR_CMN_DIAG_PLL0_FBH_OVRD}, 18062306a36Sopenharmony_ci {0x0000, TB_ADDR_CMN_DIAG_PLL0_FBL_OVRD}, 18162306a36Sopenharmony_ci {0x0007, TB_ADDR_CMN_DIAG_PLL0_V2I_TUNE}, 18262306a36Sopenharmony_ci {0x0027, TB_ADDR_CMN_DIAG_PLL0_CP_TUNE}, 18362306a36Sopenharmony_ci {0x0008, TB_ADDR_CMN_DIAG_PLL0_LF_PROG}, 18462306a36Sopenharmony_ci {0x0022, TB_ADDR_CMN_DIAG_PLL0_TEST_MODE}, 18562306a36Sopenharmony_ci {0x000a, TB_ADDR_CMN_PSM_CLK_CTRL}, 18662306a36Sopenharmony_ci {0x0139, TB_ADDR_XCVR_DIAG_RX_LANE_CAL_RST_TMR}, 18762306a36Sopenharmony_ci {0xbefc, TB_ADDR_XCVR_PSM_RCTRL}, 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci {0x7799, TB_ADDR_TX_PSC_A0}, 19062306a36Sopenharmony_ci {0x7798, TB_ADDR_TX_PSC_A1}, 19162306a36Sopenharmony_ci {0x509b, TB_ADDR_TX_PSC_A2}, 19262306a36Sopenharmony_ci {0x0003, TB_ADDR_TX_DIAG_ECTRL_OVRD}, 19362306a36Sopenharmony_ci {0x509b, TB_ADDR_TX_PSC_A3}, 19462306a36Sopenharmony_ci {0x2090, TB_ADDR_TX_PSC_CAL}, 19562306a36Sopenharmony_ci {0x2090, TB_ADDR_TX_PSC_RDY}, 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci {0xA6FD, TB_ADDR_RX_PSC_A0}, 19862306a36Sopenharmony_ci {0xA6FD, TB_ADDR_RX_PSC_A1}, 19962306a36Sopenharmony_ci {0xA410, TB_ADDR_RX_PSC_A2}, 20062306a36Sopenharmony_ci {0x2410, TB_ADDR_RX_PSC_A3}, 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci {0x23FF, TB_ADDR_RX_PSC_CAL}, 20362306a36Sopenharmony_ci {0x2010, TB_ADDR_RX_PSC_RDY}, 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci {0x0020, TB_ADDR_TX_TXCC_MGNLS_MULT_000}, 20662306a36Sopenharmony_ci {0x00ff, TB_ADDR_TX_DIAG_BGREF_PREDRV_DELAY}, 20762306a36Sopenharmony_ci {0x0002, TB_ADDR_RX_SLC_CU_ITER_TMR}, 20862306a36Sopenharmony_ci {0x0013, TB_ADDR_RX_SIGDET_HL_FILT_TMR}, 20962306a36Sopenharmony_ci {0x0000, TB_ADDR_RX_SAMP_DAC_CTRL}, 21062306a36Sopenharmony_ci {0x1004, TB_ADDR_RX_DIAG_SIGDET_TUNE}, 21162306a36Sopenharmony_ci {0x4041, TB_ADDR_RX_DIAG_LFPSDET_TUNE2}, 21262306a36Sopenharmony_ci {0x0480, TB_ADDR_RX_DIAG_BS_TM}, 21362306a36Sopenharmony_ci {0x8006, TB_ADDR_RX_DIAG_DFE_CTRL1}, 21462306a36Sopenharmony_ci {0x003f, TB_ADDR_RX_DIAG_ILL_IQE_TRIM4}, 21562306a36Sopenharmony_ci {0x543f, TB_ADDR_RX_DIAG_ILL_E_TRIM0}, 21662306a36Sopenharmony_ci {0x543f, TB_ADDR_RX_DIAG_ILL_IQ_TRIM0}, 21762306a36Sopenharmony_ci {0x0000, TB_ADDR_RX_DIAG_ILL_IQE_TRIM6}, 21862306a36Sopenharmony_ci {0x8000, TB_ADDR_RX_DIAG_RXFE_TM3}, 21962306a36Sopenharmony_ci {0x0003, TB_ADDR_RX_DIAG_RXFE_TM4}, 22062306a36Sopenharmony_ci {0x2408, TB_ADDR_RX_DIAG_LFPSDET_TUNE}, 22162306a36Sopenharmony_ci {0x05ca, TB_ADDR_RX_DIAG_DFE_CTRL3}, 22262306a36Sopenharmony_ci {0x0258, TB_ADDR_RX_DIAG_SC2C_DELAY}, 22362306a36Sopenharmony_ci {0x1fff, TB_ADDR_RX_REE_VGA_GAIN_NODFE}, 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci {0x02c6, TB_ADDR_XCVR_PSM_CAL_TMR}, 22662306a36Sopenharmony_ci {0x0002, TB_ADDR_XCVR_PSM_A0BYP_TMR}, 22762306a36Sopenharmony_ci {0x02c6, TB_ADDR_XCVR_PSM_A0IN_TMR}, 22862306a36Sopenharmony_ci {0x0010, TB_ADDR_XCVR_PSM_A1IN_TMR}, 22962306a36Sopenharmony_ci {0x0010, TB_ADDR_XCVR_PSM_A2IN_TMR}, 23062306a36Sopenharmony_ci {0x0010, TB_ADDR_XCVR_PSM_A3IN_TMR}, 23162306a36Sopenharmony_ci {0x0010, TB_ADDR_XCVR_PSM_A4IN_TMR}, 23262306a36Sopenharmony_ci {0x0010, TB_ADDR_XCVR_PSM_A5IN_TMR}, 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci {0x0002, TB_ADDR_XCVR_PSM_A0OUT_TMR}, 23562306a36Sopenharmony_ci {0x0002, TB_ADDR_XCVR_PSM_A1OUT_TMR}, 23662306a36Sopenharmony_ci {0x0002, TB_ADDR_XCVR_PSM_A2OUT_TMR}, 23762306a36Sopenharmony_ci {0x0002, TB_ADDR_XCVR_PSM_A3OUT_TMR}, 23862306a36Sopenharmony_ci {0x0002, TB_ADDR_XCVR_PSM_A4OUT_TMR}, 23962306a36Sopenharmony_ci {0x0002, TB_ADDR_XCVR_PSM_A5OUT_TMR}, 24062306a36Sopenharmony_ci /* Change rx detect parameter */ 24162306a36Sopenharmony_ci {0x0960, TB_ADDR_TX_RCVDET_EN_TMR}, 24262306a36Sopenharmony_ci {0x01e0, TB_ADDR_TX_RCVDET_ST_TMR}, 24362306a36Sopenharmony_ci {0x0090, TB_ADDR_XCVR_DIAG_LANE_FCM_EN_MGN_TMR}, 24462306a36Sopenharmony_ci}; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_cistatic int cdns_salvo_phy_init(struct phy *phy) 24762306a36Sopenharmony_ci{ 24862306a36Sopenharmony_ci struct cdns_salvo_phy *salvo_phy = phy_get_drvdata(phy); 24962306a36Sopenharmony_ci struct cdns_salvo_data *data = salvo_phy->data; 25062306a36Sopenharmony_ci int ret, i; 25162306a36Sopenharmony_ci u16 value; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci ret = clk_prepare_enable(salvo_phy->clk); 25462306a36Sopenharmony_ci if (ret) 25562306a36Sopenharmony_ci return ret; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci for (i = 0; i < data->init_sequence_length; i++) { 25862306a36Sopenharmony_ci const struct cdns_reg_pairs *reg_pair = data->init_sequence_val + i; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci cdns_salvo_write(salvo_phy, USB3_PHY_OFFSET, reg_pair->off, reg_pair->val); 26162306a36Sopenharmony_ci } 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci /* RXDET_IN_P3_32KHZ, Receiver detect slow clock enable */ 26462306a36Sopenharmony_ci value = cdns_salvo_read(salvo_phy, USB3_PHY_OFFSET, TB_ADDR_TX_RCVDETSC_CTRL); 26562306a36Sopenharmony_ci value |= RXDET_IN_P3_32KHZ; 26662306a36Sopenharmony_ci cdns_salvo_write(salvo_phy, USB3_PHY_OFFSET, TB_ADDR_TX_RCVDETSC_CTRL, 26762306a36Sopenharmony_ci RXDET_IN_P3_32KHZ); 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci value = cdns_salvo_read(salvo_phy, USB2_PHY_OFFSET, UTMI_REG15); 27062306a36Sopenharmony_ci value &= ~TXVALID_GATE_THRESHOLD_HS_MASK; 27162306a36Sopenharmony_ci cdns_salvo_write(salvo_phy, USB2_PHY_OFFSET, UTMI_REG15, 27262306a36Sopenharmony_ci value | TXVALID_GATE_THRESHOLD_HS_0US); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci cdns_salvo_write(salvo_phy, USB2_PHY_OFFSET, UTMI_AFE_RX_REG5, 0x5); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci value = cdns_salvo_read(salvo_phy, USB2_PHY_OFFSET, UTMI_AFE_RX_REG0); 27762306a36Sopenharmony_ci value &= ~RX_USB2_DISCONN_MASK; 27862306a36Sopenharmony_ci value = FIELD_PREP(RX_USB2_DISCONN_MASK, salvo_phy->usb2_disconn); 27962306a36Sopenharmony_ci cdns_salvo_write(salvo_phy, USB2_PHY_OFFSET, UTMI_AFE_RX_REG0, value); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci udelay(10); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci clk_disable_unprepare(salvo_phy->clk); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci return ret; 28662306a36Sopenharmony_ci} 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_cistatic int cdns_salvo_phy_power_on(struct phy *phy) 28962306a36Sopenharmony_ci{ 29062306a36Sopenharmony_ci struct cdns_salvo_phy *salvo_phy = phy_get_drvdata(phy); 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci return clk_prepare_enable(salvo_phy->clk); 29362306a36Sopenharmony_ci} 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_cistatic int cdns_salvo_phy_power_off(struct phy *phy) 29662306a36Sopenharmony_ci{ 29762306a36Sopenharmony_ci struct cdns_salvo_phy *salvo_phy = phy_get_drvdata(phy); 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci clk_disable_unprepare(salvo_phy->clk); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci return 0; 30262306a36Sopenharmony_ci} 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_cistatic int cdns_salvo_set_mode(struct phy *phy, enum phy_mode mode, int submode) 30562306a36Sopenharmony_ci{ 30662306a36Sopenharmony_ci struct cdns_salvo_phy *salvo_phy = phy_get_drvdata(phy); 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci if (!cdns_is_nxp_phy(salvo_phy)) 30962306a36Sopenharmony_ci return 0; 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci if (mode == PHY_MODE_USB_DEVICE) 31262306a36Sopenharmony_ci cdns_salvo_write(salvo_phy, USB2_PHY_OFFSET, UTMI_AFE_BC_REG4, 31362306a36Sopenharmony_ci SET_B_SESSION_VALID); 31462306a36Sopenharmony_ci else 31562306a36Sopenharmony_ci cdns_salvo_write(salvo_phy, USB2_PHY_OFFSET, UTMI_AFE_BC_REG4, 31662306a36Sopenharmony_ci CLR_B_SESSION_VALID); 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci return 0; 31962306a36Sopenharmony_ci} 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_cistatic const struct phy_ops cdns_salvo_phy_ops = { 32262306a36Sopenharmony_ci .init = cdns_salvo_phy_init, 32362306a36Sopenharmony_ci .power_on = cdns_salvo_phy_power_on, 32462306a36Sopenharmony_ci .power_off = cdns_salvo_phy_power_off, 32562306a36Sopenharmony_ci .owner = THIS_MODULE, 32662306a36Sopenharmony_ci .set_mode = cdns_salvo_set_mode, 32762306a36Sopenharmony_ci}; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cistatic int cdns_salvo_phy_probe(struct platform_device *pdev) 33062306a36Sopenharmony_ci{ 33162306a36Sopenharmony_ci struct phy_provider *phy_provider; 33262306a36Sopenharmony_ci struct device *dev = &pdev->dev; 33362306a36Sopenharmony_ci struct cdns_salvo_phy *salvo_phy; 33462306a36Sopenharmony_ci struct cdns_salvo_data *data; 33562306a36Sopenharmony_ci u32 val; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci data = (struct cdns_salvo_data *)of_device_get_match_data(dev); 33862306a36Sopenharmony_ci salvo_phy = devm_kzalloc(dev, sizeof(*salvo_phy), GFP_KERNEL); 33962306a36Sopenharmony_ci if (!salvo_phy) 34062306a36Sopenharmony_ci return -ENOMEM; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci salvo_phy->data = data; 34362306a36Sopenharmony_ci salvo_phy->clk = devm_clk_get_optional(dev, "salvo_phy_clk"); 34462306a36Sopenharmony_ci if (IS_ERR(salvo_phy->clk)) 34562306a36Sopenharmony_ci return PTR_ERR(salvo_phy->clk); 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci if (of_property_read_u32(dev->of_node, "cdns,usb2-disconnect-threshold-microvolt", &val)) 34862306a36Sopenharmony_ci val = 575; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci if (val < 610) 35162306a36Sopenharmony_ci salvo_phy->usb2_disconn = USB2_DISCONN_THRESHOLD_575; 35262306a36Sopenharmony_ci else if (val < 645) 35362306a36Sopenharmony_ci salvo_phy->usb2_disconn = USB2_DISCONN_THRESHOLD_610; 35462306a36Sopenharmony_ci else 35562306a36Sopenharmony_ci salvo_phy->usb2_disconn = USB2_DISCONN_THRESHOLD_645; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci salvo_phy->base = devm_platform_ioremap_resource(pdev, 0); 35862306a36Sopenharmony_ci if (IS_ERR(salvo_phy->base)) 35962306a36Sopenharmony_ci return PTR_ERR(salvo_phy->base); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci salvo_phy->phy = devm_phy_create(dev, NULL, &cdns_salvo_phy_ops); 36262306a36Sopenharmony_ci if (IS_ERR(salvo_phy->phy)) 36362306a36Sopenharmony_ci return PTR_ERR(salvo_phy->phy); 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci phy_set_drvdata(salvo_phy->phy, salvo_phy); 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 36862306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(phy_provider); 36962306a36Sopenharmony_ci} 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_cistatic const struct cdns_salvo_data cdns_nxp_salvo_data = { 37262306a36Sopenharmony_ci 2, 37362306a36Sopenharmony_ci cdns_nxp_sequence_pair, 37462306a36Sopenharmony_ci ARRAY_SIZE(cdns_nxp_sequence_pair), 37562306a36Sopenharmony_ci}; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic const struct of_device_id cdns_salvo_phy_of_match[] = { 37862306a36Sopenharmony_ci { 37962306a36Sopenharmony_ci .compatible = "nxp,salvo-phy", 38062306a36Sopenharmony_ci .data = &cdns_nxp_salvo_data, 38162306a36Sopenharmony_ci }, 38262306a36Sopenharmony_ci {} 38362306a36Sopenharmony_ci}; 38462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, cdns_salvo_phy_of_match); 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_cistatic struct platform_driver cdns_salvo_phy_driver = { 38762306a36Sopenharmony_ci .probe = cdns_salvo_phy_probe, 38862306a36Sopenharmony_ci .driver = { 38962306a36Sopenharmony_ci .name = "cdns-salvo-phy", 39062306a36Sopenharmony_ci .of_match_table = cdns_salvo_phy_of_match, 39162306a36Sopenharmony_ci } 39262306a36Sopenharmony_ci}; 39362306a36Sopenharmony_cimodule_platform_driver(cdns_salvo_phy_driver); 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ciMODULE_AUTHOR("Peter Chen <peter.chen@nxp.com>"); 39662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 39762306a36Sopenharmony_ciMODULE_DESCRIPTION("Cadence SALVO PHY Driver"); 398