162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Meson8, Meson8b and GXBB USB2 PHY driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2016 Martin Blumenstingl <martin.blumenstingl@googlemail.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk.h> 962306a36Sopenharmony_ci#include <linux/delay.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1262306a36Sopenharmony_ci#include <linux/module.h> 1362306a36Sopenharmony_ci#include <linux/property.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci#include <linux/reset.h> 1662306a36Sopenharmony_ci#include <linux/phy/phy.h> 1762306a36Sopenharmony_ci#include <linux/platform_device.h> 1862306a36Sopenharmony_ci#include <linux/usb/of.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define REG_CONFIG 0x00 2162306a36Sopenharmony_ci #define REG_CONFIG_CLK_EN BIT(0) 2262306a36Sopenharmony_ci #define REG_CONFIG_CLK_SEL_MASK GENMASK(3, 1) 2362306a36Sopenharmony_ci #define REG_CONFIG_CLK_DIV_MASK GENMASK(10, 4) 2462306a36Sopenharmony_ci #define REG_CONFIG_CLK_32k_ALTSEL BIT(15) 2562306a36Sopenharmony_ci #define REG_CONFIG_TEST_TRIG BIT(31) 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define REG_CTRL 0x04 2862306a36Sopenharmony_ci #define REG_CTRL_SOFT_PRST BIT(0) 2962306a36Sopenharmony_ci #define REG_CTRL_SOFT_HRESET BIT(1) 3062306a36Sopenharmony_ci #define REG_CTRL_SS_SCALEDOWN_MODE_MASK GENMASK(3, 2) 3162306a36Sopenharmony_ci #define REG_CTRL_CLK_DET_RST BIT(4) 3262306a36Sopenharmony_ci #define REG_CTRL_INTR_SEL BIT(5) 3362306a36Sopenharmony_ci #define REG_CTRL_CLK_DETECTED BIT(8) 3462306a36Sopenharmony_ci #define REG_CTRL_SOF_SENT_RCVD_TGL BIT(9) 3562306a36Sopenharmony_ci #define REG_CTRL_SOF_TOGGLE_OUT BIT(10) 3662306a36Sopenharmony_ci #define REG_CTRL_POWER_ON_RESET BIT(15) 3762306a36Sopenharmony_ci #define REG_CTRL_SLEEPM BIT(16) 3862306a36Sopenharmony_ci #define REG_CTRL_TX_BITSTUFF_ENN_H BIT(17) 3962306a36Sopenharmony_ci #define REG_CTRL_TX_BITSTUFF_ENN BIT(18) 4062306a36Sopenharmony_ci #define REG_CTRL_COMMON_ON BIT(19) 4162306a36Sopenharmony_ci #define REG_CTRL_REF_CLK_SEL_MASK GENMASK(21, 20) 4262306a36Sopenharmony_ci #define REG_CTRL_REF_CLK_SEL_SHIFT 20 4362306a36Sopenharmony_ci #define REG_CTRL_FSEL_MASK GENMASK(24, 22) 4462306a36Sopenharmony_ci #define REG_CTRL_FSEL_SHIFT 22 4562306a36Sopenharmony_ci #define REG_CTRL_PORT_RESET BIT(25) 4662306a36Sopenharmony_ci #define REG_CTRL_THREAD_ID_MASK GENMASK(31, 26) 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci#define REG_ENDP_INTR 0x08 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci/* bits [31:26], [24:21] and [15:3] seem to be read-only */ 5162306a36Sopenharmony_ci#define REG_ADP_BC 0x0c 5262306a36Sopenharmony_ci #define REG_ADP_BC_VBUS_VLD_EXT_SEL BIT(0) 5362306a36Sopenharmony_ci #define REG_ADP_BC_VBUS_VLD_EXT BIT(1) 5462306a36Sopenharmony_ci #define REG_ADP_BC_OTG_DISABLE BIT(2) 5562306a36Sopenharmony_ci #define REG_ADP_BC_ID_PULLUP BIT(3) 5662306a36Sopenharmony_ci #define REG_ADP_BC_DRV_VBUS BIT(4) 5762306a36Sopenharmony_ci #define REG_ADP_BC_ADP_PRB_EN BIT(5) 5862306a36Sopenharmony_ci #define REG_ADP_BC_ADP_DISCHARGE BIT(6) 5962306a36Sopenharmony_ci #define REG_ADP_BC_ADP_CHARGE BIT(7) 6062306a36Sopenharmony_ci #define REG_ADP_BC_SESS_END BIT(8) 6162306a36Sopenharmony_ci #define REG_ADP_BC_DEVICE_SESS_VLD BIT(9) 6262306a36Sopenharmony_ci #define REG_ADP_BC_B_VALID BIT(10) 6362306a36Sopenharmony_ci #define REG_ADP_BC_A_VALID BIT(11) 6462306a36Sopenharmony_ci #define REG_ADP_BC_ID_DIG BIT(12) 6562306a36Sopenharmony_ci #define REG_ADP_BC_VBUS_VALID BIT(13) 6662306a36Sopenharmony_ci #define REG_ADP_BC_ADP_PROBE BIT(14) 6762306a36Sopenharmony_ci #define REG_ADP_BC_ADP_SENSE BIT(15) 6862306a36Sopenharmony_ci #define REG_ADP_BC_ACA_ENABLE BIT(16) 6962306a36Sopenharmony_ci #define REG_ADP_BC_DCD_ENABLE BIT(17) 7062306a36Sopenharmony_ci #define REG_ADP_BC_VDAT_DET_EN_B BIT(18) 7162306a36Sopenharmony_ci #define REG_ADP_BC_VDAT_SRC_EN_B BIT(19) 7262306a36Sopenharmony_ci #define REG_ADP_BC_CHARGE_SEL BIT(20) 7362306a36Sopenharmony_ci #define REG_ADP_BC_CHARGE_DETECT BIT(21) 7462306a36Sopenharmony_ci #define REG_ADP_BC_ACA_PIN_RANGE_C BIT(22) 7562306a36Sopenharmony_ci #define REG_ADP_BC_ACA_PIN_RANGE_B BIT(23) 7662306a36Sopenharmony_ci #define REG_ADP_BC_ACA_PIN_RANGE_A BIT(24) 7762306a36Sopenharmony_ci #define REG_ADP_BC_ACA_PIN_GND BIT(25) 7862306a36Sopenharmony_ci #define REG_ADP_BC_ACA_PIN_FLOAT BIT(26) 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci#define REG_DBG_UART 0x10 8162306a36Sopenharmony_ci #define REG_DBG_UART_BYPASS_SEL BIT(0) 8262306a36Sopenharmony_ci #define REG_DBG_UART_BYPASS_DM_EN BIT(1) 8362306a36Sopenharmony_ci #define REG_DBG_UART_BYPASS_DP_EN BIT(2) 8462306a36Sopenharmony_ci #define REG_DBG_UART_BYPASS_DM_DATA BIT(3) 8562306a36Sopenharmony_ci #define REG_DBG_UART_BYPASS_DP_DATA BIT(4) 8662306a36Sopenharmony_ci #define REG_DBG_UART_FSV_MINUS BIT(5) 8762306a36Sopenharmony_ci #define REG_DBG_UART_FSV_PLUS BIT(6) 8862306a36Sopenharmony_ci #define REG_DBG_UART_FSV_BURN_IN_TEST BIT(7) 8962306a36Sopenharmony_ci #define REG_DBG_UART_LOOPBACK_EN_B BIT(8) 9062306a36Sopenharmony_ci #define REG_DBG_UART_SET_IDDQ BIT(9) 9162306a36Sopenharmony_ci #define REG_DBG_UART_ATE_RESET BIT(10) 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci#define REG_TEST 0x14 9462306a36Sopenharmony_ci #define REG_TEST_DATA_IN_MASK GENMASK(3, 0) 9562306a36Sopenharmony_ci #define REG_TEST_EN_MASK GENMASK(7, 4) 9662306a36Sopenharmony_ci #define REG_TEST_ADDR_MASK GENMASK(11, 8) 9762306a36Sopenharmony_ci #define REG_TEST_DATA_OUT_SEL BIT(12) 9862306a36Sopenharmony_ci #define REG_TEST_CLK BIT(13) 9962306a36Sopenharmony_ci #define REG_TEST_VA_TEST_EN_B_MASK GENMASK(15, 14) 10062306a36Sopenharmony_ci #define REG_TEST_DATA_OUT_MASK GENMASK(19, 16) 10162306a36Sopenharmony_ci #define REG_TEST_DISABLE_ID_PULLUP BIT(20) 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci#define REG_TUNE 0x18 10462306a36Sopenharmony_ci #define REG_TUNE_TX_RES_TUNE_MASK GENMASK(1, 0) 10562306a36Sopenharmony_ci #define REG_TUNE_TX_HSXV_TUNE_MASK GENMASK(3, 2) 10662306a36Sopenharmony_ci #define REG_TUNE_TX_VREF_TUNE_MASK GENMASK(7, 4) 10762306a36Sopenharmony_ci #define REG_TUNE_TX_RISE_TUNE_MASK GENMASK(9, 8) 10862306a36Sopenharmony_ci #define REG_TUNE_TX_PREEMP_PULSE_TUNE BIT(10) 10962306a36Sopenharmony_ci #define REG_TUNE_TX_PREEMP_AMP_TUNE_MASK GENMASK(12, 11) 11062306a36Sopenharmony_ci #define REG_TUNE_TX_FSLS_TUNE_MASK GENMASK(16, 13) 11162306a36Sopenharmony_ci #define REG_TUNE_SQRX_TUNE_MASK GENMASK(19, 17) 11262306a36Sopenharmony_ci #define REG_TUNE_OTG_TUNE GENMASK(22, 20) 11362306a36Sopenharmony_ci #define REG_TUNE_COMP_DIS_TUNE GENMASK(25, 23) 11462306a36Sopenharmony_ci #define REG_TUNE_HOST_DM_PULLDOWN BIT(26) 11562306a36Sopenharmony_ci #define REG_TUNE_HOST_DP_PULLDOWN BIT(27) 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci#define RESET_COMPLETE_TIME 500 11862306a36Sopenharmony_ci#define ACA_ENABLE_COMPLETE_TIME 50 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_cistruct phy_meson8b_usb2_match_data { 12162306a36Sopenharmony_ci bool host_enable_aca; 12262306a36Sopenharmony_ci}; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistruct phy_meson8b_usb2_priv { 12562306a36Sopenharmony_ci struct regmap *regmap; 12662306a36Sopenharmony_ci enum usb_dr_mode dr_mode; 12762306a36Sopenharmony_ci struct clk *clk_usb_general; 12862306a36Sopenharmony_ci struct clk *clk_usb; 12962306a36Sopenharmony_ci struct reset_control *reset; 13062306a36Sopenharmony_ci const struct phy_meson8b_usb2_match_data *match; 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic const struct regmap_config phy_meson8b_usb2_regmap_conf = { 13462306a36Sopenharmony_ci .reg_bits = 8, 13562306a36Sopenharmony_ci .val_bits = 32, 13662306a36Sopenharmony_ci .reg_stride = 4, 13762306a36Sopenharmony_ci .max_register = REG_TUNE, 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic int phy_meson8b_usb2_power_on(struct phy *phy) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci struct phy_meson8b_usb2_priv *priv = phy_get_drvdata(phy); 14362306a36Sopenharmony_ci u32 reg; 14462306a36Sopenharmony_ci int ret; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci if (!IS_ERR_OR_NULL(priv->reset)) { 14762306a36Sopenharmony_ci ret = reset_control_reset(priv->reset); 14862306a36Sopenharmony_ci if (ret) { 14962306a36Sopenharmony_ci dev_err(&phy->dev, "Failed to trigger USB reset\n"); 15062306a36Sopenharmony_ci return ret; 15162306a36Sopenharmony_ci } 15262306a36Sopenharmony_ci } 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci ret = clk_prepare_enable(priv->clk_usb_general); 15562306a36Sopenharmony_ci if (ret) { 15662306a36Sopenharmony_ci dev_err(&phy->dev, "Failed to enable USB general clock\n"); 15762306a36Sopenharmony_ci reset_control_rearm(priv->reset); 15862306a36Sopenharmony_ci return ret; 15962306a36Sopenharmony_ci } 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci ret = clk_prepare_enable(priv->clk_usb); 16262306a36Sopenharmony_ci if (ret) { 16362306a36Sopenharmony_ci dev_err(&phy->dev, "Failed to enable USB DDR clock\n"); 16462306a36Sopenharmony_ci clk_disable_unprepare(priv->clk_usb_general); 16562306a36Sopenharmony_ci reset_control_rearm(priv->reset); 16662306a36Sopenharmony_ci return ret; 16762306a36Sopenharmony_ci } 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_CONFIG, REG_CONFIG_CLK_32k_ALTSEL, 17062306a36Sopenharmony_ci REG_CONFIG_CLK_32k_ALTSEL); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_REF_CLK_SEL_MASK, 17362306a36Sopenharmony_ci 0x2 << REG_CTRL_REF_CLK_SEL_SHIFT); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_FSEL_MASK, 17662306a36Sopenharmony_ci 0x5 << REG_CTRL_FSEL_SHIFT); 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci /* reset the PHY */ 17962306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_POWER_ON_RESET, 18062306a36Sopenharmony_ci REG_CTRL_POWER_ON_RESET); 18162306a36Sopenharmony_ci udelay(RESET_COMPLETE_TIME); 18262306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_POWER_ON_RESET, 0); 18362306a36Sopenharmony_ci udelay(RESET_COMPLETE_TIME); 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_SOF_TOGGLE_OUT, 18662306a36Sopenharmony_ci REG_CTRL_SOF_TOGGLE_OUT); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci if (priv->dr_mode == USB_DR_MODE_HOST) { 18962306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_DBG_UART, 19062306a36Sopenharmony_ci REG_DBG_UART_SET_IDDQ, 0); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci if (priv->match->host_enable_aca) { 19362306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_ADP_BC, 19462306a36Sopenharmony_ci REG_ADP_BC_ACA_ENABLE, 19562306a36Sopenharmony_ci REG_ADP_BC_ACA_ENABLE); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci udelay(ACA_ENABLE_COMPLETE_TIME); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci regmap_read(priv->regmap, REG_ADP_BC, ®); 20062306a36Sopenharmony_ci if (reg & REG_ADP_BC_ACA_PIN_FLOAT) { 20162306a36Sopenharmony_ci dev_warn(&phy->dev, "USB ID detect failed!\n"); 20262306a36Sopenharmony_ci clk_disable_unprepare(priv->clk_usb); 20362306a36Sopenharmony_ci clk_disable_unprepare(priv->clk_usb_general); 20462306a36Sopenharmony_ci reset_control_rearm(priv->reset); 20562306a36Sopenharmony_ci return -EINVAL; 20662306a36Sopenharmony_ci } 20762306a36Sopenharmony_ci } 20862306a36Sopenharmony_ci } 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci return 0; 21162306a36Sopenharmony_ci} 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistatic int phy_meson8b_usb2_power_off(struct phy *phy) 21462306a36Sopenharmony_ci{ 21562306a36Sopenharmony_ci struct phy_meson8b_usb2_priv *priv = phy_get_drvdata(phy); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci if (priv->dr_mode == USB_DR_MODE_HOST) 21862306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_DBG_UART, 21962306a36Sopenharmony_ci REG_DBG_UART_SET_IDDQ, 22062306a36Sopenharmony_ci REG_DBG_UART_SET_IDDQ); 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci clk_disable_unprepare(priv->clk_usb); 22362306a36Sopenharmony_ci clk_disable_unprepare(priv->clk_usb_general); 22462306a36Sopenharmony_ci reset_control_rearm(priv->reset); 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci /* power off the PHY by putting it into reset mode */ 22762306a36Sopenharmony_ci regmap_update_bits(priv->regmap, REG_CTRL, REG_CTRL_POWER_ON_RESET, 22862306a36Sopenharmony_ci REG_CTRL_POWER_ON_RESET); 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci return 0; 23162306a36Sopenharmony_ci} 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic const struct phy_ops phy_meson8b_usb2_ops = { 23462306a36Sopenharmony_ci .power_on = phy_meson8b_usb2_power_on, 23562306a36Sopenharmony_ci .power_off = phy_meson8b_usb2_power_off, 23662306a36Sopenharmony_ci .owner = THIS_MODULE, 23762306a36Sopenharmony_ci}; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic int phy_meson8b_usb2_probe(struct platform_device *pdev) 24062306a36Sopenharmony_ci{ 24162306a36Sopenharmony_ci struct phy_meson8b_usb2_priv *priv; 24262306a36Sopenharmony_ci struct phy *phy; 24362306a36Sopenharmony_ci struct phy_provider *phy_provider; 24462306a36Sopenharmony_ci void __iomem *base; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); 24762306a36Sopenharmony_ci if (!priv) 24862306a36Sopenharmony_ci return -ENOMEM; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 25162306a36Sopenharmony_ci if (IS_ERR(base)) 25262306a36Sopenharmony_ci return PTR_ERR(base); 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci priv->match = device_get_match_data(&pdev->dev); 25562306a36Sopenharmony_ci if (!priv->match) 25662306a36Sopenharmony_ci return -ENODEV; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci priv->regmap = devm_regmap_init_mmio(&pdev->dev, base, 25962306a36Sopenharmony_ci &phy_meson8b_usb2_regmap_conf); 26062306a36Sopenharmony_ci if (IS_ERR(priv->regmap)) 26162306a36Sopenharmony_ci return PTR_ERR(priv->regmap); 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci priv->clk_usb_general = devm_clk_get(&pdev->dev, "usb_general"); 26462306a36Sopenharmony_ci if (IS_ERR(priv->clk_usb_general)) 26562306a36Sopenharmony_ci return PTR_ERR(priv->clk_usb_general); 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci priv->clk_usb = devm_clk_get(&pdev->dev, "usb"); 26862306a36Sopenharmony_ci if (IS_ERR(priv->clk_usb)) 26962306a36Sopenharmony_ci return PTR_ERR(priv->clk_usb); 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci priv->reset = devm_reset_control_get_optional_shared(&pdev->dev, NULL); 27262306a36Sopenharmony_ci if (IS_ERR(priv->reset)) 27362306a36Sopenharmony_ci return dev_err_probe(&pdev->dev, PTR_ERR(priv->reset), 27462306a36Sopenharmony_ci "Failed to get the reset line"); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci priv->dr_mode = of_usb_get_dr_mode_by_phy(pdev->dev.of_node, -1); 27762306a36Sopenharmony_ci if (priv->dr_mode == USB_DR_MODE_UNKNOWN) { 27862306a36Sopenharmony_ci dev_err(&pdev->dev, 27962306a36Sopenharmony_ci "missing dual role configuration of the controller\n"); 28062306a36Sopenharmony_ci return -EINVAL; 28162306a36Sopenharmony_ci } 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci phy = devm_phy_create(&pdev->dev, NULL, &phy_meson8b_usb2_ops); 28462306a36Sopenharmony_ci if (IS_ERR(phy)) { 28562306a36Sopenharmony_ci return dev_err_probe(&pdev->dev, PTR_ERR(phy), 28662306a36Sopenharmony_ci "failed to create PHY\n"); 28762306a36Sopenharmony_ci } 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci phy_set_drvdata(phy, priv); 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci phy_provider = 29262306a36Sopenharmony_ci devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(phy_provider); 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic const struct phy_meson8b_usb2_match_data phy_meson8_usb2_match_data = { 29862306a36Sopenharmony_ci .host_enable_aca = false, 29962306a36Sopenharmony_ci}; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_cistatic const struct phy_meson8b_usb2_match_data phy_meson8b_usb2_match_data = { 30262306a36Sopenharmony_ci .host_enable_aca = true, 30362306a36Sopenharmony_ci}; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic const struct of_device_id phy_meson8b_usb2_of_match[] = { 30662306a36Sopenharmony_ci { 30762306a36Sopenharmony_ci .compatible = "amlogic,meson8-usb2-phy", 30862306a36Sopenharmony_ci .data = &phy_meson8_usb2_match_data 30962306a36Sopenharmony_ci }, 31062306a36Sopenharmony_ci { 31162306a36Sopenharmony_ci .compatible = "amlogic,meson8b-usb2-phy", 31262306a36Sopenharmony_ci .data = &phy_meson8b_usb2_match_data 31362306a36Sopenharmony_ci }, 31462306a36Sopenharmony_ci { 31562306a36Sopenharmony_ci .compatible = "amlogic,meson8m2-usb2-phy", 31662306a36Sopenharmony_ci .data = &phy_meson8b_usb2_match_data 31762306a36Sopenharmony_ci }, 31862306a36Sopenharmony_ci { 31962306a36Sopenharmony_ci .compatible = "amlogic,meson-gxbb-usb2-phy", 32062306a36Sopenharmony_ci .data = &phy_meson8b_usb2_match_data 32162306a36Sopenharmony_ci }, 32262306a36Sopenharmony_ci { /* sentinel */ } 32362306a36Sopenharmony_ci}; 32462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, phy_meson8b_usb2_of_match); 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_cistatic struct platform_driver phy_meson8b_usb2_driver = { 32762306a36Sopenharmony_ci .probe = phy_meson8b_usb2_probe, 32862306a36Sopenharmony_ci .driver = { 32962306a36Sopenharmony_ci .name = "phy-meson-usb2", 33062306a36Sopenharmony_ci .of_match_table = phy_meson8b_usb2_of_match, 33162306a36Sopenharmony_ci }, 33262306a36Sopenharmony_ci}; 33362306a36Sopenharmony_cimodule_platform_driver(phy_meson8b_usb2_driver); 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ciMODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>"); 33662306a36Sopenharmony_ciMODULE_DESCRIPTION("Meson8, Meson8b, Meson8m2 and GXBB USB2 PHY driver"); 33762306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 338