162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Meson GXL and GXM USB2 PHY driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk.h> 962306a36Sopenharmony_ci#include <linux/delay.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1262306a36Sopenharmony_ci#include <linux/module.h> 1362306a36Sopenharmony_ci#include <linux/regmap.h> 1462306a36Sopenharmony_ci#include <linux/reset.h> 1562306a36Sopenharmony_ci#include <linux/phy/phy.h> 1662306a36Sopenharmony_ci#include <linux/platform_device.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* bits [31:27] are read-only */ 1962306a36Sopenharmony_ci#define U2P_R0 0x0 2062306a36Sopenharmony_ci #define U2P_R0_BYPASS_SEL BIT(0) 2162306a36Sopenharmony_ci #define U2P_R0_BYPASS_DM_EN BIT(1) 2262306a36Sopenharmony_ci #define U2P_R0_BYPASS_DP_EN BIT(2) 2362306a36Sopenharmony_ci #define U2P_R0_TXBITSTUFF_ENH BIT(3) 2462306a36Sopenharmony_ci #define U2P_R0_TXBITSTUFF_EN BIT(4) 2562306a36Sopenharmony_ci #define U2P_R0_DM_PULLDOWN BIT(5) 2662306a36Sopenharmony_ci #define U2P_R0_DP_PULLDOWN BIT(6) 2762306a36Sopenharmony_ci #define U2P_R0_DP_VBUS_VLD_EXT_SEL BIT(7) 2862306a36Sopenharmony_ci #define U2P_R0_DP_VBUS_VLD_EXT BIT(8) 2962306a36Sopenharmony_ci #define U2P_R0_ADP_PRB_EN BIT(9) 3062306a36Sopenharmony_ci #define U2P_R0_ADP_DISCHARGE BIT(10) 3162306a36Sopenharmony_ci #define U2P_R0_ADP_CHARGE BIT(11) 3262306a36Sopenharmony_ci #define U2P_R0_DRV_VBUS BIT(12) 3362306a36Sopenharmony_ci #define U2P_R0_ID_PULLUP BIT(13) 3462306a36Sopenharmony_ci #define U2P_R0_LOOPBACK_EN_B BIT(14) 3562306a36Sopenharmony_ci #define U2P_R0_OTG_DISABLE BIT(15) 3662306a36Sopenharmony_ci #define U2P_R0_COMMON_ONN BIT(16) 3762306a36Sopenharmony_ci #define U2P_R0_FSEL_MASK GENMASK(19, 17) 3862306a36Sopenharmony_ci #define U2P_R0_REF_CLK_SEL_MASK GENMASK(21, 20) 3962306a36Sopenharmony_ci #define U2P_R0_POWER_ON_RESET BIT(22) 4062306a36Sopenharmony_ci #define U2P_R0_V_ATE_TEST_EN_B_MASK GENMASK(24, 23) 4162306a36Sopenharmony_ci #define U2P_R0_ID_SET_ID_DQ BIT(25) 4262306a36Sopenharmony_ci #define U2P_R0_ATE_RESET BIT(26) 4362306a36Sopenharmony_ci #define U2P_R0_FSV_MINUS BIT(27) 4462306a36Sopenharmony_ci #define U2P_R0_FSV_PLUS BIT(28) 4562306a36Sopenharmony_ci #define U2P_R0_BYPASS_DM_DATA BIT(29) 4662306a36Sopenharmony_ci #define U2P_R0_BYPASS_DP_DATA BIT(30) 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci#define U2P_R1 0x4 4962306a36Sopenharmony_ci #define U2P_R1_BURN_IN_TEST BIT(0) 5062306a36Sopenharmony_ci #define U2P_R1_ACA_ENABLE BIT(1) 5162306a36Sopenharmony_ci #define U2P_R1_DCD_ENABLE BIT(2) 5262306a36Sopenharmony_ci #define U2P_R1_VDAT_SRC_EN_B BIT(3) 5362306a36Sopenharmony_ci #define U2P_R1_VDAT_DET_EN_B BIT(4) 5462306a36Sopenharmony_ci #define U2P_R1_CHARGES_SEL BIT(5) 5562306a36Sopenharmony_ci #define U2P_R1_TX_PREEMP_PULSE_TUNE BIT(6) 5662306a36Sopenharmony_ci #define U2P_R1_TX_PREEMP_AMP_TUNE_MASK GENMASK(8, 7) 5762306a36Sopenharmony_ci #define U2P_R1_TX_RES_TUNE_MASK GENMASK(10, 9) 5862306a36Sopenharmony_ci #define U2P_R1_TX_RISE_TUNE_MASK GENMASK(12, 11) 5962306a36Sopenharmony_ci #define U2P_R1_TX_VREF_TUNE_MASK GENMASK(16, 13) 6062306a36Sopenharmony_ci #define U2P_R1_TX_FSLS_TUNE_MASK GENMASK(20, 17) 6162306a36Sopenharmony_ci #define U2P_R1_TX_HSXV_TUNE_MASK GENMASK(22, 21) 6262306a36Sopenharmony_ci #define U2P_R1_OTG_TUNE_MASK GENMASK(25, 23) 6362306a36Sopenharmony_ci #define U2P_R1_SQRX_TUNE_MASK GENMASK(28, 26) 6462306a36Sopenharmony_ci #define U2P_R1_COMP_DIS_TUNE_MASK GENMASK(31, 29) 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci/* bits [31:14] are read-only */ 6762306a36Sopenharmony_ci#define U2P_R2 0x8 6862306a36Sopenharmony_ci #define U2P_R2_TESTDATA_IN_MASK GENMASK(7, 0) 6962306a36Sopenharmony_ci #define U2P_R2_TESTADDR_MASK GENMASK(11, 8) 7062306a36Sopenharmony_ci #define U2P_R2_TESTDATA_OUT_SEL BIT(12) 7162306a36Sopenharmony_ci #define U2P_R2_TESTCLK BIT(13) 7262306a36Sopenharmony_ci #define U2P_R2_TESTDATA_OUT_MASK GENMASK(17, 14) 7362306a36Sopenharmony_ci #define U2P_R2_ACA_PIN_RANGE_C BIT(18) 7462306a36Sopenharmony_ci #define U2P_R2_ACA_PIN_RANGE_B BIT(19) 7562306a36Sopenharmony_ci #define U2P_R2_ACA_PIN_RANGE_A BIT(20) 7662306a36Sopenharmony_ci #define U2P_R2_ACA_PIN_GND BIT(21) 7762306a36Sopenharmony_ci #define U2P_R2_ACA_PIN_FLOAT BIT(22) 7862306a36Sopenharmony_ci #define U2P_R2_CHARGE_DETECT BIT(23) 7962306a36Sopenharmony_ci #define U2P_R2_DEVICE_SESSION_VALID BIT(24) 8062306a36Sopenharmony_ci #define U2P_R2_ADP_PROBE BIT(25) 8162306a36Sopenharmony_ci #define U2P_R2_ADP_SENSE BIT(26) 8262306a36Sopenharmony_ci #define U2P_R2_SESSION_END BIT(27) 8362306a36Sopenharmony_ci #define U2P_R2_VBUS_VALID BIT(28) 8462306a36Sopenharmony_ci #define U2P_R2_B_VALID BIT(29) 8562306a36Sopenharmony_ci #define U2P_R2_A_VALID BIT(30) 8662306a36Sopenharmony_ci #define U2P_R2_ID_DIG BIT(31) 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci#define U2P_R3 0xc 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci#define RESET_COMPLETE_TIME 500 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistruct phy_meson_gxl_usb2_priv { 9362306a36Sopenharmony_ci struct regmap *regmap; 9462306a36Sopenharmony_ci enum phy_mode mode; 9562306a36Sopenharmony_ci int is_enabled; 9662306a36Sopenharmony_ci struct clk *clk; 9762306a36Sopenharmony_ci struct reset_control *reset; 9862306a36Sopenharmony_ci}; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic const struct regmap_config phy_meson_gxl_usb2_regmap_conf = { 10162306a36Sopenharmony_ci .reg_bits = 8, 10262306a36Sopenharmony_ci .val_bits = 32, 10362306a36Sopenharmony_ci .reg_stride = 4, 10462306a36Sopenharmony_ci .max_register = U2P_R3, 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic int phy_meson_gxl_usb2_init(struct phy *phy) 10862306a36Sopenharmony_ci{ 10962306a36Sopenharmony_ci struct phy_meson_gxl_usb2_priv *priv = phy_get_drvdata(phy); 11062306a36Sopenharmony_ci int ret; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci ret = reset_control_reset(priv->reset); 11362306a36Sopenharmony_ci if (ret) 11462306a36Sopenharmony_ci return ret; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci ret = clk_prepare_enable(priv->clk); 11762306a36Sopenharmony_ci if (ret) { 11862306a36Sopenharmony_ci reset_control_rearm(priv->reset); 11962306a36Sopenharmony_ci return ret; 12062306a36Sopenharmony_ci } 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci return 0; 12362306a36Sopenharmony_ci} 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic int phy_meson_gxl_usb2_exit(struct phy *phy) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci struct phy_meson_gxl_usb2_priv *priv = phy_get_drvdata(phy); 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci clk_disable_unprepare(priv->clk); 13062306a36Sopenharmony_ci reset_control_rearm(priv->reset); 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci return 0; 13362306a36Sopenharmony_ci} 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic int phy_meson_gxl_usb2_reset(struct phy *phy) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci struct phy_meson_gxl_usb2_priv *priv = phy_get_drvdata(phy); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci if (priv->is_enabled) { 14062306a36Sopenharmony_ci /* reset the PHY and wait until settings are stabilized */ 14162306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_POWER_ON_RESET, 14262306a36Sopenharmony_ci U2P_R0_POWER_ON_RESET); 14362306a36Sopenharmony_ci udelay(RESET_COMPLETE_TIME); 14462306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_POWER_ON_RESET, 14562306a36Sopenharmony_ci 0); 14662306a36Sopenharmony_ci udelay(RESET_COMPLETE_TIME); 14762306a36Sopenharmony_ci } 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci return 0; 15062306a36Sopenharmony_ci} 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic int phy_meson_gxl_usb2_set_mode(struct phy *phy, 15362306a36Sopenharmony_ci enum phy_mode mode, int submode) 15462306a36Sopenharmony_ci{ 15562306a36Sopenharmony_ci struct phy_meson_gxl_usb2_priv *priv = phy_get_drvdata(phy); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci switch (mode) { 15862306a36Sopenharmony_ci case PHY_MODE_USB_HOST: 15962306a36Sopenharmony_ci case PHY_MODE_USB_OTG: 16062306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_DM_PULLDOWN, 16162306a36Sopenharmony_ci U2P_R0_DM_PULLDOWN); 16262306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_DP_PULLDOWN, 16362306a36Sopenharmony_ci U2P_R0_DP_PULLDOWN); 16462306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_ID_PULLUP, 16562306a36Sopenharmony_ci U2P_R0_ID_PULLUP); 16662306a36Sopenharmony_ci break; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci case PHY_MODE_USB_DEVICE: 16962306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_DM_PULLDOWN, 17062306a36Sopenharmony_ci 0); 17162306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_DP_PULLDOWN, 17262306a36Sopenharmony_ci 0); 17362306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_ID_PULLUP, 17462306a36Sopenharmony_ci U2P_R0_ID_PULLUP); 17562306a36Sopenharmony_ci break; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci default: 17862306a36Sopenharmony_ci return -EINVAL; 17962306a36Sopenharmony_ci } 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci phy_meson_gxl_usb2_reset(phy); 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci priv->mode = mode; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci return 0; 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic int phy_meson_gxl_usb2_power_off(struct phy *phy) 18962306a36Sopenharmony_ci{ 19062306a36Sopenharmony_ci struct phy_meson_gxl_usb2_priv *priv = phy_get_drvdata(phy); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci priv->is_enabled = 0; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci /* power off the PHY by putting it into reset mode */ 19562306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_POWER_ON_RESET, 19662306a36Sopenharmony_ci U2P_R0_POWER_ON_RESET); 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci return 0; 19962306a36Sopenharmony_ci} 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_cistatic int phy_meson_gxl_usb2_power_on(struct phy *phy) 20262306a36Sopenharmony_ci{ 20362306a36Sopenharmony_ci struct phy_meson_gxl_usb2_priv *priv = phy_get_drvdata(phy); 20462306a36Sopenharmony_ci int ret; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci priv->is_enabled = 1; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci /* power on the PHY by taking it out of reset mode */ 20962306a36Sopenharmony_ci regmap_update_bits(priv->regmap, U2P_R0, U2P_R0_POWER_ON_RESET, 0); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci ret = phy_meson_gxl_usb2_set_mode(phy, priv->mode, 0); 21262306a36Sopenharmony_ci if (ret) { 21362306a36Sopenharmony_ci phy_meson_gxl_usb2_power_off(phy); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci dev_err(&phy->dev, "Failed to initialize PHY with mode %d\n", 21662306a36Sopenharmony_ci priv->mode); 21762306a36Sopenharmony_ci return ret; 21862306a36Sopenharmony_ci } 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci return 0; 22162306a36Sopenharmony_ci} 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_cistatic const struct phy_ops phy_meson_gxl_usb2_ops = { 22462306a36Sopenharmony_ci .init = phy_meson_gxl_usb2_init, 22562306a36Sopenharmony_ci .exit = phy_meson_gxl_usb2_exit, 22662306a36Sopenharmony_ci .power_on = phy_meson_gxl_usb2_power_on, 22762306a36Sopenharmony_ci .power_off = phy_meson_gxl_usb2_power_off, 22862306a36Sopenharmony_ci .set_mode = phy_meson_gxl_usb2_set_mode, 22962306a36Sopenharmony_ci .reset = phy_meson_gxl_usb2_reset, 23062306a36Sopenharmony_ci .owner = THIS_MODULE, 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic int phy_meson_gxl_usb2_probe(struct platform_device *pdev) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci struct device *dev = &pdev->dev; 23662306a36Sopenharmony_ci struct phy_provider *phy_provider; 23762306a36Sopenharmony_ci struct phy_meson_gxl_usb2_priv *priv; 23862306a36Sopenharmony_ci struct phy *phy; 23962306a36Sopenharmony_ci void __iomem *base; 24062306a36Sopenharmony_ci int ret; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 24362306a36Sopenharmony_ci if (!priv) 24462306a36Sopenharmony_ci return -ENOMEM; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci platform_set_drvdata(pdev, priv); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 24962306a36Sopenharmony_ci if (IS_ERR(base)) 25062306a36Sopenharmony_ci return PTR_ERR(base); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci /* start in host mode */ 25362306a36Sopenharmony_ci priv->mode = PHY_MODE_USB_HOST; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci priv->regmap = devm_regmap_init_mmio(dev, base, 25662306a36Sopenharmony_ci &phy_meson_gxl_usb2_regmap_conf); 25762306a36Sopenharmony_ci if (IS_ERR(priv->regmap)) 25862306a36Sopenharmony_ci return PTR_ERR(priv->regmap); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci priv->clk = devm_clk_get_optional(dev, "phy"); 26162306a36Sopenharmony_ci if (IS_ERR(priv->clk)) 26262306a36Sopenharmony_ci return PTR_ERR(priv->clk); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci priv->reset = devm_reset_control_get_optional_shared(dev, "phy"); 26562306a36Sopenharmony_ci if (IS_ERR(priv->reset)) 26662306a36Sopenharmony_ci return PTR_ERR(priv->reset); 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci phy = devm_phy_create(dev, NULL, &phy_meson_gxl_usb2_ops); 26962306a36Sopenharmony_ci if (IS_ERR(phy)) { 27062306a36Sopenharmony_ci ret = PTR_ERR(phy); 27162306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 27262306a36Sopenharmony_ci dev_err(dev, "failed to create PHY\n"); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci return ret; 27562306a36Sopenharmony_ci } 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci phy_set_drvdata(phy, priv); 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(phy_provider); 28262306a36Sopenharmony_ci} 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic const struct of_device_id phy_meson_gxl_usb2_of_match[] = { 28562306a36Sopenharmony_ci { .compatible = "amlogic,meson-gxl-usb2-phy", }, 28662306a36Sopenharmony_ci { }, 28762306a36Sopenharmony_ci}; 28862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, phy_meson_gxl_usb2_of_match); 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_cistatic struct platform_driver phy_meson_gxl_usb2_driver = { 29162306a36Sopenharmony_ci .probe = phy_meson_gxl_usb2_probe, 29262306a36Sopenharmony_ci .driver = { 29362306a36Sopenharmony_ci .name = "phy-meson-gxl-usb2", 29462306a36Sopenharmony_ci .of_match_table = phy_meson_gxl_usb2_of_match, 29562306a36Sopenharmony_ci }, 29662306a36Sopenharmony_ci}; 29762306a36Sopenharmony_cimodule_platform_driver(phy_meson_gxl_usb2_driver); 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ciMODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>"); 30062306a36Sopenharmony_ciMODULE_DESCRIPTION("Meson GXL and GXM USB2 PHY driver"); 30162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 302