162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * APM X-Gene SoC PMU (Performance Monitor Unit) 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2016, Applied Micro Circuits Corporation 662306a36Sopenharmony_ci * Author: Hoan Tran <hotran@apm.com> 762306a36Sopenharmony_ci * Tai Nguyen <ttnguyen@apm.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/acpi.h> 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/cpuhotplug.h> 1362306a36Sopenharmony_ci#include <linux/cpumask.h> 1462306a36Sopenharmony_ci#include <linux/interrupt.h> 1562306a36Sopenharmony_ci#include <linux/io.h> 1662306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1762306a36Sopenharmony_ci#include <linux/module.h> 1862306a36Sopenharmony_ci#include <linux/of_address.h> 1962306a36Sopenharmony_ci#include <linux/of_fdt.h> 2062306a36Sopenharmony_ci#include <linux/of_irq.h> 2162306a36Sopenharmony_ci#include <linux/of_platform.h> 2262306a36Sopenharmony_ci#include <linux/perf_event.h> 2362306a36Sopenharmony_ci#include <linux/platform_device.h> 2462306a36Sopenharmony_ci#include <linux/regmap.h> 2562306a36Sopenharmony_ci#include <linux/slab.h> 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define CSW_CSWCR 0x0000 2862306a36Sopenharmony_ci#define CSW_CSWCR_DUALMCB_MASK BIT(0) 2962306a36Sopenharmony_ci#define CSW_CSWCR_MCB0_ROUTING(x) (((x) & 0x0C) >> 2) 3062306a36Sopenharmony_ci#define CSW_CSWCR_MCB1_ROUTING(x) (((x) & 0x30) >> 4) 3162306a36Sopenharmony_ci#define MCBADDRMR 0x0000 3262306a36Sopenharmony_ci#define MCBADDRMR_DUALMCU_MODE_MASK BIT(2) 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#define PCPPMU_INTSTATUS_REG 0x000 3562306a36Sopenharmony_ci#define PCPPMU_INTMASK_REG 0x004 3662306a36Sopenharmony_ci#define PCPPMU_INTMASK 0x0000000F 3762306a36Sopenharmony_ci#define PCPPMU_INTENMASK 0xFFFFFFFF 3862306a36Sopenharmony_ci#define PCPPMU_INTCLRMASK 0xFFFFFFF0 3962306a36Sopenharmony_ci#define PCPPMU_INT_MCU BIT(0) 4062306a36Sopenharmony_ci#define PCPPMU_INT_MCB BIT(1) 4162306a36Sopenharmony_ci#define PCPPMU_INT_L3C BIT(2) 4262306a36Sopenharmony_ci#define PCPPMU_INT_IOB BIT(3) 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci#define PCPPMU_V3_INTMASK 0x00FF33FF 4562306a36Sopenharmony_ci#define PCPPMU_V3_INTENMASK 0xFFFFFFFF 4662306a36Sopenharmony_ci#define PCPPMU_V3_INTCLRMASK 0xFF00CC00 4762306a36Sopenharmony_ci#define PCPPMU_V3_INT_MCU 0x000000FF 4862306a36Sopenharmony_ci#define PCPPMU_V3_INT_MCB 0x00000300 4962306a36Sopenharmony_ci#define PCPPMU_V3_INT_L3C 0x00FF0000 5062306a36Sopenharmony_ci#define PCPPMU_V3_INT_IOB 0x00003000 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define PMU_MAX_COUNTERS 4 5362306a36Sopenharmony_ci#define PMU_CNT_MAX_PERIOD 0xFFFFFFFFULL 5462306a36Sopenharmony_ci#define PMU_V3_CNT_MAX_PERIOD 0xFFFFFFFFFFFFFFFFULL 5562306a36Sopenharmony_ci#define PMU_OVERFLOW_MASK 0xF 5662306a36Sopenharmony_ci#define PMU_PMCR_E BIT(0) 5762306a36Sopenharmony_ci#define PMU_PMCR_P BIT(1) 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci#define PMU_PMEVCNTR0 0x000 6062306a36Sopenharmony_ci#define PMU_PMEVCNTR1 0x004 6162306a36Sopenharmony_ci#define PMU_PMEVCNTR2 0x008 6262306a36Sopenharmony_ci#define PMU_PMEVCNTR3 0x00C 6362306a36Sopenharmony_ci#define PMU_PMEVTYPER0 0x400 6462306a36Sopenharmony_ci#define PMU_PMEVTYPER1 0x404 6562306a36Sopenharmony_ci#define PMU_PMEVTYPER2 0x408 6662306a36Sopenharmony_ci#define PMU_PMEVTYPER3 0x40C 6762306a36Sopenharmony_ci#define PMU_PMAMR0 0xA00 6862306a36Sopenharmony_ci#define PMU_PMAMR1 0xA04 6962306a36Sopenharmony_ci#define PMU_PMCNTENSET 0xC00 7062306a36Sopenharmony_ci#define PMU_PMCNTENCLR 0xC20 7162306a36Sopenharmony_ci#define PMU_PMINTENSET 0xC40 7262306a36Sopenharmony_ci#define PMU_PMINTENCLR 0xC60 7362306a36Sopenharmony_ci#define PMU_PMOVSR 0xC80 7462306a36Sopenharmony_ci#define PMU_PMCR 0xE04 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci/* PMU registers for V3 */ 7762306a36Sopenharmony_ci#define PMU_PMOVSCLR 0xC80 7862306a36Sopenharmony_ci#define PMU_PMOVSSET 0xCC0 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci#define to_pmu_dev(p) container_of(p, struct xgene_pmu_dev, pmu) 8162306a36Sopenharmony_ci#define GET_CNTR(ev) (ev->hw.idx) 8262306a36Sopenharmony_ci#define GET_EVENTID(ev) (ev->hw.config & 0xFFULL) 8362306a36Sopenharmony_ci#define GET_AGENTID(ev) (ev->hw.config_base & 0xFFFFFFFFUL) 8462306a36Sopenharmony_ci#define GET_AGENT1ID(ev) ((ev->hw.config_base >> 32) & 0xFFFFFFFFUL) 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistruct hw_pmu_info { 8762306a36Sopenharmony_ci u32 type; 8862306a36Sopenharmony_ci u32 enable_mask; 8962306a36Sopenharmony_ci void __iomem *csr; 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistruct xgene_pmu_dev { 9362306a36Sopenharmony_ci struct hw_pmu_info *inf; 9462306a36Sopenharmony_ci struct xgene_pmu *parent; 9562306a36Sopenharmony_ci struct pmu pmu; 9662306a36Sopenharmony_ci u8 max_counters; 9762306a36Sopenharmony_ci DECLARE_BITMAP(cntr_assign_mask, PMU_MAX_COUNTERS); 9862306a36Sopenharmony_ci u64 max_period; 9962306a36Sopenharmony_ci const struct attribute_group **attr_groups; 10062306a36Sopenharmony_ci struct perf_event *pmu_counter_event[PMU_MAX_COUNTERS]; 10162306a36Sopenharmony_ci}; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistruct xgene_pmu_ops { 10462306a36Sopenharmony_ci void (*mask_int)(struct xgene_pmu *pmu); 10562306a36Sopenharmony_ci void (*unmask_int)(struct xgene_pmu *pmu); 10662306a36Sopenharmony_ci u64 (*read_counter)(struct xgene_pmu_dev *pmu, int idx); 10762306a36Sopenharmony_ci void (*write_counter)(struct xgene_pmu_dev *pmu, int idx, u64 val); 10862306a36Sopenharmony_ci void (*write_evttype)(struct xgene_pmu_dev *pmu_dev, int idx, u32 val); 10962306a36Sopenharmony_ci void (*write_agentmsk)(struct xgene_pmu_dev *pmu_dev, u32 val); 11062306a36Sopenharmony_ci void (*write_agent1msk)(struct xgene_pmu_dev *pmu_dev, u32 val); 11162306a36Sopenharmony_ci void (*enable_counter)(struct xgene_pmu_dev *pmu_dev, int idx); 11262306a36Sopenharmony_ci void (*disable_counter)(struct xgene_pmu_dev *pmu_dev, int idx); 11362306a36Sopenharmony_ci void (*enable_counter_int)(struct xgene_pmu_dev *pmu_dev, int idx); 11462306a36Sopenharmony_ci void (*disable_counter_int)(struct xgene_pmu_dev *pmu_dev, int idx); 11562306a36Sopenharmony_ci void (*reset_counters)(struct xgene_pmu_dev *pmu_dev); 11662306a36Sopenharmony_ci void (*start_counters)(struct xgene_pmu_dev *pmu_dev); 11762306a36Sopenharmony_ci void (*stop_counters)(struct xgene_pmu_dev *pmu_dev); 11862306a36Sopenharmony_ci}; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_cistruct xgene_pmu { 12162306a36Sopenharmony_ci struct device *dev; 12262306a36Sopenharmony_ci struct hlist_node node; 12362306a36Sopenharmony_ci int version; 12462306a36Sopenharmony_ci void __iomem *pcppmu_csr; 12562306a36Sopenharmony_ci u32 mcb_active_mask; 12662306a36Sopenharmony_ci u32 mc_active_mask; 12762306a36Sopenharmony_ci u32 l3c_active_mask; 12862306a36Sopenharmony_ci cpumask_t cpu; 12962306a36Sopenharmony_ci int irq; 13062306a36Sopenharmony_ci raw_spinlock_t lock; 13162306a36Sopenharmony_ci const struct xgene_pmu_ops *ops; 13262306a36Sopenharmony_ci struct list_head l3cpmus; 13362306a36Sopenharmony_ci struct list_head iobpmus; 13462306a36Sopenharmony_ci struct list_head mcbpmus; 13562306a36Sopenharmony_ci struct list_head mcpmus; 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistruct xgene_pmu_dev_ctx { 13962306a36Sopenharmony_ci char *name; 14062306a36Sopenharmony_ci struct list_head next; 14162306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev; 14262306a36Sopenharmony_ci struct hw_pmu_info inf; 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistruct xgene_pmu_data { 14662306a36Sopenharmony_ci int id; 14762306a36Sopenharmony_ci u32 data; 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cienum xgene_pmu_version { 15162306a36Sopenharmony_ci PCP_PMU_V1 = 1, 15262306a36Sopenharmony_ci PCP_PMU_V2, 15362306a36Sopenharmony_ci PCP_PMU_V3, 15462306a36Sopenharmony_ci}; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cienum xgene_pmu_dev_type { 15762306a36Sopenharmony_ci PMU_TYPE_L3C = 0, 15862306a36Sopenharmony_ci PMU_TYPE_IOB, 15962306a36Sopenharmony_ci PMU_TYPE_IOB_SLOW, 16062306a36Sopenharmony_ci PMU_TYPE_MCB, 16162306a36Sopenharmony_ci PMU_TYPE_MC, 16262306a36Sopenharmony_ci}; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci/* 16562306a36Sopenharmony_ci * sysfs format attributes 16662306a36Sopenharmony_ci */ 16762306a36Sopenharmony_cistatic ssize_t xgene_pmu_format_show(struct device *dev, 16862306a36Sopenharmony_ci struct device_attribute *attr, char *buf) 16962306a36Sopenharmony_ci{ 17062306a36Sopenharmony_ci struct dev_ext_attribute *eattr; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci eattr = container_of(attr, struct dev_ext_attribute, attr); 17362306a36Sopenharmony_ci return sysfs_emit(buf, "%s\n", (char *) eattr->var); 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci#define XGENE_PMU_FORMAT_ATTR(_name, _config) \ 17762306a36Sopenharmony_ci (&((struct dev_ext_attribute[]) { \ 17862306a36Sopenharmony_ci { .attr = __ATTR(_name, S_IRUGO, xgene_pmu_format_show, NULL), \ 17962306a36Sopenharmony_ci .var = (void *) _config, } \ 18062306a36Sopenharmony_ci })[0].attr.attr) 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic struct attribute *l3c_pmu_format_attrs[] = { 18362306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(l3c_eventid, "config:0-7"), 18462306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(l3c_agentid, "config1:0-9"), 18562306a36Sopenharmony_ci NULL, 18662306a36Sopenharmony_ci}; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic struct attribute *iob_pmu_format_attrs[] = { 18962306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(iob_eventid, "config:0-7"), 19062306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(iob_agentid, "config1:0-63"), 19162306a36Sopenharmony_ci NULL, 19262306a36Sopenharmony_ci}; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic struct attribute *mcb_pmu_format_attrs[] = { 19562306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(mcb_eventid, "config:0-5"), 19662306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(mcb_agentid, "config1:0-9"), 19762306a36Sopenharmony_ci NULL, 19862306a36Sopenharmony_ci}; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic struct attribute *mc_pmu_format_attrs[] = { 20162306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(mc_eventid, "config:0-28"), 20262306a36Sopenharmony_ci NULL, 20362306a36Sopenharmony_ci}; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_cistatic const struct attribute_group l3c_pmu_format_attr_group = { 20662306a36Sopenharmony_ci .name = "format", 20762306a36Sopenharmony_ci .attrs = l3c_pmu_format_attrs, 20862306a36Sopenharmony_ci}; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_cistatic const struct attribute_group iob_pmu_format_attr_group = { 21162306a36Sopenharmony_ci .name = "format", 21262306a36Sopenharmony_ci .attrs = iob_pmu_format_attrs, 21362306a36Sopenharmony_ci}; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic const struct attribute_group mcb_pmu_format_attr_group = { 21662306a36Sopenharmony_ci .name = "format", 21762306a36Sopenharmony_ci .attrs = mcb_pmu_format_attrs, 21862306a36Sopenharmony_ci}; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic const struct attribute_group mc_pmu_format_attr_group = { 22162306a36Sopenharmony_ci .name = "format", 22262306a36Sopenharmony_ci .attrs = mc_pmu_format_attrs, 22362306a36Sopenharmony_ci}; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic struct attribute *l3c_pmu_v3_format_attrs[] = { 22662306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(l3c_eventid, "config:0-39"), 22762306a36Sopenharmony_ci NULL, 22862306a36Sopenharmony_ci}; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistatic struct attribute *iob_pmu_v3_format_attrs[] = { 23162306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(iob_eventid, "config:0-47"), 23262306a36Sopenharmony_ci NULL, 23362306a36Sopenharmony_ci}; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_cistatic struct attribute *iob_slow_pmu_v3_format_attrs[] = { 23662306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(iob_slow_eventid, "config:0-16"), 23762306a36Sopenharmony_ci NULL, 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic struct attribute *mcb_pmu_v3_format_attrs[] = { 24162306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(mcb_eventid, "config:0-35"), 24262306a36Sopenharmony_ci NULL, 24362306a36Sopenharmony_ci}; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic struct attribute *mc_pmu_v3_format_attrs[] = { 24662306a36Sopenharmony_ci XGENE_PMU_FORMAT_ATTR(mc_eventid, "config:0-44"), 24762306a36Sopenharmony_ci NULL, 24862306a36Sopenharmony_ci}; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic const struct attribute_group l3c_pmu_v3_format_attr_group = { 25162306a36Sopenharmony_ci .name = "format", 25262306a36Sopenharmony_ci .attrs = l3c_pmu_v3_format_attrs, 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic const struct attribute_group iob_pmu_v3_format_attr_group = { 25662306a36Sopenharmony_ci .name = "format", 25762306a36Sopenharmony_ci .attrs = iob_pmu_v3_format_attrs, 25862306a36Sopenharmony_ci}; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_cistatic const struct attribute_group iob_slow_pmu_v3_format_attr_group = { 26162306a36Sopenharmony_ci .name = "format", 26262306a36Sopenharmony_ci .attrs = iob_slow_pmu_v3_format_attrs, 26362306a36Sopenharmony_ci}; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cistatic const struct attribute_group mcb_pmu_v3_format_attr_group = { 26662306a36Sopenharmony_ci .name = "format", 26762306a36Sopenharmony_ci .attrs = mcb_pmu_v3_format_attrs, 26862306a36Sopenharmony_ci}; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_cistatic const struct attribute_group mc_pmu_v3_format_attr_group = { 27162306a36Sopenharmony_ci .name = "format", 27262306a36Sopenharmony_ci .attrs = mc_pmu_v3_format_attrs, 27362306a36Sopenharmony_ci}; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci/* 27662306a36Sopenharmony_ci * sysfs event attributes 27762306a36Sopenharmony_ci */ 27862306a36Sopenharmony_cistatic ssize_t xgene_pmu_event_show(struct device *dev, 27962306a36Sopenharmony_ci struct device_attribute *attr, char *buf) 28062306a36Sopenharmony_ci{ 28162306a36Sopenharmony_ci struct perf_pmu_events_attr *pmu_attr = 28262306a36Sopenharmony_ci container_of(attr, struct perf_pmu_events_attr, attr); 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci return sysfs_emit(buf, "config=0x%llx\n", pmu_attr->id); 28562306a36Sopenharmony_ci} 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci#define XGENE_PMU_EVENT_ATTR(_name, _config) \ 28862306a36Sopenharmony_ci PMU_EVENT_ATTR_ID(_name, xgene_pmu_event_show, _config) 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_cistatic struct attribute *l3c_pmu_events_attrs[] = { 29162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count, 0x00), 29262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count-div-64, 0x01), 29362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(read-hit, 0x02), 29462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(read-miss, 0x03), 29562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(write-need-replacement, 0x06), 29662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(write-not-need-replacement, 0x07), 29762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(tq-full, 0x08), 29862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ackq-full, 0x09), 29962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wdb-full, 0x0a), 30062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(bank-fifo-full, 0x0b), 30162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(odb-full, 0x0c), 30262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wbq-full, 0x0d), 30362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(bank-conflict-fifo-issue, 0x0e), 30462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(bank-fifo-issue, 0x0f), 30562306a36Sopenharmony_ci NULL, 30662306a36Sopenharmony_ci}; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_cistatic struct attribute *iob_pmu_events_attrs[] = { 30962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count, 0x00), 31062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count-div-64, 0x01), 31162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(axi0-read, 0x02), 31262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(axi0-read-partial, 0x03), 31362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(axi1-read, 0x04), 31462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(axi1-read-partial, 0x05), 31562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(csw-read-block, 0x06), 31662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(csw-read-partial, 0x07), 31762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(axi0-write, 0x10), 31862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(axi0-write-partial, 0x11), 31962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(axi1-write, 0x13), 32062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(axi1-write-partial, 0x14), 32162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(csw-inbound-dirty, 0x16), 32262306a36Sopenharmony_ci NULL, 32362306a36Sopenharmony_ci}; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_cistatic struct attribute *mcb_pmu_events_attrs[] = { 32662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count, 0x00), 32762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count-div-64, 0x01), 32862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(csw-read, 0x02), 32962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(csw-write-request, 0x03), 33062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcb-csw-stall, 0x04), 33162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cancel-read-gack, 0x05), 33262306a36Sopenharmony_ci NULL, 33362306a36Sopenharmony_ci}; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_cistatic struct attribute *mc_pmu_events_attrs[] = { 33662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count, 0x00), 33762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count-div-64, 0x01), 33862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(act-cmd-sent, 0x02), 33962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pre-cmd-sent, 0x03), 34062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-cmd-sent, 0x04), 34162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rda-cmd-sent, 0x05), 34262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-cmd-sent, 0x06), 34362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wra-cmd-sent, 0x07), 34462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pde-cmd-sent, 0x08), 34562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(sre-cmd-sent, 0x09), 34662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(prea-cmd-sent, 0x0a), 34762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ref-cmd-sent, 0x0b), 34862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-rda-cmd-sent, 0x0c), 34962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-wra-cmd-sent, 0x0d), 35062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(in-rd-collision, 0x0e), 35162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(in-wr-collision, 0x0f), 35262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(collision-queue-not-empty, 0x10), 35362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(collision-queue-full, 0x11), 35462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-request, 0x12), 35562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-rd-request, 0x13), 35662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-hp-rd-request, 0x14), 35762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-wr-request, 0x15), 35862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-rd-proceed-all, 0x16), 35962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-rd-proceed-cancel, 0x17), 36062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-rd-response, 0x18), 36162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-rd-proceed-speculative-all, 0x19), 36262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-rd-proceed-speculative-cancel, 0x1a), 36362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-wr-proceed-all, 0x1b), 36462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-wr-proceed-cancel, 0x1c), 36562306a36Sopenharmony_ci NULL, 36662306a36Sopenharmony_ci}; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic const struct attribute_group l3c_pmu_events_attr_group = { 36962306a36Sopenharmony_ci .name = "events", 37062306a36Sopenharmony_ci .attrs = l3c_pmu_events_attrs, 37162306a36Sopenharmony_ci}; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_cistatic const struct attribute_group iob_pmu_events_attr_group = { 37462306a36Sopenharmony_ci .name = "events", 37562306a36Sopenharmony_ci .attrs = iob_pmu_events_attrs, 37662306a36Sopenharmony_ci}; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_cistatic const struct attribute_group mcb_pmu_events_attr_group = { 37962306a36Sopenharmony_ci .name = "events", 38062306a36Sopenharmony_ci .attrs = mcb_pmu_events_attrs, 38162306a36Sopenharmony_ci}; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic const struct attribute_group mc_pmu_events_attr_group = { 38462306a36Sopenharmony_ci .name = "events", 38562306a36Sopenharmony_ci .attrs = mc_pmu_events_attrs, 38662306a36Sopenharmony_ci}; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_cistatic struct attribute *l3c_pmu_v3_events_attrs[] = { 38962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count, 0x00), 39062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(read-hit, 0x01), 39162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(read-miss, 0x02), 39262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(index-flush-eviction, 0x03), 39362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(write-caused-replacement, 0x04), 39462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(write-not-caused-replacement, 0x05), 39562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(clean-eviction, 0x06), 39662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(dirty-eviction, 0x07), 39762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(read, 0x08), 39862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(write, 0x09), 39962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(request, 0x0a), 40062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(tq-bank-conflict-issue-stall, 0x0b), 40162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(tq-full, 0x0c), 40262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ackq-full, 0x0d), 40362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wdb-full, 0x0e), 40462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(odb-full, 0x10), 40562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wbq-full, 0x11), 40662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(input-req-async-fifo-stall, 0x12), 40762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(output-req-async-fifo-stall, 0x13), 40862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(output-data-async-fifo-stall, 0x14), 40962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(total-insertion, 0x15), 41062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(sip-insertions-r-set, 0x16), 41162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(sip-insertions-r-clear, 0x17), 41262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(dip-insertions-r-set, 0x18), 41362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(dip-insertions-r-clear, 0x19), 41462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(dip-insertions-force-r-set, 0x1a), 41562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(egression, 0x1b), 41662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(replacement, 0x1c), 41762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(old-replacement, 0x1d), 41862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(young-replacement, 0x1e), 41962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(r-set-replacement, 0x1f), 42062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(r-clear-replacement, 0x20), 42162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(old-r-replacement, 0x21), 42262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(old-nr-replacement, 0x22), 42362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(young-r-replacement, 0x23), 42462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(young-nr-replacement, 0x24), 42562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(bloomfilter-clearing, 0x25), 42662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(generation-flip, 0x26), 42762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(vcc-droop-detected, 0x27), 42862306a36Sopenharmony_ci NULL, 42962306a36Sopenharmony_ci}; 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_cistatic struct attribute *iob_fast_pmu_v3_events_attrs[] = { 43262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count, 0x00), 43362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-req-buf-alloc-all, 0x01), 43462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-req-buf-alloc-rd, 0x02), 43562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-req-buf-alloc-wr, 0x03), 43662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-all-cp-req, 0x04), 43762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-cp-blk-req, 0x05), 43862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-cp-ptl-req, 0x06), 43962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-cp-rd-req, 0x07), 44062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-cp-wr-req, 0x08), 44162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ba-all-req, 0x09), 44262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ba-rd-req, 0x0a), 44362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ba-wr-req, 0x0b), 44462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-rd-shared-req-issued, 0x10), 44562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-rd-exclusive-req-issued, 0x11), 44662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-wr-invalidate-req-issued-stashable, 0x12), 44762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-wr-invalidate-req-issued-nonstashable, 0x13), 44862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-wr-back-req-issued-stashable, 0x14), 44962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-wr-back-req-issued-nonstashable, 0x15), 45062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-ptl-wr-req, 0x16), 45162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-ptl-rd-req, 0x17), 45262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-wr-back-clean-data, 0x18), 45362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-wr-back-cancelled-on-SS, 0x1b), 45462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-barrier-occurrence, 0x1c), 45562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-barrier-cycles, 0x1d), 45662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-total-cp-snoops, 0x20), 45762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-rd-shared-snoop, 0x21), 45862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-rd-shared-snoop-hit, 0x22), 45962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-rd-exclusive-snoop, 0x23), 46062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-rd-exclusive-snoop-hit, 0x24), 46162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-rd-wr-invalid-snoop, 0x25), 46262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-rd-wr-invalid-snoop-hit, 0x26), 46362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-req-buffer-full, 0x28), 46462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cswlf-outbound-req-fifo-full, 0x29), 46562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cswlf-inbound-snoop-fifo-backpressure, 0x2a), 46662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cswlf-outbound-lack-fifo-full, 0x2b), 46762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cswlf-inbound-gack-fifo-backpressure, 0x2c), 46862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cswlf-outbound-data-fifo-full, 0x2d), 46962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cswlf-inbound-data-fifo-backpressure, 0x2e), 47062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cswlf-inbound-req-backpressure, 0x2f), 47162306a36Sopenharmony_ci NULL, 47262306a36Sopenharmony_ci}; 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_cistatic struct attribute *iob_slow_pmu_v3_events_attrs[] = { 47562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count, 0x00), 47662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-axi0-rd-req, 0x01), 47762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-axi0-wr-req, 0x02), 47862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-axi1-rd-req, 0x03), 47962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pa-axi1-wr-req, 0x04), 48062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ba-all-axi-req, 0x07), 48162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ba-axi-rd-req, 0x08), 48262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ba-axi-wr-req, 0x09), 48362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ba-free-list-empty, 0x10), 48462306a36Sopenharmony_ci NULL, 48562306a36Sopenharmony_ci}; 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_cistatic struct attribute *mcb_pmu_v3_events_attrs[] = { 48862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count, 0x00), 48962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(req-receive, 0x01), 49062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-req-recv, 0x02), 49162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-req-recv-2, 0x03), 49262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-req-recv, 0x04), 49362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-req-recv-2, 0x05), 49462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-req-sent-to-mcu, 0x06), 49562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-req-sent-to-mcu-2, 0x07), 49662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-req-sent-to-spec-mcu, 0x08), 49762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-req-sent-to-spec-mcu-2, 0x09), 49862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(glbl-ack-recv-for-rd-sent-to-spec-mcu, 0x0a), 49962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(glbl-ack-go-recv-for-rd-sent-to-spec-mcu, 0x0b), 50062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(glbl-ack-nogo-recv-for-rd-sent-to-spec-mcu, 0x0c), 50162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(glbl-ack-go-recv-any-rd-req, 0x0d), 50262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(glbl-ack-go-recv-any-rd-req-2, 0x0e), 50362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-req-sent-to-mcu, 0x0f), 50462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(gack-recv, 0x10), 50562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-gack-recv, 0x11), 50662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-gack-recv, 0x12), 50762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cancel-rd-gack, 0x13), 50862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cancel-wr-gack, 0x14), 50962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcb-csw-req-stall, 0x15), 51062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-req-intf-blocked, 0x16), 51162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcb-mcu-rd-intf-stall, 0x17), 51262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(csw-rd-intf-blocked, 0x18), 51362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(csw-local-ack-intf-blocked, 0x19), 51462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-req-table-full, 0x1a), 51562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-stat-table-full, 0x1b), 51662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-wr-table-full, 0x1c), 51762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-rdreceipt-resp, 0x1d), 51862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-wrcomplete-resp, 0x1e), 51962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-retryack-resp, 0x1f), 52062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-pcrdgrant-resp, 0x20), 52162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-req-from-lastload, 0x21), 52262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(mcu-req-from-bypass, 0x22), 52362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(volt-droop-detect, 0x23), 52462306a36Sopenharmony_ci NULL, 52562306a36Sopenharmony_ci}; 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_cistatic struct attribute *mc_pmu_v3_events_attrs[] = { 52862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(cycle-count, 0x00), 52962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(act-sent, 0x01), 53062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pre-sent, 0x02), 53162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-sent, 0x03), 53262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rda-sent, 0x04), 53362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-sent, 0x05), 53462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wra-sent, 0x06), 53562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(pd-entry-vld, 0x07), 53662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(sref-entry-vld, 0x08), 53762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(prea-sent, 0x09), 53862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(ref-sent, 0x0a), 53962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-rda-sent, 0x0b), 54062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-wra-sent, 0x0c), 54162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(raw-hazard, 0x0d), 54262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(war-hazard, 0x0e), 54362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(waw-hazard, 0x0f), 54462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rar-hazard, 0x10), 54562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(raw-war-waw-hazard, 0x11), 54662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(hprd-lprd-wr-req-vld, 0x12), 54762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(lprd-req-vld, 0x13), 54862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(hprd-req-vld, 0x14), 54962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(hprd-lprd-req-vld, 0x15), 55062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-req-vld, 0x16), 55162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(partial-wr-req-vld, 0x17), 55262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-retry, 0x18), 55362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-retry, 0x19), 55462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(retry-gnt, 0x1a), 55562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rank-change, 0x1b), 55662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(dir-change, 0x1c), 55762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rank-dir-change, 0x1d), 55862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rank-active, 0x1e), 55962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rank-idle, 0x1f), 56062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rank-pd, 0x20), 56162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rank-sref, 0x21), 56262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(queue-fill-gt-thresh, 0x22), 56362306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(queue-rds-gt-thresh, 0x23), 56462306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(queue-wrs-gt-thresh, 0x24), 56562306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(phy-updt-complt, 0x25), 56662306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(tz-fail, 0x26), 56762306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(dram-errc, 0x27), 56862306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(dram-errd, 0x28), 56962306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(rd-enq, 0x29), 57062306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(wr-enq, 0x2a), 57162306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(tmac-limit-reached, 0x2b), 57262306a36Sopenharmony_ci XGENE_PMU_EVENT_ATTR(tmaw-tracker-full, 0x2c), 57362306a36Sopenharmony_ci NULL, 57462306a36Sopenharmony_ci}; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic const struct attribute_group l3c_pmu_v3_events_attr_group = { 57762306a36Sopenharmony_ci .name = "events", 57862306a36Sopenharmony_ci .attrs = l3c_pmu_v3_events_attrs, 57962306a36Sopenharmony_ci}; 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_cistatic const struct attribute_group iob_fast_pmu_v3_events_attr_group = { 58262306a36Sopenharmony_ci .name = "events", 58362306a36Sopenharmony_ci .attrs = iob_fast_pmu_v3_events_attrs, 58462306a36Sopenharmony_ci}; 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_cistatic const struct attribute_group iob_slow_pmu_v3_events_attr_group = { 58762306a36Sopenharmony_ci .name = "events", 58862306a36Sopenharmony_ci .attrs = iob_slow_pmu_v3_events_attrs, 58962306a36Sopenharmony_ci}; 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_cistatic const struct attribute_group mcb_pmu_v3_events_attr_group = { 59262306a36Sopenharmony_ci .name = "events", 59362306a36Sopenharmony_ci .attrs = mcb_pmu_v3_events_attrs, 59462306a36Sopenharmony_ci}; 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_cistatic const struct attribute_group mc_pmu_v3_events_attr_group = { 59762306a36Sopenharmony_ci .name = "events", 59862306a36Sopenharmony_ci .attrs = mc_pmu_v3_events_attrs, 59962306a36Sopenharmony_ci}; 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci/* 60262306a36Sopenharmony_ci * sysfs cpumask attributes 60362306a36Sopenharmony_ci */ 60462306a36Sopenharmony_cistatic ssize_t cpumask_show(struct device *dev, 60562306a36Sopenharmony_ci struct device_attribute *attr, char *buf) 60662306a36Sopenharmony_ci{ 60762306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(dev_get_drvdata(dev)); 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci return cpumap_print_to_pagebuf(true, buf, &pmu_dev->parent->cpu); 61062306a36Sopenharmony_ci} 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_cistatic DEVICE_ATTR_RO(cpumask); 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_cistatic struct attribute *xgene_pmu_cpumask_attrs[] = { 61562306a36Sopenharmony_ci &dev_attr_cpumask.attr, 61662306a36Sopenharmony_ci NULL, 61762306a36Sopenharmony_ci}; 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_cistatic const struct attribute_group pmu_cpumask_attr_group = { 62062306a36Sopenharmony_ci .attrs = xgene_pmu_cpumask_attrs, 62162306a36Sopenharmony_ci}; 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_ci/* 62462306a36Sopenharmony_ci * Per PMU device attribute groups of PMU v1 and v2 62562306a36Sopenharmony_ci */ 62662306a36Sopenharmony_cistatic const struct attribute_group *l3c_pmu_attr_groups[] = { 62762306a36Sopenharmony_ci &l3c_pmu_format_attr_group, 62862306a36Sopenharmony_ci &pmu_cpumask_attr_group, 62962306a36Sopenharmony_ci &l3c_pmu_events_attr_group, 63062306a36Sopenharmony_ci NULL 63162306a36Sopenharmony_ci}; 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_cistatic const struct attribute_group *iob_pmu_attr_groups[] = { 63462306a36Sopenharmony_ci &iob_pmu_format_attr_group, 63562306a36Sopenharmony_ci &pmu_cpumask_attr_group, 63662306a36Sopenharmony_ci &iob_pmu_events_attr_group, 63762306a36Sopenharmony_ci NULL 63862306a36Sopenharmony_ci}; 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic const struct attribute_group *mcb_pmu_attr_groups[] = { 64162306a36Sopenharmony_ci &mcb_pmu_format_attr_group, 64262306a36Sopenharmony_ci &pmu_cpumask_attr_group, 64362306a36Sopenharmony_ci &mcb_pmu_events_attr_group, 64462306a36Sopenharmony_ci NULL 64562306a36Sopenharmony_ci}; 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_cistatic const struct attribute_group *mc_pmu_attr_groups[] = { 64862306a36Sopenharmony_ci &mc_pmu_format_attr_group, 64962306a36Sopenharmony_ci &pmu_cpumask_attr_group, 65062306a36Sopenharmony_ci &mc_pmu_events_attr_group, 65162306a36Sopenharmony_ci NULL 65262306a36Sopenharmony_ci}; 65362306a36Sopenharmony_ci 65462306a36Sopenharmony_ci/* 65562306a36Sopenharmony_ci * Per PMU device attribute groups of PMU v3 65662306a36Sopenharmony_ci */ 65762306a36Sopenharmony_cistatic const struct attribute_group *l3c_pmu_v3_attr_groups[] = { 65862306a36Sopenharmony_ci &l3c_pmu_v3_format_attr_group, 65962306a36Sopenharmony_ci &pmu_cpumask_attr_group, 66062306a36Sopenharmony_ci &l3c_pmu_v3_events_attr_group, 66162306a36Sopenharmony_ci NULL 66262306a36Sopenharmony_ci}; 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_cistatic const struct attribute_group *iob_fast_pmu_v3_attr_groups[] = { 66562306a36Sopenharmony_ci &iob_pmu_v3_format_attr_group, 66662306a36Sopenharmony_ci &pmu_cpumask_attr_group, 66762306a36Sopenharmony_ci &iob_fast_pmu_v3_events_attr_group, 66862306a36Sopenharmony_ci NULL 66962306a36Sopenharmony_ci}; 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_cistatic const struct attribute_group *iob_slow_pmu_v3_attr_groups[] = { 67262306a36Sopenharmony_ci &iob_slow_pmu_v3_format_attr_group, 67362306a36Sopenharmony_ci &pmu_cpumask_attr_group, 67462306a36Sopenharmony_ci &iob_slow_pmu_v3_events_attr_group, 67562306a36Sopenharmony_ci NULL 67662306a36Sopenharmony_ci}; 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_cistatic const struct attribute_group *mcb_pmu_v3_attr_groups[] = { 67962306a36Sopenharmony_ci &mcb_pmu_v3_format_attr_group, 68062306a36Sopenharmony_ci &pmu_cpumask_attr_group, 68162306a36Sopenharmony_ci &mcb_pmu_v3_events_attr_group, 68262306a36Sopenharmony_ci NULL 68362306a36Sopenharmony_ci}; 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_cistatic const struct attribute_group *mc_pmu_v3_attr_groups[] = { 68662306a36Sopenharmony_ci &mc_pmu_v3_format_attr_group, 68762306a36Sopenharmony_ci &pmu_cpumask_attr_group, 68862306a36Sopenharmony_ci &mc_pmu_v3_events_attr_group, 68962306a36Sopenharmony_ci NULL 69062306a36Sopenharmony_ci}; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_cistatic int get_next_avail_cntr(struct xgene_pmu_dev *pmu_dev) 69362306a36Sopenharmony_ci{ 69462306a36Sopenharmony_ci int cntr; 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci cntr = find_first_zero_bit(pmu_dev->cntr_assign_mask, 69762306a36Sopenharmony_ci pmu_dev->max_counters); 69862306a36Sopenharmony_ci if (cntr == pmu_dev->max_counters) 69962306a36Sopenharmony_ci return -ENOSPC; 70062306a36Sopenharmony_ci set_bit(cntr, pmu_dev->cntr_assign_mask); 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci return cntr; 70362306a36Sopenharmony_ci} 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_cistatic void clear_avail_cntr(struct xgene_pmu_dev *pmu_dev, int cntr) 70662306a36Sopenharmony_ci{ 70762306a36Sopenharmony_ci clear_bit(cntr, pmu_dev->cntr_assign_mask); 70862306a36Sopenharmony_ci} 70962306a36Sopenharmony_ci 71062306a36Sopenharmony_cistatic inline void xgene_pmu_mask_int(struct xgene_pmu *xgene_pmu) 71162306a36Sopenharmony_ci{ 71262306a36Sopenharmony_ci writel(PCPPMU_INTENMASK, xgene_pmu->pcppmu_csr + PCPPMU_INTMASK_REG); 71362306a36Sopenharmony_ci} 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_cistatic inline void xgene_pmu_v3_mask_int(struct xgene_pmu *xgene_pmu) 71662306a36Sopenharmony_ci{ 71762306a36Sopenharmony_ci writel(PCPPMU_V3_INTENMASK, xgene_pmu->pcppmu_csr + PCPPMU_INTMASK_REG); 71862306a36Sopenharmony_ci} 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_cistatic inline void xgene_pmu_unmask_int(struct xgene_pmu *xgene_pmu) 72162306a36Sopenharmony_ci{ 72262306a36Sopenharmony_ci writel(PCPPMU_INTCLRMASK, xgene_pmu->pcppmu_csr + PCPPMU_INTMASK_REG); 72362306a36Sopenharmony_ci} 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_cistatic inline void xgene_pmu_v3_unmask_int(struct xgene_pmu *xgene_pmu) 72662306a36Sopenharmony_ci{ 72762306a36Sopenharmony_ci writel(PCPPMU_V3_INTCLRMASK, 72862306a36Sopenharmony_ci xgene_pmu->pcppmu_csr + PCPPMU_INTMASK_REG); 72962306a36Sopenharmony_ci} 73062306a36Sopenharmony_ci 73162306a36Sopenharmony_cistatic inline u64 xgene_pmu_read_counter32(struct xgene_pmu_dev *pmu_dev, 73262306a36Sopenharmony_ci int idx) 73362306a36Sopenharmony_ci{ 73462306a36Sopenharmony_ci return readl(pmu_dev->inf->csr + PMU_PMEVCNTR0 + (4 * idx)); 73562306a36Sopenharmony_ci} 73662306a36Sopenharmony_ci 73762306a36Sopenharmony_cistatic inline u64 xgene_pmu_read_counter64(struct xgene_pmu_dev *pmu_dev, 73862306a36Sopenharmony_ci int idx) 73962306a36Sopenharmony_ci{ 74062306a36Sopenharmony_ci u32 lo, hi; 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci /* 74362306a36Sopenharmony_ci * v3 has 64-bit counter registers composed by 2 32-bit registers 74462306a36Sopenharmony_ci * This can be a problem if the counter increases and carries 74562306a36Sopenharmony_ci * out of bit [31] between 2 reads. The extra reads would help 74662306a36Sopenharmony_ci * to prevent this issue. 74762306a36Sopenharmony_ci */ 74862306a36Sopenharmony_ci do { 74962306a36Sopenharmony_ci hi = xgene_pmu_read_counter32(pmu_dev, 2 * idx + 1); 75062306a36Sopenharmony_ci lo = xgene_pmu_read_counter32(pmu_dev, 2 * idx); 75162306a36Sopenharmony_ci } while (hi != xgene_pmu_read_counter32(pmu_dev, 2 * idx + 1)); 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_ci return (((u64)hi << 32) | lo); 75462306a36Sopenharmony_ci} 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_cistatic inline void 75762306a36Sopenharmony_cixgene_pmu_write_counter32(struct xgene_pmu_dev *pmu_dev, int idx, u64 val) 75862306a36Sopenharmony_ci{ 75962306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMEVCNTR0 + (4 * idx)); 76062306a36Sopenharmony_ci} 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_cistatic inline void 76362306a36Sopenharmony_cixgene_pmu_write_counter64(struct xgene_pmu_dev *pmu_dev, int idx, u64 val) 76462306a36Sopenharmony_ci{ 76562306a36Sopenharmony_ci u32 cnt_lo, cnt_hi; 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_ci cnt_hi = upper_32_bits(val); 76862306a36Sopenharmony_ci cnt_lo = lower_32_bits(val); 76962306a36Sopenharmony_ci 77062306a36Sopenharmony_ci /* v3 has 64-bit counter registers composed by 2 32-bit registers */ 77162306a36Sopenharmony_ci xgene_pmu_write_counter32(pmu_dev, 2 * idx, cnt_lo); 77262306a36Sopenharmony_ci xgene_pmu_write_counter32(pmu_dev, 2 * idx + 1, cnt_hi); 77362306a36Sopenharmony_ci} 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_cistatic inline void 77662306a36Sopenharmony_cixgene_pmu_write_evttype(struct xgene_pmu_dev *pmu_dev, int idx, u32 val) 77762306a36Sopenharmony_ci{ 77862306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMEVTYPER0 + (4 * idx)); 77962306a36Sopenharmony_ci} 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_cistatic inline void 78262306a36Sopenharmony_cixgene_pmu_write_agentmsk(struct xgene_pmu_dev *pmu_dev, u32 val) 78362306a36Sopenharmony_ci{ 78462306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMAMR0); 78562306a36Sopenharmony_ci} 78662306a36Sopenharmony_ci 78762306a36Sopenharmony_cistatic inline void 78862306a36Sopenharmony_cixgene_pmu_v3_write_agentmsk(struct xgene_pmu_dev *pmu_dev, u32 val) { } 78962306a36Sopenharmony_ci 79062306a36Sopenharmony_cistatic inline void 79162306a36Sopenharmony_cixgene_pmu_write_agent1msk(struct xgene_pmu_dev *pmu_dev, u32 val) 79262306a36Sopenharmony_ci{ 79362306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMAMR1); 79462306a36Sopenharmony_ci} 79562306a36Sopenharmony_ci 79662306a36Sopenharmony_cistatic inline void 79762306a36Sopenharmony_cixgene_pmu_v3_write_agent1msk(struct xgene_pmu_dev *pmu_dev, u32 val) { } 79862306a36Sopenharmony_ci 79962306a36Sopenharmony_cistatic inline void 80062306a36Sopenharmony_cixgene_pmu_enable_counter(struct xgene_pmu_dev *pmu_dev, int idx) 80162306a36Sopenharmony_ci{ 80262306a36Sopenharmony_ci u32 val; 80362306a36Sopenharmony_ci 80462306a36Sopenharmony_ci val = readl(pmu_dev->inf->csr + PMU_PMCNTENSET); 80562306a36Sopenharmony_ci val |= 1 << idx; 80662306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMCNTENSET); 80762306a36Sopenharmony_ci} 80862306a36Sopenharmony_ci 80962306a36Sopenharmony_cistatic inline void 81062306a36Sopenharmony_cixgene_pmu_disable_counter(struct xgene_pmu_dev *pmu_dev, int idx) 81162306a36Sopenharmony_ci{ 81262306a36Sopenharmony_ci u32 val; 81362306a36Sopenharmony_ci 81462306a36Sopenharmony_ci val = readl(pmu_dev->inf->csr + PMU_PMCNTENCLR); 81562306a36Sopenharmony_ci val |= 1 << idx; 81662306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMCNTENCLR); 81762306a36Sopenharmony_ci} 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_cistatic inline void 82062306a36Sopenharmony_cixgene_pmu_enable_counter_int(struct xgene_pmu_dev *pmu_dev, int idx) 82162306a36Sopenharmony_ci{ 82262306a36Sopenharmony_ci u32 val; 82362306a36Sopenharmony_ci 82462306a36Sopenharmony_ci val = readl(pmu_dev->inf->csr + PMU_PMINTENSET); 82562306a36Sopenharmony_ci val |= 1 << idx; 82662306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMINTENSET); 82762306a36Sopenharmony_ci} 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_cistatic inline void 83062306a36Sopenharmony_cixgene_pmu_disable_counter_int(struct xgene_pmu_dev *pmu_dev, int idx) 83162306a36Sopenharmony_ci{ 83262306a36Sopenharmony_ci u32 val; 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci val = readl(pmu_dev->inf->csr + PMU_PMINTENCLR); 83562306a36Sopenharmony_ci val |= 1 << idx; 83662306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMINTENCLR); 83762306a36Sopenharmony_ci} 83862306a36Sopenharmony_ci 83962306a36Sopenharmony_cistatic inline void xgene_pmu_reset_counters(struct xgene_pmu_dev *pmu_dev) 84062306a36Sopenharmony_ci{ 84162306a36Sopenharmony_ci u32 val; 84262306a36Sopenharmony_ci 84362306a36Sopenharmony_ci val = readl(pmu_dev->inf->csr + PMU_PMCR); 84462306a36Sopenharmony_ci val |= PMU_PMCR_P; 84562306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMCR); 84662306a36Sopenharmony_ci} 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_cistatic inline void xgene_pmu_start_counters(struct xgene_pmu_dev *pmu_dev) 84962306a36Sopenharmony_ci{ 85062306a36Sopenharmony_ci u32 val; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci val = readl(pmu_dev->inf->csr + PMU_PMCR); 85362306a36Sopenharmony_ci val |= PMU_PMCR_E; 85462306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMCR); 85562306a36Sopenharmony_ci} 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_cistatic inline void xgene_pmu_stop_counters(struct xgene_pmu_dev *pmu_dev) 85862306a36Sopenharmony_ci{ 85962306a36Sopenharmony_ci u32 val; 86062306a36Sopenharmony_ci 86162306a36Sopenharmony_ci val = readl(pmu_dev->inf->csr + PMU_PMCR); 86262306a36Sopenharmony_ci val &= ~PMU_PMCR_E; 86362306a36Sopenharmony_ci writel(val, pmu_dev->inf->csr + PMU_PMCR); 86462306a36Sopenharmony_ci} 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_cistatic void xgene_perf_pmu_enable(struct pmu *pmu) 86762306a36Sopenharmony_ci{ 86862306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(pmu); 86962306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = pmu_dev->parent; 87062306a36Sopenharmony_ci bool enabled = !bitmap_empty(pmu_dev->cntr_assign_mask, 87162306a36Sopenharmony_ci pmu_dev->max_counters); 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci if (!enabled) 87462306a36Sopenharmony_ci return; 87562306a36Sopenharmony_ci 87662306a36Sopenharmony_ci xgene_pmu->ops->start_counters(pmu_dev); 87762306a36Sopenharmony_ci} 87862306a36Sopenharmony_ci 87962306a36Sopenharmony_cistatic void xgene_perf_pmu_disable(struct pmu *pmu) 88062306a36Sopenharmony_ci{ 88162306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(pmu); 88262306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = pmu_dev->parent; 88362306a36Sopenharmony_ci 88462306a36Sopenharmony_ci xgene_pmu->ops->stop_counters(pmu_dev); 88562306a36Sopenharmony_ci} 88662306a36Sopenharmony_ci 88762306a36Sopenharmony_cistatic int xgene_perf_event_init(struct perf_event *event) 88862306a36Sopenharmony_ci{ 88962306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu); 89062306a36Sopenharmony_ci struct hw_perf_event *hw = &event->hw; 89162306a36Sopenharmony_ci struct perf_event *sibling; 89262306a36Sopenharmony_ci 89362306a36Sopenharmony_ci /* Test the event attr type check for PMU enumeration */ 89462306a36Sopenharmony_ci if (event->attr.type != event->pmu->type) 89562306a36Sopenharmony_ci return -ENOENT; 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_ci /* 89862306a36Sopenharmony_ci * SOC PMU counters are shared across all cores. 89962306a36Sopenharmony_ci * Therefore, it does not support per-process mode. 90062306a36Sopenharmony_ci * Also, it does not support event sampling mode. 90162306a36Sopenharmony_ci */ 90262306a36Sopenharmony_ci if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK) 90362306a36Sopenharmony_ci return -EINVAL; 90462306a36Sopenharmony_ci 90562306a36Sopenharmony_ci if (event->cpu < 0) 90662306a36Sopenharmony_ci return -EINVAL; 90762306a36Sopenharmony_ci /* 90862306a36Sopenharmony_ci * Many perf core operations (eg. events rotation) operate on a 90962306a36Sopenharmony_ci * single CPU context. This is obvious for CPU PMUs, where one 91062306a36Sopenharmony_ci * expects the same sets of events being observed on all CPUs, 91162306a36Sopenharmony_ci * but can lead to issues for off-core PMUs, where each 91262306a36Sopenharmony_ci * event could be theoretically assigned to a different CPU. To 91362306a36Sopenharmony_ci * mitigate this, we enforce CPU assignment to one, selected 91462306a36Sopenharmony_ci * processor (the one described in the "cpumask" attribute). 91562306a36Sopenharmony_ci */ 91662306a36Sopenharmony_ci event->cpu = cpumask_first(&pmu_dev->parent->cpu); 91762306a36Sopenharmony_ci 91862306a36Sopenharmony_ci hw->config = event->attr.config; 91962306a36Sopenharmony_ci /* 92062306a36Sopenharmony_ci * Each bit of the config1 field represents an agent from which the 92162306a36Sopenharmony_ci * request of the event come. The event is counted only if it's caused 92262306a36Sopenharmony_ci * by a request of an agent has the bit cleared. 92362306a36Sopenharmony_ci * By default, the event is counted for all agents. 92462306a36Sopenharmony_ci */ 92562306a36Sopenharmony_ci hw->config_base = event->attr.config1; 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_ci /* 92862306a36Sopenharmony_ci * We must NOT create groups containing mixed PMUs, although software 92962306a36Sopenharmony_ci * events are acceptable 93062306a36Sopenharmony_ci */ 93162306a36Sopenharmony_ci if (event->group_leader->pmu != event->pmu && 93262306a36Sopenharmony_ci !is_software_event(event->group_leader)) 93362306a36Sopenharmony_ci return -EINVAL; 93462306a36Sopenharmony_ci 93562306a36Sopenharmony_ci for_each_sibling_event(sibling, event->group_leader) { 93662306a36Sopenharmony_ci if (sibling->pmu != event->pmu && 93762306a36Sopenharmony_ci !is_software_event(sibling)) 93862306a36Sopenharmony_ci return -EINVAL; 93962306a36Sopenharmony_ci } 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_ci return 0; 94262306a36Sopenharmony_ci} 94362306a36Sopenharmony_ci 94462306a36Sopenharmony_cistatic void xgene_perf_enable_event(struct perf_event *event) 94562306a36Sopenharmony_ci{ 94662306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu); 94762306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = pmu_dev->parent; 94862306a36Sopenharmony_ci 94962306a36Sopenharmony_ci xgene_pmu->ops->write_evttype(pmu_dev, GET_CNTR(event), 95062306a36Sopenharmony_ci GET_EVENTID(event)); 95162306a36Sopenharmony_ci xgene_pmu->ops->write_agentmsk(pmu_dev, ~((u32)GET_AGENTID(event))); 95262306a36Sopenharmony_ci if (pmu_dev->inf->type == PMU_TYPE_IOB) 95362306a36Sopenharmony_ci xgene_pmu->ops->write_agent1msk(pmu_dev, 95462306a36Sopenharmony_ci ~((u32)GET_AGENT1ID(event))); 95562306a36Sopenharmony_ci 95662306a36Sopenharmony_ci xgene_pmu->ops->enable_counter(pmu_dev, GET_CNTR(event)); 95762306a36Sopenharmony_ci xgene_pmu->ops->enable_counter_int(pmu_dev, GET_CNTR(event)); 95862306a36Sopenharmony_ci} 95962306a36Sopenharmony_ci 96062306a36Sopenharmony_cistatic void xgene_perf_disable_event(struct perf_event *event) 96162306a36Sopenharmony_ci{ 96262306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu); 96362306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = pmu_dev->parent; 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_ci xgene_pmu->ops->disable_counter(pmu_dev, GET_CNTR(event)); 96662306a36Sopenharmony_ci xgene_pmu->ops->disable_counter_int(pmu_dev, GET_CNTR(event)); 96762306a36Sopenharmony_ci} 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_cistatic void xgene_perf_event_set_period(struct perf_event *event) 97062306a36Sopenharmony_ci{ 97162306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu); 97262306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = pmu_dev->parent; 97362306a36Sopenharmony_ci struct hw_perf_event *hw = &event->hw; 97462306a36Sopenharmony_ci /* 97562306a36Sopenharmony_ci * For 32 bit counter, it has a period of 2^32. To account for the 97662306a36Sopenharmony_ci * possibility of extreme interrupt latency we program for a period of 97762306a36Sopenharmony_ci * half that. Hopefully, we can handle the interrupt before another 2^31 97862306a36Sopenharmony_ci * events occur and the counter overtakes its previous value. 97962306a36Sopenharmony_ci * For 64 bit counter, we don't expect it overflow. 98062306a36Sopenharmony_ci */ 98162306a36Sopenharmony_ci u64 val = 1ULL << 31; 98262306a36Sopenharmony_ci 98362306a36Sopenharmony_ci local64_set(&hw->prev_count, val); 98462306a36Sopenharmony_ci xgene_pmu->ops->write_counter(pmu_dev, hw->idx, val); 98562306a36Sopenharmony_ci} 98662306a36Sopenharmony_ci 98762306a36Sopenharmony_cistatic void xgene_perf_event_update(struct perf_event *event) 98862306a36Sopenharmony_ci{ 98962306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu); 99062306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = pmu_dev->parent; 99162306a36Sopenharmony_ci struct hw_perf_event *hw = &event->hw; 99262306a36Sopenharmony_ci u64 delta, prev_raw_count, new_raw_count; 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_ciagain: 99562306a36Sopenharmony_ci prev_raw_count = local64_read(&hw->prev_count); 99662306a36Sopenharmony_ci new_raw_count = xgene_pmu->ops->read_counter(pmu_dev, GET_CNTR(event)); 99762306a36Sopenharmony_ci 99862306a36Sopenharmony_ci if (local64_cmpxchg(&hw->prev_count, prev_raw_count, 99962306a36Sopenharmony_ci new_raw_count) != prev_raw_count) 100062306a36Sopenharmony_ci goto again; 100162306a36Sopenharmony_ci 100262306a36Sopenharmony_ci delta = (new_raw_count - prev_raw_count) & pmu_dev->max_period; 100362306a36Sopenharmony_ci 100462306a36Sopenharmony_ci local64_add(delta, &event->count); 100562306a36Sopenharmony_ci} 100662306a36Sopenharmony_ci 100762306a36Sopenharmony_cistatic void xgene_perf_read(struct perf_event *event) 100862306a36Sopenharmony_ci{ 100962306a36Sopenharmony_ci xgene_perf_event_update(event); 101062306a36Sopenharmony_ci} 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_cistatic void xgene_perf_start(struct perf_event *event, int flags) 101362306a36Sopenharmony_ci{ 101462306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu); 101562306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = pmu_dev->parent; 101662306a36Sopenharmony_ci struct hw_perf_event *hw = &event->hw; 101762306a36Sopenharmony_ci 101862306a36Sopenharmony_ci if (WARN_ON_ONCE(!(hw->state & PERF_HES_STOPPED))) 101962306a36Sopenharmony_ci return; 102062306a36Sopenharmony_ci 102162306a36Sopenharmony_ci WARN_ON_ONCE(!(hw->state & PERF_HES_UPTODATE)); 102262306a36Sopenharmony_ci hw->state = 0; 102362306a36Sopenharmony_ci 102462306a36Sopenharmony_ci xgene_perf_event_set_period(event); 102562306a36Sopenharmony_ci 102662306a36Sopenharmony_ci if (flags & PERF_EF_RELOAD) { 102762306a36Sopenharmony_ci u64 prev_raw_count = local64_read(&hw->prev_count); 102862306a36Sopenharmony_ci 102962306a36Sopenharmony_ci xgene_pmu->ops->write_counter(pmu_dev, GET_CNTR(event), 103062306a36Sopenharmony_ci prev_raw_count); 103162306a36Sopenharmony_ci } 103262306a36Sopenharmony_ci 103362306a36Sopenharmony_ci xgene_perf_enable_event(event); 103462306a36Sopenharmony_ci perf_event_update_userpage(event); 103562306a36Sopenharmony_ci} 103662306a36Sopenharmony_ci 103762306a36Sopenharmony_cistatic void xgene_perf_stop(struct perf_event *event, int flags) 103862306a36Sopenharmony_ci{ 103962306a36Sopenharmony_ci struct hw_perf_event *hw = &event->hw; 104062306a36Sopenharmony_ci 104162306a36Sopenharmony_ci if (hw->state & PERF_HES_UPTODATE) 104262306a36Sopenharmony_ci return; 104362306a36Sopenharmony_ci 104462306a36Sopenharmony_ci xgene_perf_disable_event(event); 104562306a36Sopenharmony_ci WARN_ON_ONCE(hw->state & PERF_HES_STOPPED); 104662306a36Sopenharmony_ci hw->state |= PERF_HES_STOPPED; 104762306a36Sopenharmony_ci 104862306a36Sopenharmony_ci if (hw->state & PERF_HES_UPTODATE) 104962306a36Sopenharmony_ci return; 105062306a36Sopenharmony_ci 105162306a36Sopenharmony_ci xgene_perf_read(event); 105262306a36Sopenharmony_ci hw->state |= PERF_HES_UPTODATE; 105362306a36Sopenharmony_ci} 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_cistatic int xgene_perf_add(struct perf_event *event, int flags) 105662306a36Sopenharmony_ci{ 105762306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu); 105862306a36Sopenharmony_ci struct hw_perf_event *hw = &event->hw; 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ci hw->state = PERF_HES_UPTODATE | PERF_HES_STOPPED; 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_ci /* Allocate an event counter */ 106362306a36Sopenharmony_ci hw->idx = get_next_avail_cntr(pmu_dev); 106462306a36Sopenharmony_ci if (hw->idx < 0) 106562306a36Sopenharmony_ci return -EAGAIN; 106662306a36Sopenharmony_ci 106762306a36Sopenharmony_ci /* Update counter event pointer for Interrupt handler */ 106862306a36Sopenharmony_ci pmu_dev->pmu_counter_event[hw->idx] = event; 106962306a36Sopenharmony_ci 107062306a36Sopenharmony_ci if (flags & PERF_EF_START) 107162306a36Sopenharmony_ci xgene_perf_start(event, PERF_EF_RELOAD); 107262306a36Sopenharmony_ci 107362306a36Sopenharmony_ci return 0; 107462306a36Sopenharmony_ci} 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_cistatic void xgene_perf_del(struct perf_event *event, int flags) 107762306a36Sopenharmony_ci{ 107862306a36Sopenharmony_ci struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu); 107962306a36Sopenharmony_ci struct hw_perf_event *hw = &event->hw; 108062306a36Sopenharmony_ci 108162306a36Sopenharmony_ci xgene_perf_stop(event, PERF_EF_UPDATE); 108262306a36Sopenharmony_ci 108362306a36Sopenharmony_ci /* clear the assigned counter */ 108462306a36Sopenharmony_ci clear_avail_cntr(pmu_dev, GET_CNTR(event)); 108562306a36Sopenharmony_ci 108662306a36Sopenharmony_ci perf_event_update_userpage(event); 108762306a36Sopenharmony_ci pmu_dev->pmu_counter_event[hw->idx] = NULL; 108862306a36Sopenharmony_ci} 108962306a36Sopenharmony_ci 109062306a36Sopenharmony_cistatic int xgene_init_perf(struct xgene_pmu_dev *pmu_dev, char *name) 109162306a36Sopenharmony_ci{ 109262306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu; 109362306a36Sopenharmony_ci 109462306a36Sopenharmony_ci if (pmu_dev->parent->version == PCP_PMU_V3) 109562306a36Sopenharmony_ci pmu_dev->max_period = PMU_V3_CNT_MAX_PERIOD; 109662306a36Sopenharmony_ci else 109762306a36Sopenharmony_ci pmu_dev->max_period = PMU_CNT_MAX_PERIOD; 109862306a36Sopenharmony_ci /* First version PMU supports only single event counter */ 109962306a36Sopenharmony_ci xgene_pmu = pmu_dev->parent; 110062306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V1) 110162306a36Sopenharmony_ci pmu_dev->max_counters = 1; 110262306a36Sopenharmony_ci else 110362306a36Sopenharmony_ci pmu_dev->max_counters = PMU_MAX_COUNTERS; 110462306a36Sopenharmony_ci 110562306a36Sopenharmony_ci /* Perf driver registration */ 110662306a36Sopenharmony_ci pmu_dev->pmu = (struct pmu) { 110762306a36Sopenharmony_ci .attr_groups = pmu_dev->attr_groups, 110862306a36Sopenharmony_ci .task_ctx_nr = perf_invalid_context, 110962306a36Sopenharmony_ci .pmu_enable = xgene_perf_pmu_enable, 111062306a36Sopenharmony_ci .pmu_disable = xgene_perf_pmu_disable, 111162306a36Sopenharmony_ci .event_init = xgene_perf_event_init, 111262306a36Sopenharmony_ci .add = xgene_perf_add, 111362306a36Sopenharmony_ci .del = xgene_perf_del, 111462306a36Sopenharmony_ci .start = xgene_perf_start, 111562306a36Sopenharmony_ci .stop = xgene_perf_stop, 111662306a36Sopenharmony_ci .read = xgene_perf_read, 111762306a36Sopenharmony_ci .capabilities = PERF_PMU_CAP_NO_EXCLUDE, 111862306a36Sopenharmony_ci }; 111962306a36Sopenharmony_ci 112062306a36Sopenharmony_ci /* Hardware counter init */ 112162306a36Sopenharmony_ci xgene_pmu->ops->stop_counters(pmu_dev); 112262306a36Sopenharmony_ci xgene_pmu->ops->reset_counters(pmu_dev); 112362306a36Sopenharmony_ci 112462306a36Sopenharmony_ci return perf_pmu_register(&pmu_dev->pmu, name, -1); 112562306a36Sopenharmony_ci} 112662306a36Sopenharmony_ci 112762306a36Sopenharmony_cistatic int 112862306a36Sopenharmony_cixgene_pmu_dev_add(struct xgene_pmu *xgene_pmu, struct xgene_pmu_dev_ctx *ctx) 112962306a36Sopenharmony_ci{ 113062306a36Sopenharmony_ci struct device *dev = xgene_pmu->dev; 113162306a36Sopenharmony_ci struct xgene_pmu_dev *pmu; 113262306a36Sopenharmony_ci 113362306a36Sopenharmony_ci pmu = devm_kzalloc(dev, sizeof(*pmu), GFP_KERNEL); 113462306a36Sopenharmony_ci if (!pmu) 113562306a36Sopenharmony_ci return -ENOMEM; 113662306a36Sopenharmony_ci pmu->parent = xgene_pmu; 113762306a36Sopenharmony_ci pmu->inf = &ctx->inf; 113862306a36Sopenharmony_ci ctx->pmu_dev = pmu; 113962306a36Sopenharmony_ci 114062306a36Sopenharmony_ci switch (pmu->inf->type) { 114162306a36Sopenharmony_ci case PMU_TYPE_L3C: 114262306a36Sopenharmony_ci if (!(xgene_pmu->l3c_active_mask & pmu->inf->enable_mask)) 114362306a36Sopenharmony_ci return -ENODEV; 114462306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V3) 114562306a36Sopenharmony_ci pmu->attr_groups = l3c_pmu_v3_attr_groups; 114662306a36Sopenharmony_ci else 114762306a36Sopenharmony_ci pmu->attr_groups = l3c_pmu_attr_groups; 114862306a36Sopenharmony_ci break; 114962306a36Sopenharmony_ci case PMU_TYPE_IOB: 115062306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V3) 115162306a36Sopenharmony_ci pmu->attr_groups = iob_fast_pmu_v3_attr_groups; 115262306a36Sopenharmony_ci else 115362306a36Sopenharmony_ci pmu->attr_groups = iob_pmu_attr_groups; 115462306a36Sopenharmony_ci break; 115562306a36Sopenharmony_ci case PMU_TYPE_IOB_SLOW: 115662306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V3) 115762306a36Sopenharmony_ci pmu->attr_groups = iob_slow_pmu_v3_attr_groups; 115862306a36Sopenharmony_ci break; 115962306a36Sopenharmony_ci case PMU_TYPE_MCB: 116062306a36Sopenharmony_ci if (!(xgene_pmu->mcb_active_mask & pmu->inf->enable_mask)) 116162306a36Sopenharmony_ci return -ENODEV; 116262306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V3) 116362306a36Sopenharmony_ci pmu->attr_groups = mcb_pmu_v3_attr_groups; 116462306a36Sopenharmony_ci else 116562306a36Sopenharmony_ci pmu->attr_groups = mcb_pmu_attr_groups; 116662306a36Sopenharmony_ci break; 116762306a36Sopenharmony_ci case PMU_TYPE_MC: 116862306a36Sopenharmony_ci if (!(xgene_pmu->mc_active_mask & pmu->inf->enable_mask)) 116962306a36Sopenharmony_ci return -ENODEV; 117062306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V3) 117162306a36Sopenharmony_ci pmu->attr_groups = mc_pmu_v3_attr_groups; 117262306a36Sopenharmony_ci else 117362306a36Sopenharmony_ci pmu->attr_groups = mc_pmu_attr_groups; 117462306a36Sopenharmony_ci break; 117562306a36Sopenharmony_ci default: 117662306a36Sopenharmony_ci return -EINVAL; 117762306a36Sopenharmony_ci } 117862306a36Sopenharmony_ci 117962306a36Sopenharmony_ci if (xgene_init_perf(pmu, ctx->name)) { 118062306a36Sopenharmony_ci dev_err(dev, "%s PMU: Failed to init perf driver\n", ctx->name); 118162306a36Sopenharmony_ci return -ENODEV; 118262306a36Sopenharmony_ci } 118362306a36Sopenharmony_ci 118462306a36Sopenharmony_ci dev_info(dev, "%s PMU registered\n", ctx->name); 118562306a36Sopenharmony_ci 118662306a36Sopenharmony_ci return 0; 118762306a36Sopenharmony_ci} 118862306a36Sopenharmony_ci 118962306a36Sopenharmony_cistatic void _xgene_pmu_isr(int irq, struct xgene_pmu_dev *pmu_dev) 119062306a36Sopenharmony_ci{ 119162306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = pmu_dev->parent; 119262306a36Sopenharmony_ci void __iomem *csr = pmu_dev->inf->csr; 119362306a36Sopenharmony_ci u32 pmovsr; 119462306a36Sopenharmony_ci int idx; 119562306a36Sopenharmony_ci 119662306a36Sopenharmony_ci xgene_pmu->ops->stop_counters(pmu_dev); 119762306a36Sopenharmony_ci 119862306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V3) 119962306a36Sopenharmony_ci pmovsr = readl(csr + PMU_PMOVSSET) & PMU_OVERFLOW_MASK; 120062306a36Sopenharmony_ci else 120162306a36Sopenharmony_ci pmovsr = readl(csr + PMU_PMOVSR) & PMU_OVERFLOW_MASK; 120262306a36Sopenharmony_ci 120362306a36Sopenharmony_ci if (!pmovsr) 120462306a36Sopenharmony_ci goto out; 120562306a36Sopenharmony_ci 120662306a36Sopenharmony_ci /* Clear interrupt flag */ 120762306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V1) 120862306a36Sopenharmony_ci writel(0x0, csr + PMU_PMOVSR); 120962306a36Sopenharmony_ci else if (xgene_pmu->version == PCP_PMU_V2) 121062306a36Sopenharmony_ci writel(pmovsr, csr + PMU_PMOVSR); 121162306a36Sopenharmony_ci else 121262306a36Sopenharmony_ci writel(pmovsr, csr + PMU_PMOVSCLR); 121362306a36Sopenharmony_ci 121462306a36Sopenharmony_ci for (idx = 0; idx < PMU_MAX_COUNTERS; idx++) { 121562306a36Sopenharmony_ci struct perf_event *event = pmu_dev->pmu_counter_event[idx]; 121662306a36Sopenharmony_ci int overflowed = pmovsr & BIT(idx); 121762306a36Sopenharmony_ci 121862306a36Sopenharmony_ci /* Ignore if we don't have an event. */ 121962306a36Sopenharmony_ci if (!event || !overflowed) 122062306a36Sopenharmony_ci continue; 122162306a36Sopenharmony_ci xgene_perf_event_update(event); 122262306a36Sopenharmony_ci xgene_perf_event_set_period(event); 122362306a36Sopenharmony_ci } 122462306a36Sopenharmony_ci 122562306a36Sopenharmony_ciout: 122662306a36Sopenharmony_ci xgene_pmu->ops->start_counters(pmu_dev); 122762306a36Sopenharmony_ci} 122862306a36Sopenharmony_ci 122962306a36Sopenharmony_cistatic irqreturn_t xgene_pmu_isr(int irq, void *dev_id) 123062306a36Sopenharmony_ci{ 123162306a36Sopenharmony_ci u32 intr_mcu, intr_mcb, intr_l3c, intr_iob; 123262306a36Sopenharmony_ci struct xgene_pmu_dev_ctx *ctx; 123362306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = dev_id; 123462306a36Sopenharmony_ci u32 val; 123562306a36Sopenharmony_ci 123662306a36Sopenharmony_ci raw_spin_lock(&xgene_pmu->lock); 123762306a36Sopenharmony_ci 123862306a36Sopenharmony_ci /* Get Interrupt PMU source */ 123962306a36Sopenharmony_ci val = readl(xgene_pmu->pcppmu_csr + PCPPMU_INTSTATUS_REG); 124062306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V3) { 124162306a36Sopenharmony_ci intr_mcu = PCPPMU_V3_INT_MCU; 124262306a36Sopenharmony_ci intr_mcb = PCPPMU_V3_INT_MCB; 124362306a36Sopenharmony_ci intr_l3c = PCPPMU_V3_INT_L3C; 124462306a36Sopenharmony_ci intr_iob = PCPPMU_V3_INT_IOB; 124562306a36Sopenharmony_ci } else { 124662306a36Sopenharmony_ci intr_mcu = PCPPMU_INT_MCU; 124762306a36Sopenharmony_ci intr_mcb = PCPPMU_INT_MCB; 124862306a36Sopenharmony_ci intr_l3c = PCPPMU_INT_L3C; 124962306a36Sopenharmony_ci intr_iob = PCPPMU_INT_IOB; 125062306a36Sopenharmony_ci } 125162306a36Sopenharmony_ci if (val & intr_mcu) { 125262306a36Sopenharmony_ci list_for_each_entry(ctx, &xgene_pmu->mcpmus, next) { 125362306a36Sopenharmony_ci _xgene_pmu_isr(irq, ctx->pmu_dev); 125462306a36Sopenharmony_ci } 125562306a36Sopenharmony_ci } 125662306a36Sopenharmony_ci if (val & intr_mcb) { 125762306a36Sopenharmony_ci list_for_each_entry(ctx, &xgene_pmu->mcbpmus, next) { 125862306a36Sopenharmony_ci _xgene_pmu_isr(irq, ctx->pmu_dev); 125962306a36Sopenharmony_ci } 126062306a36Sopenharmony_ci } 126162306a36Sopenharmony_ci if (val & intr_l3c) { 126262306a36Sopenharmony_ci list_for_each_entry(ctx, &xgene_pmu->l3cpmus, next) { 126362306a36Sopenharmony_ci _xgene_pmu_isr(irq, ctx->pmu_dev); 126462306a36Sopenharmony_ci } 126562306a36Sopenharmony_ci } 126662306a36Sopenharmony_ci if (val & intr_iob) { 126762306a36Sopenharmony_ci list_for_each_entry(ctx, &xgene_pmu->iobpmus, next) { 126862306a36Sopenharmony_ci _xgene_pmu_isr(irq, ctx->pmu_dev); 126962306a36Sopenharmony_ci } 127062306a36Sopenharmony_ci } 127162306a36Sopenharmony_ci 127262306a36Sopenharmony_ci raw_spin_unlock(&xgene_pmu->lock); 127362306a36Sopenharmony_ci 127462306a36Sopenharmony_ci return IRQ_HANDLED; 127562306a36Sopenharmony_ci} 127662306a36Sopenharmony_ci 127762306a36Sopenharmony_cistatic int acpi_pmu_probe_active_mcb_mcu_l3c(struct xgene_pmu *xgene_pmu, 127862306a36Sopenharmony_ci struct platform_device *pdev) 127962306a36Sopenharmony_ci{ 128062306a36Sopenharmony_ci void __iomem *csw_csr, *mcba_csr, *mcbb_csr; 128162306a36Sopenharmony_ci unsigned int reg; 128262306a36Sopenharmony_ci 128362306a36Sopenharmony_ci csw_csr = devm_platform_ioremap_resource(pdev, 1); 128462306a36Sopenharmony_ci if (IS_ERR(csw_csr)) { 128562306a36Sopenharmony_ci dev_err(&pdev->dev, "ioremap failed for CSW CSR resource\n"); 128662306a36Sopenharmony_ci return PTR_ERR(csw_csr); 128762306a36Sopenharmony_ci } 128862306a36Sopenharmony_ci 128962306a36Sopenharmony_ci mcba_csr = devm_platform_ioremap_resource(pdev, 2); 129062306a36Sopenharmony_ci if (IS_ERR(mcba_csr)) { 129162306a36Sopenharmony_ci dev_err(&pdev->dev, "ioremap failed for MCBA CSR resource\n"); 129262306a36Sopenharmony_ci return PTR_ERR(mcba_csr); 129362306a36Sopenharmony_ci } 129462306a36Sopenharmony_ci 129562306a36Sopenharmony_ci mcbb_csr = devm_platform_ioremap_resource(pdev, 3); 129662306a36Sopenharmony_ci if (IS_ERR(mcbb_csr)) { 129762306a36Sopenharmony_ci dev_err(&pdev->dev, "ioremap failed for MCBB CSR resource\n"); 129862306a36Sopenharmony_ci return PTR_ERR(mcbb_csr); 129962306a36Sopenharmony_ci } 130062306a36Sopenharmony_ci 130162306a36Sopenharmony_ci xgene_pmu->l3c_active_mask = 0x1; 130262306a36Sopenharmony_ci 130362306a36Sopenharmony_ci reg = readl(csw_csr + CSW_CSWCR); 130462306a36Sopenharmony_ci if (reg & CSW_CSWCR_DUALMCB_MASK) { 130562306a36Sopenharmony_ci /* Dual MCB active */ 130662306a36Sopenharmony_ci xgene_pmu->mcb_active_mask = 0x3; 130762306a36Sopenharmony_ci /* Probe all active MC(s) */ 130862306a36Sopenharmony_ci reg = readl(mcbb_csr + CSW_CSWCR); 130962306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 131062306a36Sopenharmony_ci (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0xF : 0x5; 131162306a36Sopenharmony_ci } else { 131262306a36Sopenharmony_ci /* Single MCB active */ 131362306a36Sopenharmony_ci xgene_pmu->mcb_active_mask = 0x1; 131462306a36Sopenharmony_ci /* Probe all active MC(s) */ 131562306a36Sopenharmony_ci reg = readl(mcba_csr + CSW_CSWCR); 131662306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 131762306a36Sopenharmony_ci (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0x3 : 0x1; 131862306a36Sopenharmony_ci } 131962306a36Sopenharmony_ci 132062306a36Sopenharmony_ci return 0; 132162306a36Sopenharmony_ci} 132262306a36Sopenharmony_ci 132362306a36Sopenharmony_cistatic int acpi_pmu_v3_probe_active_mcb_mcu_l3c(struct xgene_pmu *xgene_pmu, 132462306a36Sopenharmony_ci struct platform_device *pdev) 132562306a36Sopenharmony_ci{ 132662306a36Sopenharmony_ci void __iomem *csw_csr; 132762306a36Sopenharmony_ci unsigned int reg; 132862306a36Sopenharmony_ci u32 mcb0routing; 132962306a36Sopenharmony_ci u32 mcb1routing; 133062306a36Sopenharmony_ci 133162306a36Sopenharmony_ci csw_csr = devm_platform_ioremap_resource(pdev, 1); 133262306a36Sopenharmony_ci if (IS_ERR(csw_csr)) { 133362306a36Sopenharmony_ci dev_err(&pdev->dev, "ioremap failed for CSW CSR resource\n"); 133462306a36Sopenharmony_ci return PTR_ERR(csw_csr); 133562306a36Sopenharmony_ci } 133662306a36Sopenharmony_ci 133762306a36Sopenharmony_ci reg = readl(csw_csr + CSW_CSWCR); 133862306a36Sopenharmony_ci mcb0routing = CSW_CSWCR_MCB0_ROUTING(reg); 133962306a36Sopenharmony_ci mcb1routing = CSW_CSWCR_MCB1_ROUTING(reg); 134062306a36Sopenharmony_ci if (reg & CSW_CSWCR_DUALMCB_MASK) { 134162306a36Sopenharmony_ci /* Dual MCB active */ 134262306a36Sopenharmony_ci xgene_pmu->mcb_active_mask = 0x3; 134362306a36Sopenharmony_ci /* Probe all active L3C(s), maximum is 8 */ 134462306a36Sopenharmony_ci xgene_pmu->l3c_active_mask = 0xFF; 134562306a36Sopenharmony_ci /* Probe all active MC(s), maximum is 8 */ 134662306a36Sopenharmony_ci if ((mcb0routing == 0x2) && (mcb1routing == 0x2)) 134762306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 0xFF; 134862306a36Sopenharmony_ci else if ((mcb0routing == 0x1) && (mcb1routing == 0x1)) 134962306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 0x33; 135062306a36Sopenharmony_ci else 135162306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 0x11; 135262306a36Sopenharmony_ci } else { 135362306a36Sopenharmony_ci /* Single MCB active */ 135462306a36Sopenharmony_ci xgene_pmu->mcb_active_mask = 0x1; 135562306a36Sopenharmony_ci /* Probe all active L3C(s), maximum is 4 */ 135662306a36Sopenharmony_ci xgene_pmu->l3c_active_mask = 0x0F; 135762306a36Sopenharmony_ci /* Probe all active MC(s), maximum is 4 */ 135862306a36Sopenharmony_ci if (mcb0routing == 0x2) 135962306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 0x0F; 136062306a36Sopenharmony_ci else if (mcb0routing == 0x1) 136162306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 0x03; 136262306a36Sopenharmony_ci else 136362306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 0x01; 136462306a36Sopenharmony_ci } 136562306a36Sopenharmony_ci 136662306a36Sopenharmony_ci return 0; 136762306a36Sopenharmony_ci} 136862306a36Sopenharmony_ci 136962306a36Sopenharmony_cistatic int fdt_pmu_probe_active_mcb_mcu_l3c(struct xgene_pmu *xgene_pmu, 137062306a36Sopenharmony_ci struct platform_device *pdev) 137162306a36Sopenharmony_ci{ 137262306a36Sopenharmony_ci struct regmap *csw_map, *mcba_map, *mcbb_map; 137362306a36Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 137462306a36Sopenharmony_ci unsigned int reg; 137562306a36Sopenharmony_ci 137662306a36Sopenharmony_ci csw_map = syscon_regmap_lookup_by_phandle(np, "regmap-csw"); 137762306a36Sopenharmony_ci if (IS_ERR(csw_map)) { 137862306a36Sopenharmony_ci dev_err(&pdev->dev, "unable to get syscon regmap csw\n"); 137962306a36Sopenharmony_ci return PTR_ERR(csw_map); 138062306a36Sopenharmony_ci } 138162306a36Sopenharmony_ci 138262306a36Sopenharmony_ci mcba_map = syscon_regmap_lookup_by_phandle(np, "regmap-mcba"); 138362306a36Sopenharmony_ci if (IS_ERR(mcba_map)) { 138462306a36Sopenharmony_ci dev_err(&pdev->dev, "unable to get syscon regmap mcba\n"); 138562306a36Sopenharmony_ci return PTR_ERR(mcba_map); 138662306a36Sopenharmony_ci } 138762306a36Sopenharmony_ci 138862306a36Sopenharmony_ci mcbb_map = syscon_regmap_lookup_by_phandle(np, "regmap-mcbb"); 138962306a36Sopenharmony_ci if (IS_ERR(mcbb_map)) { 139062306a36Sopenharmony_ci dev_err(&pdev->dev, "unable to get syscon regmap mcbb\n"); 139162306a36Sopenharmony_ci return PTR_ERR(mcbb_map); 139262306a36Sopenharmony_ci } 139362306a36Sopenharmony_ci 139462306a36Sopenharmony_ci xgene_pmu->l3c_active_mask = 0x1; 139562306a36Sopenharmony_ci if (regmap_read(csw_map, CSW_CSWCR, ®)) 139662306a36Sopenharmony_ci return -EINVAL; 139762306a36Sopenharmony_ci 139862306a36Sopenharmony_ci if (reg & CSW_CSWCR_DUALMCB_MASK) { 139962306a36Sopenharmony_ci /* Dual MCB active */ 140062306a36Sopenharmony_ci xgene_pmu->mcb_active_mask = 0x3; 140162306a36Sopenharmony_ci /* Probe all active MC(s) */ 140262306a36Sopenharmony_ci if (regmap_read(mcbb_map, MCBADDRMR, ®)) 140362306a36Sopenharmony_ci return 0; 140462306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 140562306a36Sopenharmony_ci (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0xF : 0x5; 140662306a36Sopenharmony_ci } else { 140762306a36Sopenharmony_ci /* Single MCB active */ 140862306a36Sopenharmony_ci xgene_pmu->mcb_active_mask = 0x1; 140962306a36Sopenharmony_ci /* Probe all active MC(s) */ 141062306a36Sopenharmony_ci if (regmap_read(mcba_map, MCBADDRMR, ®)) 141162306a36Sopenharmony_ci return 0; 141262306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 141362306a36Sopenharmony_ci (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0x3 : 0x1; 141462306a36Sopenharmony_ci } 141562306a36Sopenharmony_ci 141662306a36Sopenharmony_ci return 0; 141762306a36Sopenharmony_ci} 141862306a36Sopenharmony_ci 141962306a36Sopenharmony_cistatic int xgene_pmu_probe_active_mcb_mcu_l3c(struct xgene_pmu *xgene_pmu, 142062306a36Sopenharmony_ci struct platform_device *pdev) 142162306a36Sopenharmony_ci{ 142262306a36Sopenharmony_ci if (has_acpi_companion(&pdev->dev)) { 142362306a36Sopenharmony_ci if (xgene_pmu->version == PCP_PMU_V3) 142462306a36Sopenharmony_ci return acpi_pmu_v3_probe_active_mcb_mcu_l3c(xgene_pmu, 142562306a36Sopenharmony_ci pdev); 142662306a36Sopenharmony_ci else 142762306a36Sopenharmony_ci return acpi_pmu_probe_active_mcb_mcu_l3c(xgene_pmu, 142862306a36Sopenharmony_ci pdev); 142962306a36Sopenharmony_ci } 143062306a36Sopenharmony_ci return fdt_pmu_probe_active_mcb_mcu_l3c(xgene_pmu, pdev); 143162306a36Sopenharmony_ci} 143262306a36Sopenharmony_ci 143362306a36Sopenharmony_cistatic char *xgene_pmu_dev_name(struct device *dev, u32 type, int id) 143462306a36Sopenharmony_ci{ 143562306a36Sopenharmony_ci switch (type) { 143662306a36Sopenharmony_ci case PMU_TYPE_L3C: 143762306a36Sopenharmony_ci return devm_kasprintf(dev, GFP_KERNEL, "l3c%d", id); 143862306a36Sopenharmony_ci case PMU_TYPE_IOB: 143962306a36Sopenharmony_ci return devm_kasprintf(dev, GFP_KERNEL, "iob%d", id); 144062306a36Sopenharmony_ci case PMU_TYPE_IOB_SLOW: 144162306a36Sopenharmony_ci return devm_kasprintf(dev, GFP_KERNEL, "iob_slow%d", id); 144262306a36Sopenharmony_ci case PMU_TYPE_MCB: 144362306a36Sopenharmony_ci return devm_kasprintf(dev, GFP_KERNEL, "mcb%d", id); 144462306a36Sopenharmony_ci case PMU_TYPE_MC: 144562306a36Sopenharmony_ci return devm_kasprintf(dev, GFP_KERNEL, "mc%d", id); 144662306a36Sopenharmony_ci default: 144762306a36Sopenharmony_ci return devm_kasprintf(dev, GFP_KERNEL, "unknown"); 144862306a36Sopenharmony_ci } 144962306a36Sopenharmony_ci} 145062306a36Sopenharmony_ci 145162306a36Sopenharmony_ci#if defined(CONFIG_ACPI) 145262306a36Sopenharmony_cistatic struct 145362306a36Sopenharmony_cixgene_pmu_dev_ctx *acpi_get_pmu_hw_inf(struct xgene_pmu *xgene_pmu, 145462306a36Sopenharmony_ci struct acpi_device *adev, u32 type) 145562306a36Sopenharmony_ci{ 145662306a36Sopenharmony_ci struct device *dev = xgene_pmu->dev; 145762306a36Sopenharmony_ci struct list_head resource_list; 145862306a36Sopenharmony_ci struct xgene_pmu_dev_ctx *ctx; 145962306a36Sopenharmony_ci const union acpi_object *obj; 146062306a36Sopenharmony_ci struct hw_pmu_info *inf; 146162306a36Sopenharmony_ci void __iomem *dev_csr; 146262306a36Sopenharmony_ci struct resource res; 146362306a36Sopenharmony_ci struct resource_entry *rentry; 146462306a36Sopenharmony_ci int enable_bit; 146562306a36Sopenharmony_ci int rc; 146662306a36Sopenharmony_ci 146762306a36Sopenharmony_ci ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL); 146862306a36Sopenharmony_ci if (!ctx) 146962306a36Sopenharmony_ci return NULL; 147062306a36Sopenharmony_ci 147162306a36Sopenharmony_ci INIT_LIST_HEAD(&resource_list); 147262306a36Sopenharmony_ci rc = acpi_dev_get_resources(adev, &resource_list, NULL, NULL); 147362306a36Sopenharmony_ci if (rc <= 0) { 147462306a36Sopenharmony_ci dev_err(dev, "PMU type %d: No resources found\n", type); 147562306a36Sopenharmony_ci return NULL; 147662306a36Sopenharmony_ci } 147762306a36Sopenharmony_ci 147862306a36Sopenharmony_ci list_for_each_entry(rentry, &resource_list, node) { 147962306a36Sopenharmony_ci if (resource_type(rentry->res) == IORESOURCE_MEM) { 148062306a36Sopenharmony_ci res = *rentry->res; 148162306a36Sopenharmony_ci rentry = NULL; 148262306a36Sopenharmony_ci break; 148362306a36Sopenharmony_ci } 148462306a36Sopenharmony_ci } 148562306a36Sopenharmony_ci acpi_dev_free_resource_list(&resource_list); 148662306a36Sopenharmony_ci 148762306a36Sopenharmony_ci if (rentry) { 148862306a36Sopenharmony_ci dev_err(dev, "PMU type %d: No memory resource found\n", type); 148962306a36Sopenharmony_ci return NULL; 149062306a36Sopenharmony_ci } 149162306a36Sopenharmony_ci 149262306a36Sopenharmony_ci dev_csr = devm_ioremap_resource(dev, &res); 149362306a36Sopenharmony_ci if (IS_ERR(dev_csr)) { 149462306a36Sopenharmony_ci dev_err(dev, "PMU type %d: Fail to map resource\n", type); 149562306a36Sopenharmony_ci return NULL; 149662306a36Sopenharmony_ci } 149762306a36Sopenharmony_ci 149862306a36Sopenharmony_ci /* A PMU device node without enable-bit-index is always enabled */ 149962306a36Sopenharmony_ci rc = acpi_dev_get_property(adev, "enable-bit-index", 150062306a36Sopenharmony_ci ACPI_TYPE_INTEGER, &obj); 150162306a36Sopenharmony_ci if (rc < 0) 150262306a36Sopenharmony_ci enable_bit = 0; 150362306a36Sopenharmony_ci else 150462306a36Sopenharmony_ci enable_bit = (int) obj->integer.value; 150562306a36Sopenharmony_ci 150662306a36Sopenharmony_ci ctx->name = xgene_pmu_dev_name(dev, type, enable_bit); 150762306a36Sopenharmony_ci if (!ctx->name) { 150862306a36Sopenharmony_ci dev_err(dev, "PMU type %d: Fail to get device name\n", type); 150962306a36Sopenharmony_ci return NULL; 151062306a36Sopenharmony_ci } 151162306a36Sopenharmony_ci inf = &ctx->inf; 151262306a36Sopenharmony_ci inf->type = type; 151362306a36Sopenharmony_ci inf->csr = dev_csr; 151462306a36Sopenharmony_ci inf->enable_mask = 1 << enable_bit; 151562306a36Sopenharmony_ci 151662306a36Sopenharmony_ci return ctx; 151762306a36Sopenharmony_ci} 151862306a36Sopenharmony_ci 151962306a36Sopenharmony_cistatic const struct acpi_device_id xgene_pmu_acpi_type_match[] = { 152062306a36Sopenharmony_ci {"APMC0D5D", PMU_TYPE_L3C}, 152162306a36Sopenharmony_ci {"APMC0D5E", PMU_TYPE_IOB}, 152262306a36Sopenharmony_ci {"APMC0D5F", PMU_TYPE_MCB}, 152362306a36Sopenharmony_ci {"APMC0D60", PMU_TYPE_MC}, 152462306a36Sopenharmony_ci {"APMC0D84", PMU_TYPE_L3C}, 152562306a36Sopenharmony_ci {"APMC0D85", PMU_TYPE_IOB}, 152662306a36Sopenharmony_ci {"APMC0D86", PMU_TYPE_IOB_SLOW}, 152762306a36Sopenharmony_ci {"APMC0D87", PMU_TYPE_MCB}, 152862306a36Sopenharmony_ci {"APMC0D88", PMU_TYPE_MC}, 152962306a36Sopenharmony_ci {}, 153062306a36Sopenharmony_ci}; 153162306a36Sopenharmony_ci 153262306a36Sopenharmony_cistatic const struct acpi_device_id *xgene_pmu_acpi_match_type( 153362306a36Sopenharmony_ci const struct acpi_device_id *ids, 153462306a36Sopenharmony_ci struct acpi_device *adev) 153562306a36Sopenharmony_ci{ 153662306a36Sopenharmony_ci const struct acpi_device_id *match_id = NULL; 153762306a36Sopenharmony_ci const struct acpi_device_id *id; 153862306a36Sopenharmony_ci 153962306a36Sopenharmony_ci for (id = ids; id->id[0] || id->cls; id++) { 154062306a36Sopenharmony_ci if (!acpi_match_device_ids(adev, id)) 154162306a36Sopenharmony_ci match_id = id; 154262306a36Sopenharmony_ci else if (match_id) 154362306a36Sopenharmony_ci break; 154462306a36Sopenharmony_ci } 154562306a36Sopenharmony_ci 154662306a36Sopenharmony_ci return match_id; 154762306a36Sopenharmony_ci} 154862306a36Sopenharmony_ci 154962306a36Sopenharmony_cistatic acpi_status acpi_pmu_dev_add(acpi_handle handle, u32 level, 155062306a36Sopenharmony_ci void *data, void **return_value) 155162306a36Sopenharmony_ci{ 155262306a36Sopenharmony_ci struct acpi_device *adev = acpi_fetch_acpi_dev(handle); 155362306a36Sopenharmony_ci const struct acpi_device_id *acpi_id; 155462306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = data; 155562306a36Sopenharmony_ci struct xgene_pmu_dev_ctx *ctx; 155662306a36Sopenharmony_ci 155762306a36Sopenharmony_ci if (!adev || acpi_bus_get_status(adev) || !adev->status.present) 155862306a36Sopenharmony_ci return AE_OK; 155962306a36Sopenharmony_ci 156062306a36Sopenharmony_ci acpi_id = xgene_pmu_acpi_match_type(xgene_pmu_acpi_type_match, adev); 156162306a36Sopenharmony_ci if (!acpi_id) 156262306a36Sopenharmony_ci return AE_OK; 156362306a36Sopenharmony_ci 156462306a36Sopenharmony_ci ctx = acpi_get_pmu_hw_inf(xgene_pmu, adev, (u32)acpi_id->driver_data); 156562306a36Sopenharmony_ci if (!ctx) 156662306a36Sopenharmony_ci return AE_OK; 156762306a36Sopenharmony_ci 156862306a36Sopenharmony_ci if (xgene_pmu_dev_add(xgene_pmu, ctx)) { 156962306a36Sopenharmony_ci /* Can't add the PMU device, skip it */ 157062306a36Sopenharmony_ci devm_kfree(xgene_pmu->dev, ctx); 157162306a36Sopenharmony_ci return AE_OK; 157262306a36Sopenharmony_ci } 157362306a36Sopenharmony_ci 157462306a36Sopenharmony_ci switch (ctx->inf.type) { 157562306a36Sopenharmony_ci case PMU_TYPE_L3C: 157662306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->l3cpmus); 157762306a36Sopenharmony_ci break; 157862306a36Sopenharmony_ci case PMU_TYPE_IOB: 157962306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->iobpmus); 158062306a36Sopenharmony_ci break; 158162306a36Sopenharmony_ci case PMU_TYPE_IOB_SLOW: 158262306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->iobpmus); 158362306a36Sopenharmony_ci break; 158462306a36Sopenharmony_ci case PMU_TYPE_MCB: 158562306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->mcbpmus); 158662306a36Sopenharmony_ci break; 158762306a36Sopenharmony_ci case PMU_TYPE_MC: 158862306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->mcpmus); 158962306a36Sopenharmony_ci break; 159062306a36Sopenharmony_ci } 159162306a36Sopenharmony_ci return AE_OK; 159262306a36Sopenharmony_ci} 159362306a36Sopenharmony_ci 159462306a36Sopenharmony_cistatic int acpi_pmu_probe_pmu_dev(struct xgene_pmu *xgene_pmu, 159562306a36Sopenharmony_ci struct platform_device *pdev) 159662306a36Sopenharmony_ci{ 159762306a36Sopenharmony_ci struct device *dev = xgene_pmu->dev; 159862306a36Sopenharmony_ci acpi_handle handle; 159962306a36Sopenharmony_ci acpi_status status; 160062306a36Sopenharmony_ci 160162306a36Sopenharmony_ci handle = ACPI_HANDLE(dev); 160262306a36Sopenharmony_ci if (!handle) 160362306a36Sopenharmony_ci return -EINVAL; 160462306a36Sopenharmony_ci 160562306a36Sopenharmony_ci status = acpi_walk_namespace(ACPI_TYPE_DEVICE, handle, 1, 160662306a36Sopenharmony_ci acpi_pmu_dev_add, NULL, xgene_pmu, NULL); 160762306a36Sopenharmony_ci if (ACPI_FAILURE(status)) { 160862306a36Sopenharmony_ci dev_err(dev, "failed to probe PMU devices\n"); 160962306a36Sopenharmony_ci return -ENODEV; 161062306a36Sopenharmony_ci } 161162306a36Sopenharmony_ci 161262306a36Sopenharmony_ci return 0; 161362306a36Sopenharmony_ci} 161462306a36Sopenharmony_ci#else 161562306a36Sopenharmony_cistatic int acpi_pmu_probe_pmu_dev(struct xgene_pmu *xgene_pmu, 161662306a36Sopenharmony_ci struct platform_device *pdev) 161762306a36Sopenharmony_ci{ 161862306a36Sopenharmony_ci return 0; 161962306a36Sopenharmony_ci} 162062306a36Sopenharmony_ci#endif 162162306a36Sopenharmony_ci 162262306a36Sopenharmony_cistatic struct 162362306a36Sopenharmony_cixgene_pmu_dev_ctx *fdt_get_pmu_hw_inf(struct xgene_pmu *xgene_pmu, 162462306a36Sopenharmony_ci struct device_node *np, u32 type) 162562306a36Sopenharmony_ci{ 162662306a36Sopenharmony_ci struct device *dev = xgene_pmu->dev; 162762306a36Sopenharmony_ci struct xgene_pmu_dev_ctx *ctx; 162862306a36Sopenharmony_ci struct hw_pmu_info *inf; 162962306a36Sopenharmony_ci void __iomem *dev_csr; 163062306a36Sopenharmony_ci struct resource res; 163162306a36Sopenharmony_ci int enable_bit; 163262306a36Sopenharmony_ci 163362306a36Sopenharmony_ci ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL); 163462306a36Sopenharmony_ci if (!ctx) 163562306a36Sopenharmony_ci return NULL; 163662306a36Sopenharmony_ci 163762306a36Sopenharmony_ci if (of_address_to_resource(np, 0, &res) < 0) { 163862306a36Sopenharmony_ci dev_err(dev, "PMU type %d: No resource address found\n", type); 163962306a36Sopenharmony_ci return NULL; 164062306a36Sopenharmony_ci } 164162306a36Sopenharmony_ci 164262306a36Sopenharmony_ci dev_csr = devm_ioremap_resource(dev, &res); 164362306a36Sopenharmony_ci if (IS_ERR(dev_csr)) { 164462306a36Sopenharmony_ci dev_err(dev, "PMU type %d: Fail to map resource\n", type); 164562306a36Sopenharmony_ci return NULL; 164662306a36Sopenharmony_ci } 164762306a36Sopenharmony_ci 164862306a36Sopenharmony_ci /* A PMU device node without enable-bit-index is always enabled */ 164962306a36Sopenharmony_ci if (of_property_read_u32(np, "enable-bit-index", &enable_bit)) 165062306a36Sopenharmony_ci enable_bit = 0; 165162306a36Sopenharmony_ci 165262306a36Sopenharmony_ci ctx->name = xgene_pmu_dev_name(dev, type, enable_bit); 165362306a36Sopenharmony_ci if (!ctx->name) { 165462306a36Sopenharmony_ci dev_err(dev, "PMU type %d: Fail to get device name\n", type); 165562306a36Sopenharmony_ci return NULL; 165662306a36Sopenharmony_ci } 165762306a36Sopenharmony_ci 165862306a36Sopenharmony_ci inf = &ctx->inf; 165962306a36Sopenharmony_ci inf->type = type; 166062306a36Sopenharmony_ci inf->csr = dev_csr; 166162306a36Sopenharmony_ci inf->enable_mask = 1 << enable_bit; 166262306a36Sopenharmony_ci 166362306a36Sopenharmony_ci return ctx; 166462306a36Sopenharmony_ci} 166562306a36Sopenharmony_ci 166662306a36Sopenharmony_cistatic int fdt_pmu_probe_pmu_dev(struct xgene_pmu *xgene_pmu, 166762306a36Sopenharmony_ci struct platform_device *pdev) 166862306a36Sopenharmony_ci{ 166962306a36Sopenharmony_ci struct xgene_pmu_dev_ctx *ctx; 167062306a36Sopenharmony_ci struct device_node *np; 167162306a36Sopenharmony_ci 167262306a36Sopenharmony_ci for_each_child_of_node(pdev->dev.of_node, np) { 167362306a36Sopenharmony_ci if (!of_device_is_available(np)) 167462306a36Sopenharmony_ci continue; 167562306a36Sopenharmony_ci 167662306a36Sopenharmony_ci if (of_device_is_compatible(np, "apm,xgene-pmu-l3c")) 167762306a36Sopenharmony_ci ctx = fdt_get_pmu_hw_inf(xgene_pmu, np, PMU_TYPE_L3C); 167862306a36Sopenharmony_ci else if (of_device_is_compatible(np, "apm,xgene-pmu-iob")) 167962306a36Sopenharmony_ci ctx = fdt_get_pmu_hw_inf(xgene_pmu, np, PMU_TYPE_IOB); 168062306a36Sopenharmony_ci else if (of_device_is_compatible(np, "apm,xgene-pmu-mcb")) 168162306a36Sopenharmony_ci ctx = fdt_get_pmu_hw_inf(xgene_pmu, np, PMU_TYPE_MCB); 168262306a36Sopenharmony_ci else if (of_device_is_compatible(np, "apm,xgene-pmu-mc")) 168362306a36Sopenharmony_ci ctx = fdt_get_pmu_hw_inf(xgene_pmu, np, PMU_TYPE_MC); 168462306a36Sopenharmony_ci else 168562306a36Sopenharmony_ci ctx = NULL; 168662306a36Sopenharmony_ci 168762306a36Sopenharmony_ci if (!ctx) 168862306a36Sopenharmony_ci continue; 168962306a36Sopenharmony_ci 169062306a36Sopenharmony_ci if (xgene_pmu_dev_add(xgene_pmu, ctx)) { 169162306a36Sopenharmony_ci /* Can't add the PMU device, skip it */ 169262306a36Sopenharmony_ci devm_kfree(xgene_pmu->dev, ctx); 169362306a36Sopenharmony_ci continue; 169462306a36Sopenharmony_ci } 169562306a36Sopenharmony_ci 169662306a36Sopenharmony_ci switch (ctx->inf.type) { 169762306a36Sopenharmony_ci case PMU_TYPE_L3C: 169862306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->l3cpmus); 169962306a36Sopenharmony_ci break; 170062306a36Sopenharmony_ci case PMU_TYPE_IOB: 170162306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->iobpmus); 170262306a36Sopenharmony_ci break; 170362306a36Sopenharmony_ci case PMU_TYPE_IOB_SLOW: 170462306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->iobpmus); 170562306a36Sopenharmony_ci break; 170662306a36Sopenharmony_ci case PMU_TYPE_MCB: 170762306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->mcbpmus); 170862306a36Sopenharmony_ci break; 170962306a36Sopenharmony_ci case PMU_TYPE_MC: 171062306a36Sopenharmony_ci list_add(&ctx->next, &xgene_pmu->mcpmus); 171162306a36Sopenharmony_ci break; 171262306a36Sopenharmony_ci } 171362306a36Sopenharmony_ci } 171462306a36Sopenharmony_ci 171562306a36Sopenharmony_ci return 0; 171662306a36Sopenharmony_ci} 171762306a36Sopenharmony_ci 171862306a36Sopenharmony_cistatic int xgene_pmu_probe_pmu_dev(struct xgene_pmu *xgene_pmu, 171962306a36Sopenharmony_ci struct platform_device *pdev) 172062306a36Sopenharmony_ci{ 172162306a36Sopenharmony_ci if (has_acpi_companion(&pdev->dev)) 172262306a36Sopenharmony_ci return acpi_pmu_probe_pmu_dev(xgene_pmu, pdev); 172362306a36Sopenharmony_ci return fdt_pmu_probe_pmu_dev(xgene_pmu, pdev); 172462306a36Sopenharmony_ci} 172562306a36Sopenharmony_ci 172662306a36Sopenharmony_cistatic const struct xgene_pmu_data xgene_pmu_data = { 172762306a36Sopenharmony_ci .id = PCP_PMU_V1, 172862306a36Sopenharmony_ci}; 172962306a36Sopenharmony_ci 173062306a36Sopenharmony_cistatic const struct xgene_pmu_data xgene_pmu_v2_data = { 173162306a36Sopenharmony_ci .id = PCP_PMU_V2, 173262306a36Sopenharmony_ci}; 173362306a36Sopenharmony_ci 173462306a36Sopenharmony_cistatic const struct xgene_pmu_ops xgene_pmu_ops = { 173562306a36Sopenharmony_ci .mask_int = xgene_pmu_mask_int, 173662306a36Sopenharmony_ci .unmask_int = xgene_pmu_unmask_int, 173762306a36Sopenharmony_ci .read_counter = xgene_pmu_read_counter32, 173862306a36Sopenharmony_ci .write_counter = xgene_pmu_write_counter32, 173962306a36Sopenharmony_ci .write_evttype = xgene_pmu_write_evttype, 174062306a36Sopenharmony_ci .write_agentmsk = xgene_pmu_write_agentmsk, 174162306a36Sopenharmony_ci .write_agent1msk = xgene_pmu_write_agent1msk, 174262306a36Sopenharmony_ci .enable_counter = xgene_pmu_enable_counter, 174362306a36Sopenharmony_ci .disable_counter = xgene_pmu_disable_counter, 174462306a36Sopenharmony_ci .enable_counter_int = xgene_pmu_enable_counter_int, 174562306a36Sopenharmony_ci .disable_counter_int = xgene_pmu_disable_counter_int, 174662306a36Sopenharmony_ci .reset_counters = xgene_pmu_reset_counters, 174762306a36Sopenharmony_ci .start_counters = xgene_pmu_start_counters, 174862306a36Sopenharmony_ci .stop_counters = xgene_pmu_stop_counters, 174962306a36Sopenharmony_ci}; 175062306a36Sopenharmony_ci 175162306a36Sopenharmony_cistatic const struct xgene_pmu_ops xgene_pmu_v3_ops = { 175262306a36Sopenharmony_ci .mask_int = xgene_pmu_v3_mask_int, 175362306a36Sopenharmony_ci .unmask_int = xgene_pmu_v3_unmask_int, 175462306a36Sopenharmony_ci .read_counter = xgene_pmu_read_counter64, 175562306a36Sopenharmony_ci .write_counter = xgene_pmu_write_counter64, 175662306a36Sopenharmony_ci .write_evttype = xgene_pmu_write_evttype, 175762306a36Sopenharmony_ci .write_agentmsk = xgene_pmu_v3_write_agentmsk, 175862306a36Sopenharmony_ci .write_agent1msk = xgene_pmu_v3_write_agent1msk, 175962306a36Sopenharmony_ci .enable_counter = xgene_pmu_enable_counter, 176062306a36Sopenharmony_ci .disable_counter = xgene_pmu_disable_counter, 176162306a36Sopenharmony_ci .enable_counter_int = xgene_pmu_enable_counter_int, 176262306a36Sopenharmony_ci .disable_counter_int = xgene_pmu_disable_counter_int, 176362306a36Sopenharmony_ci .reset_counters = xgene_pmu_reset_counters, 176462306a36Sopenharmony_ci .start_counters = xgene_pmu_start_counters, 176562306a36Sopenharmony_ci .stop_counters = xgene_pmu_stop_counters, 176662306a36Sopenharmony_ci}; 176762306a36Sopenharmony_ci 176862306a36Sopenharmony_cistatic const struct of_device_id xgene_pmu_of_match[] = { 176962306a36Sopenharmony_ci { .compatible = "apm,xgene-pmu", .data = &xgene_pmu_data }, 177062306a36Sopenharmony_ci { .compatible = "apm,xgene-pmu-v2", .data = &xgene_pmu_v2_data }, 177162306a36Sopenharmony_ci {}, 177262306a36Sopenharmony_ci}; 177362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, xgene_pmu_of_match); 177462306a36Sopenharmony_ci#ifdef CONFIG_ACPI 177562306a36Sopenharmony_cistatic const struct acpi_device_id xgene_pmu_acpi_match[] = { 177662306a36Sopenharmony_ci {"APMC0D5B", PCP_PMU_V1}, 177762306a36Sopenharmony_ci {"APMC0D5C", PCP_PMU_V2}, 177862306a36Sopenharmony_ci {"APMC0D83", PCP_PMU_V3}, 177962306a36Sopenharmony_ci {}, 178062306a36Sopenharmony_ci}; 178162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(acpi, xgene_pmu_acpi_match); 178262306a36Sopenharmony_ci#endif 178362306a36Sopenharmony_ci 178462306a36Sopenharmony_cistatic int xgene_pmu_online_cpu(unsigned int cpu, struct hlist_node *node) 178562306a36Sopenharmony_ci{ 178662306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = hlist_entry_safe(node, struct xgene_pmu, 178762306a36Sopenharmony_ci node); 178862306a36Sopenharmony_ci 178962306a36Sopenharmony_ci if (cpumask_empty(&xgene_pmu->cpu)) 179062306a36Sopenharmony_ci cpumask_set_cpu(cpu, &xgene_pmu->cpu); 179162306a36Sopenharmony_ci 179262306a36Sopenharmony_ci /* Overflow interrupt also should use the same CPU */ 179362306a36Sopenharmony_ci WARN_ON(irq_set_affinity(xgene_pmu->irq, &xgene_pmu->cpu)); 179462306a36Sopenharmony_ci 179562306a36Sopenharmony_ci return 0; 179662306a36Sopenharmony_ci} 179762306a36Sopenharmony_ci 179862306a36Sopenharmony_cistatic int xgene_pmu_offline_cpu(unsigned int cpu, struct hlist_node *node) 179962306a36Sopenharmony_ci{ 180062306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = hlist_entry_safe(node, struct xgene_pmu, 180162306a36Sopenharmony_ci node); 180262306a36Sopenharmony_ci struct xgene_pmu_dev_ctx *ctx; 180362306a36Sopenharmony_ci unsigned int target; 180462306a36Sopenharmony_ci 180562306a36Sopenharmony_ci if (!cpumask_test_and_clear_cpu(cpu, &xgene_pmu->cpu)) 180662306a36Sopenharmony_ci return 0; 180762306a36Sopenharmony_ci target = cpumask_any_but(cpu_online_mask, cpu); 180862306a36Sopenharmony_ci if (target >= nr_cpu_ids) 180962306a36Sopenharmony_ci return 0; 181062306a36Sopenharmony_ci 181162306a36Sopenharmony_ci list_for_each_entry(ctx, &xgene_pmu->mcpmus, next) { 181262306a36Sopenharmony_ci perf_pmu_migrate_context(&ctx->pmu_dev->pmu, cpu, target); 181362306a36Sopenharmony_ci } 181462306a36Sopenharmony_ci list_for_each_entry(ctx, &xgene_pmu->mcbpmus, next) { 181562306a36Sopenharmony_ci perf_pmu_migrate_context(&ctx->pmu_dev->pmu, cpu, target); 181662306a36Sopenharmony_ci } 181762306a36Sopenharmony_ci list_for_each_entry(ctx, &xgene_pmu->l3cpmus, next) { 181862306a36Sopenharmony_ci perf_pmu_migrate_context(&ctx->pmu_dev->pmu, cpu, target); 181962306a36Sopenharmony_ci } 182062306a36Sopenharmony_ci list_for_each_entry(ctx, &xgene_pmu->iobpmus, next) { 182162306a36Sopenharmony_ci perf_pmu_migrate_context(&ctx->pmu_dev->pmu, cpu, target); 182262306a36Sopenharmony_ci } 182362306a36Sopenharmony_ci 182462306a36Sopenharmony_ci cpumask_set_cpu(target, &xgene_pmu->cpu); 182562306a36Sopenharmony_ci /* Overflow interrupt also should use the same CPU */ 182662306a36Sopenharmony_ci WARN_ON(irq_set_affinity(xgene_pmu->irq, &xgene_pmu->cpu)); 182762306a36Sopenharmony_ci 182862306a36Sopenharmony_ci return 0; 182962306a36Sopenharmony_ci} 183062306a36Sopenharmony_ci 183162306a36Sopenharmony_cistatic int xgene_pmu_probe(struct platform_device *pdev) 183262306a36Sopenharmony_ci{ 183362306a36Sopenharmony_ci const struct xgene_pmu_data *dev_data; 183462306a36Sopenharmony_ci const struct of_device_id *of_id; 183562306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu; 183662306a36Sopenharmony_ci int irq, rc; 183762306a36Sopenharmony_ci int version; 183862306a36Sopenharmony_ci 183962306a36Sopenharmony_ci /* Install a hook to update the reader CPU in case it goes offline */ 184062306a36Sopenharmony_ci rc = cpuhp_setup_state_multi(CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE, 184162306a36Sopenharmony_ci "CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE", 184262306a36Sopenharmony_ci xgene_pmu_online_cpu, 184362306a36Sopenharmony_ci xgene_pmu_offline_cpu); 184462306a36Sopenharmony_ci if (rc) 184562306a36Sopenharmony_ci return rc; 184662306a36Sopenharmony_ci 184762306a36Sopenharmony_ci xgene_pmu = devm_kzalloc(&pdev->dev, sizeof(*xgene_pmu), GFP_KERNEL); 184862306a36Sopenharmony_ci if (!xgene_pmu) 184962306a36Sopenharmony_ci return -ENOMEM; 185062306a36Sopenharmony_ci xgene_pmu->dev = &pdev->dev; 185162306a36Sopenharmony_ci platform_set_drvdata(pdev, xgene_pmu); 185262306a36Sopenharmony_ci 185362306a36Sopenharmony_ci version = -EINVAL; 185462306a36Sopenharmony_ci of_id = of_match_device(xgene_pmu_of_match, &pdev->dev); 185562306a36Sopenharmony_ci if (of_id) { 185662306a36Sopenharmony_ci dev_data = (const struct xgene_pmu_data *) of_id->data; 185762306a36Sopenharmony_ci version = dev_data->id; 185862306a36Sopenharmony_ci } 185962306a36Sopenharmony_ci 186062306a36Sopenharmony_ci#ifdef CONFIG_ACPI 186162306a36Sopenharmony_ci if (ACPI_COMPANION(&pdev->dev)) { 186262306a36Sopenharmony_ci const struct acpi_device_id *acpi_id; 186362306a36Sopenharmony_ci 186462306a36Sopenharmony_ci acpi_id = acpi_match_device(xgene_pmu_acpi_match, &pdev->dev); 186562306a36Sopenharmony_ci if (acpi_id) 186662306a36Sopenharmony_ci version = (int) acpi_id->driver_data; 186762306a36Sopenharmony_ci } 186862306a36Sopenharmony_ci#endif 186962306a36Sopenharmony_ci if (version < 0) 187062306a36Sopenharmony_ci return -ENODEV; 187162306a36Sopenharmony_ci 187262306a36Sopenharmony_ci if (version == PCP_PMU_V3) 187362306a36Sopenharmony_ci xgene_pmu->ops = &xgene_pmu_v3_ops; 187462306a36Sopenharmony_ci else 187562306a36Sopenharmony_ci xgene_pmu->ops = &xgene_pmu_ops; 187662306a36Sopenharmony_ci 187762306a36Sopenharmony_ci INIT_LIST_HEAD(&xgene_pmu->l3cpmus); 187862306a36Sopenharmony_ci INIT_LIST_HEAD(&xgene_pmu->iobpmus); 187962306a36Sopenharmony_ci INIT_LIST_HEAD(&xgene_pmu->mcbpmus); 188062306a36Sopenharmony_ci INIT_LIST_HEAD(&xgene_pmu->mcpmus); 188162306a36Sopenharmony_ci 188262306a36Sopenharmony_ci xgene_pmu->version = version; 188362306a36Sopenharmony_ci dev_info(&pdev->dev, "X-Gene PMU version %d\n", xgene_pmu->version); 188462306a36Sopenharmony_ci 188562306a36Sopenharmony_ci xgene_pmu->pcppmu_csr = devm_platform_ioremap_resource(pdev, 0); 188662306a36Sopenharmony_ci if (IS_ERR(xgene_pmu->pcppmu_csr)) { 188762306a36Sopenharmony_ci dev_err(&pdev->dev, "ioremap failed for PCP PMU resource\n"); 188862306a36Sopenharmony_ci return PTR_ERR(xgene_pmu->pcppmu_csr); 188962306a36Sopenharmony_ci } 189062306a36Sopenharmony_ci 189162306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 189262306a36Sopenharmony_ci if (irq < 0) 189362306a36Sopenharmony_ci return -EINVAL; 189462306a36Sopenharmony_ci 189562306a36Sopenharmony_ci rc = devm_request_irq(&pdev->dev, irq, xgene_pmu_isr, 189662306a36Sopenharmony_ci IRQF_NOBALANCING | IRQF_NO_THREAD, 189762306a36Sopenharmony_ci dev_name(&pdev->dev), xgene_pmu); 189862306a36Sopenharmony_ci if (rc) { 189962306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not request IRQ %d\n", irq); 190062306a36Sopenharmony_ci return rc; 190162306a36Sopenharmony_ci } 190262306a36Sopenharmony_ci 190362306a36Sopenharmony_ci xgene_pmu->irq = irq; 190462306a36Sopenharmony_ci 190562306a36Sopenharmony_ci raw_spin_lock_init(&xgene_pmu->lock); 190662306a36Sopenharmony_ci 190762306a36Sopenharmony_ci /* Check for active MCBs and MCUs */ 190862306a36Sopenharmony_ci rc = xgene_pmu_probe_active_mcb_mcu_l3c(xgene_pmu, pdev); 190962306a36Sopenharmony_ci if (rc) { 191062306a36Sopenharmony_ci dev_warn(&pdev->dev, "Unknown MCB/MCU active status\n"); 191162306a36Sopenharmony_ci xgene_pmu->mcb_active_mask = 0x1; 191262306a36Sopenharmony_ci xgene_pmu->mc_active_mask = 0x1; 191362306a36Sopenharmony_ci } 191462306a36Sopenharmony_ci 191562306a36Sopenharmony_ci /* Add this instance to the list used by the hotplug callback */ 191662306a36Sopenharmony_ci rc = cpuhp_state_add_instance(CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE, 191762306a36Sopenharmony_ci &xgene_pmu->node); 191862306a36Sopenharmony_ci if (rc) { 191962306a36Sopenharmony_ci dev_err(&pdev->dev, "Error %d registering hotplug", rc); 192062306a36Sopenharmony_ci return rc; 192162306a36Sopenharmony_ci } 192262306a36Sopenharmony_ci 192362306a36Sopenharmony_ci /* Walk through the tree for all PMU perf devices */ 192462306a36Sopenharmony_ci rc = xgene_pmu_probe_pmu_dev(xgene_pmu, pdev); 192562306a36Sopenharmony_ci if (rc) { 192662306a36Sopenharmony_ci dev_err(&pdev->dev, "No PMU perf devices found!\n"); 192762306a36Sopenharmony_ci goto out_unregister; 192862306a36Sopenharmony_ci } 192962306a36Sopenharmony_ci 193062306a36Sopenharmony_ci /* Enable interrupt */ 193162306a36Sopenharmony_ci xgene_pmu->ops->unmask_int(xgene_pmu); 193262306a36Sopenharmony_ci 193362306a36Sopenharmony_ci return 0; 193462306a36Sopenharmony_ci 193562306a36Sopenharmony_ciout_unregister: 193662306a36Sopenharmony_ci cpuhp_state_remove_instance(CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE, 193762306a36Sopenharmony_ci &xgene_pmu->node); 193862306a36Sopenharmony_ci return rc; 193962306a36Sopenharmony_ci} 194062306a36Sopenharmony_ci 194162306a36Sopenharmony_cistatic void 194262306a36Sopenharmony_cixgene_pmu_dev_cleanup(struct xgene_pmu *xgene_pmu, struct list_head *pmus) 194362306a36Sopenharmony_ci{ 194462306a36Sopenharmony_ci struct xgene_pmu_dev_ctx *ctx; 194562306a36Sopenharmony_ci 194662306a36Sopenharmony_ci list_for_each_entry(ctx, pmus, next) { 194762306a36Sopenharmony_ci perf_pmu_unregister(&ctx->pmu_dev->pmu); 194862306a36Sopenharmony_ci } 194962306a36Sopenharmony_ci} 195062306a36Sopenharmony_ci 195162306a36Sopenharmony_cistatic int xgene_pmu_remove(struct platform_device *pdev) 195262306a36Sopenharmony_ci{ 195362306a36Sopenharmony_ci struct xgene_pmu *xgene_pmu = dev_get_drvdata(&pdev->dev); 195462306a36Sopenharmony_ci 195562306a36Sopenharmony_ci xgene_pmu_dev_cleanup(xgene_pmu, &xgene_pmu->l3cpmus); 195662306a36Sopenharmony_ci xgene_pmu_dev_cleanup(xgene_pmu, &xgene_pmu->iobpmus); 195762306a36Sopenharmony_ci xgene_pmu_dev_cleanup(xgene_pmu, &xgene_pmu->mcbpmus); 195862306a36Sopenharmony_ci xgene_pmu_dev_cleanup(xgene_pmu, &xgene_pmu->mcpmus); 195962306a36Sopenharmony_ci cpuhp_state_remove_instance(CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE, 196062306a36Sopenharmony_ci &xgene_pmu->node); 196162306a36Sopenharmony_ci 196262306a36Sopenharmony_ci return 0; 196362306a36Sopenharmony_ci} 196462306a36Sopenharmony_ci 196562306a36Sopenharmony_cistatic struct platform_driver xgene_pmu_driver = { 196662306a36Sopenharmony_ci .probe = xgene_pmu_probe, 196762306a36Sopenharmony_ci .remove = xgene_pmu_remove, 196862306a36Sopenharmony_ci .driver = { 196962306a36Sopenharmony_ci .name = "xgene-pmu", 197062306a36Sopenharmony_ci .of_match_table = xgene_pmu_of_match, 197162306a36Sopenharmony_ci .acpi_match_table = ACPI_PTR(xgene_pmu_acpi_match), 197262306a36Sopenharmony_ci .suppress_bind_attrs = true, 197362306a36Sopenharmony_ci }, 197462306a36Sopenharmony_ci}; 197562306a36Sopenharmony_ci 197662306a36Sopenharmony_cibuiltin_platform_driver(xgene_pmu_driver); 1977