162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci// Copyright 2023 NXP
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include <linux/bitfield.h>
562306a36Sopenharmony_ci#include <linux/init.h>
662306a36Sopenharmony_ci#include <linux/interrupt.h>
762306a36Sopenharmony_ci#include <linux/io.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/perf_event.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci/* Performance monitor configuration */
1462306a36Sopenharmony_ci#define PMCFG1  			0x00
1562306a36Sopenharmony_ci#define PMCFG1_RD_TRANS_FILT_EN 	BIT(31)
1662306a36Sopenharmony_ci#define PMCFG1_WR_TRANS_FILT_EN 	BIT(30)
1762306a36Sopenharmony_ci#define PMCFG1_RD_BT_FILT_EN 		BIT(29)
1862306a36Sopenharmony_ci#define PMCFG1_ID_MASK  		GENMASK(17, 0)
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define PMCFG2  			0x04
2162306a36Sopenharmony_ci#define PMCFG2_ID			GENMASK(17, 0)
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/* Global control register affects all counters and takes priority over local control registers */
2462306a36Sopenharmony_ci#define PMGC0		0x40
2562306a36Sopenharmony_ci/* Global control register bits */
2662306a36Sopenharmony_ci#define PMGC0_FAC	BIT(31)
2762306a36Sopenharmony_ci#define PMGC0_PMIE	BIT(30)
2862306a36Sopenharmony_ci#define PMGC0_FCECE	BIT(29)
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci/*
3162306a36Sopenharmony_ci * 64bit counter0 exclusively dedicated to counting cycles
3262306a36Sopenharmony_ci * 32bit counters monitor counter-specific events in addition to counting reference events
3362306a36Sopenharmony_ci */
3462306a36Sopenharmony_ci#define PMLCA(n)	(0x40 + 0x10 + (0x10 * n))
3562306a36Sopenharmony_ci#define PMLCB(n)	(0x40 + 0x14 + (0x10 * n))
3662306a36Sopenharmony_ci#define PMC(n)		(0x40 + 0x18 + (0x10 * n))
3762306a36Sopenharmony_ci/* Local control register bits */
3862306a36Sopenharmony_ci#define PMLCA_FC	BIT(31)
3962306a36Sopenharmony_ci#define PMLCA_CE	BIT(26)
4062306a36Sopenharmony_ci#define PMLCA_EVENT	GENMASK(22, 16)
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define NUM_COUNTERS		11
4362306a36Sopenharmony_ci#define CYCLES_COUNTER		0
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci#define to_ddr_pmu(p)		container_of(p, struct ddr_pmu, pmu)
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci#define DDR_PERF_DEV_NAME	"imx9_ddr"
4862306a36Sopenharmony_ci#define DDR_CPUHP_CB_NAME	DDR_PERF_DEV_NAME "_perf_pmu"
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic DEFINE_IDA(ddr_ida);
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistruct imx_ddr_devtype_data {
5362306a36Sopenharmony_ci	const char *identifier;		/* system PMU identifier for userspace */
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistruct ddr_pmu {
5762306a36Sopenharmony_ci	struct pmu pmu;
5862306a36Sopenharmony_ci	void __iomem *base;
5962306a36Sopenharmony_ci	unsigned int cpu;
6062306a36Sopenharmony_ci	struct hlist_node node;
6162306a36Sopenharmony_ci	struct device *dev;
6262306a36Sopenharmony_ci	struct perf_event *events[NUM_COUNTERS];
6362306a36Sopenharmony_ci	int active_events;
6462306a36Sopenharmony_ci	enum cpuhp_state cpuhp_state;
6562306a36Sopenharmony_ci	const struct imx_ddr_devtype_data *devtype_data;
6662306a36Sopenharmony_ci	int irq;
6762306a36Sopenharmony_ci	int id;
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic const struct imx_ddr_devtype_data imx93_devtype_data = {
7162306a36Sopenharmony_ci	.identifier = "imx93",
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const struct of_device_id imx_ddr_pmu_dt_ids[] = {
7562306a36Sopenharmony_ci	{.compatible = "fsl,imx93-ddr-pmu", .data = &imx93_devtype_data},
7662306a36Sopenharmony_ci	{ /* sentinel */ }
7762306a36Sopenharmony_ci};
7862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, imx_ddr_pmu_dt_ids);
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic ssize_t ddr_perf_identifier_show(struct device *dev,
8162306a36Sopenharmony_ci					struct device_attribute *attr,
8262306a36Sopenharmony_ci					char *page)
8362306a36Sopenharmony_ci{
8462306a36Sopenharmony_ci	struct ddr_pmu *pmu = dev_get_drvdata(dev);
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	return sysfs_emit(page, "%s\n", pmu->devtype_data->identifier);
8762306a36Sopenharmony_ci}
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_cistatic struct device_attribute ddr_perf_identifier_attr =
9062306a36Sopenharmony_ci	__ATTR(identifier, 0444, ddr_perf_identifier_show, NULL);
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistatic struct attribute *ddr_perf_identifier_attrs[] = {
9362306a36Sopenharmony_ci	&ddr_perf_identifier_attr.attr,
9462306a36Sopenharmony_ci	NULL,
9562306a36Sopenharmony_ci};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_cistatic struct attribute_group ddr_perf_identifier_attr_group = {
9862306a36Sopenharmony_ci	.attrs = ddr_perf_identifier_attrs,
9962306a36Sopenharmony_ci};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistatic ssize_t ddr_perf_cpumask_show(struct device *dev,
10262306a36Sopenharmony_ci				     struct device_attribute *attr, char *buf)
10362306a36Sopenharmony_ci{
10462306a36Sopenharmony_ci	struct ddr_pmu *pmu = dev_get_drvdata(dev);
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	return cpumap_print_to_pagebuf(true, buf, cpumask_of(pmu->cpu));
10762306a36Sopenharmony_ci}
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_cistatic struct device_attribute ddr_perf_cpumask_attr =
11062306a36Sopenharmony_ci	__ATTR(cpumask, 0444, ddr_perf_cpumask_show, NULL);
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic struct attribute *ddr_perf_cpumask_attrs[] = {
11362306a36Sopenharmony_ci	&ddr_perf_cpumask_attr.attr,
11462306a36Sopenharmony_ci	NULL,
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic const struct attribute_group ddr_perf_cpumask_attr_group = {
11862306a36Sopenharmony_ci	.attrs = ddr_perf_cpumask_attrs,
11962306a36Sopenharmony_ci};
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_cistatic ssize_t ddr_pmu_event_show(struct device *dev,
12262306a36Sopenharmony_ci				  struct device_attribute *attr, char *page)
12362306a36Sopenharmony_ci{
12462306a36Sopenharmony_ci	struct perf_pmu_events_attr *pmu_attr;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr);
12762306a36Sopenharmony_ci	return sysfs_emit(page, "event=0x%02llx\n", pmu_attr->id);
12862306a36Sopenharmony_ci}
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci#define IMX9_DDR_PMU_EVENT_ATTR(_name, _id)				\
13162306a36Sopenharmony_ci	(&((struct perf_pmu_events_attr[]) {				\
13262306a36Sopenharmony_ci		{ .attr = __ATTR(_name, 0444, ddr_pmu_event_show, NULL),\
13362306a36Sopenharmony_ci		  .id = _id, }						\
13462306a36Sopenharmony_ci	})[0].attr.attr)
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cistatic struct attribute *ddr_perf_events_attrs[] = {
13762306a36Sopenharmony_ci	/* counter0 cycles event */
13862306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(cycles, 0),
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	/* reference events for all normal counters, need assert DEBUG19[21] bit */
14162306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ddrc1_rmw_for_ecc, 12),
14262306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_rreorder, 13),
14362306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_wreorder, 14),
14462306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_0, 15),
14562306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_1, 16),
14662306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_2, 17),
14762306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_3, 18),
14862306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_4, 19),
14962306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_5, 22),
15062306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_6, 23),
15162306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_7, 24),
15262306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_8, 25),
15362306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_9, 26),
15462306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_10, 27),
15562306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_11, 28),
15662306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_12, 31),
15762306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_13, 59),
15862306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_15, 61),
15962306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_pm_29, 63),
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	/* counter1 specific events */
16262306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_riq_0, 64),
16362306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_riq_1, 65),
16462306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_riq_2, 66),
16562306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_riq_3, 67),
16662306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_riq_4, 68),
16762306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_riq_5, 69),
16862306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_riq_6, 70),
16962306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_riq_7, 71),
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	/* counter2 specific events */
17262306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_wiq_0, 64),
17362306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_wiq_1, 65),
17462306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_wiq_2, 66),
17562306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_wiq_3, 67),
17662306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_wiq_4, 68),
17762306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_wiq_5, 69),
17862306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_wiq_6, 70),
17962306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_ld_wiq_7, 71),
18062306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_empty, 72),
18162306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pm_rd_trans_filt, 73),
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	/* counter3 specific events */
18462306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_collision_0, 64),
18562306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_collision_1, 65),
18662306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_collision_2, 66),
18762306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_collision_3, 67),
18862306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_collision_4, 68),
18962306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_collision_5, 69),
19062306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_collision_6, 70),
19162306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_collision_7, 71),
19262306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_full, 72),
19362306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pm_wr_trans_filt, 73),
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	/* counter4 specific events */
19662306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_open_0, 64),
19762306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_open_1, 65),
19862306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_open_2, 66),
19962306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_open_3, 67),
20062306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_open_4, 68),
20162306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_open_5, 69),
20262306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_open_6, 70),
20362306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_row_open_7, 71),
20462306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_ld_rdq2_rmw, 72),
20562306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pm_rd_beat_filt, 73),
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	/* counter5 specific events */
20862306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_valid_start_0, 64),
20962306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_valid_start_1, 65),
21062306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_valid_start_2, 66),
21162306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_valid_start_3, 67),
21262306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_valid_start_4, 68),
21362306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_valid_start_5, 69),
21462306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_valid_start_6, 70),
21562306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_valid_start_7, 71),
21662306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_ld_rdq1, 72),
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	/* counter6 specific events */
21962306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(ddrc_qx_valid_end_0, 64),
22062306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_ld_rdq2, 72),
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	/* counter7 specific events */
22362306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_1_2_full, 64),
22462306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_ld_wrq0, 65),
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	/* counter8 specific events */
22762306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_bias_switched, 64),
22862306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_1_4_full, 65),
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	/* counter9 specific events */
23162306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_ld_wrq1, 65),
23262306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_3_4_full, 66),
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	/* counter10 specific events */
23562306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_misc_mrk, 65),
23662306a36Sopenharmony_ci	IMX9_DDR_PMU_EVENT_ATTR(eddrtq_pmon_ld_rdq0, 66),
23762306a36Sopenharmony_ci	NULL,
23862306a36Sopenharmony_ci};
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_cistatic const struct attribute_group ddr_perf_events_attr_group = {
24162306a36Sopenharmony_ci	.name = "events",
24262306a36Sopenharmony_ci	.attrs = ddr_perf_events_attrs,
24362306a36Sopenharmony_ci};
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ciPMU_FORMAT_ATTR(event, "config:0-7");
24662306a36Sopenharmony_ciPMU_FORMAT_ATTR(counter, "config:8-15");
24762306a36Sopenharmony_ciPMU_FORMAT_ATTR(axi_id, "config1:0-17");
24862306a36Sopenharmony_ciPMU_FORMAT_ATTR(axi_mask, "config2:0-17");
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_cistatic struct attribute *ddr_perf_format_attrs[] = {
25162306a36Sopenharmony_ci	&format_attr_event.attr,
25262306a36Sopenharmony_ci	&format_attr_counter.attr,
25362306a36Sopenharmony_ci	&format_attr_axi_id.attr,
25462306a36Sopenharmony_ci	&format_attr_axi_mask.attr,
25562306a36Sopenharmony_ci	NULL,
25662306a36Sopenharmony_ci};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic const struct attribute_group ddr_perf_format_attr_group = {
25962306a36Sopenharmony_ci	.name = "format",
26062306a36Sopenharmony_ci	.attrs = ddr_perf_format_attrs,
26162306a36Sopenharmony_ci};
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic const struct attribute_group *attr_groups[] = {
26462306a36Sopenharmony_ci	&ddr_perf_identifier_attr_group,
26562306a36Sopenharmony_ci	&ddr_perf_cpumask_attr_group,
26662306a36Sopenharmony_ci	&ddr_perf_events_attr_group,
26762306a36Sopenharmony_ci	&ddr_perf_format_attr_group,
26862306a36Sopenharmony_ci	NULL,
26962306a36Sopenharmony_ci};
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic void ddr_perf_clear_counter(struct ddr_pmu *pmu, int counter)
27262306a36Sopenharmony_ci{
27362306a36Sopenharmony_ci	if (counter == CYCLES_COUNTER) {
27462306a36Sopenharmony_ci		writel(0, pmu->base + PMC(counter) + 0x4);
27562306a36Sopenharmony_ci		writel(0, pmu->base + PMC(counter));
27662306a36Sopenharmony_ci	} else {
27762306a36Sopenharmony_ci		writel(0, pmu->base + PMC(counter));
27862306a36Sopenharmony_ci	}
27962306a36Sopenharmony_ci}
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_cistatic u64 ddr_perf_read_counter(struct ddr_pmu *pmu, int counter)
28262306a36Sopenharmony_ci{
28362306a36Sopenharmony_ci	u32 val_lower, val_upper;
28462306a36Sopenharmony_ci	u64 val;
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	if (counter != CYCLES_COUNTER) {
28762306a36Sopenharmony_ci		val = readl_relaxed(pmu->base + PMC(counter));
28862306a36Sopenharmony_ci		goto out;
28962306a36Sopenharmony_ci	}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	/* special handling for reading 64bit cycle counter */
29262306a36Sopenharmony_ci	do {
29362306a36Sopenharmony_ci		val_upper = readl_relaxed(pmu->base + PMC(counter) + 0x4);
29462306a36Sopenharmony_ci		val_lower = readl_relaxed(pmu->base + PMC(counter));
29562306a36Sopenharmony_ci	} while (val_upper != readl_relaxed(pmu->base + PMC(counter) + 0x4));
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	val = val_upper;
29862306a36Sopenharmony_ci	val = (val << 32);
29962306a36Sopenharmony_ci	val |= val_lower;
30062306a36Sopenharmony_ciout:
30162306a36Sopenharmony_ci	return val;
30262306a36Sopenharmony_ci}
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_cistatic void ddr_perf_counter_global_config(struct ddr_pmu *pmu, bool enable)
30562306a36Sopenharmony_ci{
30662306a36Sopenharmony_ci	u32 ctrl;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	ctrl = readl_relaxed(pmu->base + PMGC0);
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	if (enable) {
31162306a36Sopenharmony_ci		/*
31262306a36Sopenharmony_ci		 * The performance monitor must be reset before event counting
31362306a36Sopenharmony_ci		 * sequences. The performance monitor can be reset by first freezing
31462306a36Sopenharmony_ci		 * one or more counters and then clearing the freeze condition to
31562306a36Sopenharmony_ci		 * allow the counters to count according to the settings in the
31662306a36Sopenharmony_ci		 * performance monitor registers. Counters can be frozen individually
31762306a36Sopenharmony_ci		 * by setting PMLCAn[FC] bits, or simultaneously by setting PMGC0[FAC].
31862306a36Sopenharmony_ci		 * Simply clearing these freeze bits will then allow the performance
31962306a36Sopenharmony_ci		 * monitor to begin counting based on the register settings.
32062306a36Sopenharmony_ci		 */
32162306a36Sopenharmony_ci		ctrl |= PMGC0_FAC;
32262306a36Sopenharmony_ci		writel(ctrl, pmu->base + PMGC0);
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci		/*
32562306a36Sopenharmony_ci		 * Freeze all counters disabled, interrupt enabled, and freeze
32662306a36Sopenharmony_ci		 * counters on condition enabled.
32762306a36Sopenharmony_ci		 */
32862306a36Sopenharmony_ci		ctrl &= ~PMGC0_FAC;
32962306a36Sopenharmony_ci		ctrl |= PMGC0_PMIE | PMGC0_FCECE;
33062306a36Sopenharmony_ci		writel(ctrl, pmu->base + PMGC0);
33162306a36Sopenharmony_ci	} else {
33262306a36Sopenharmony_ci		ctrl |= PMGC0_FAC;
33362306a36Sopenharmony_ci		ctrl &= ~(PMGC0_PMIE | PMGC0_FCECE);
33462306a36Sopenharmony_ci		writel(ctrl, pmu->base + PMGC0);
33562306a36Sopenharmony_ci	}
33662306a36Sopenharmony_ci}
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_cistatic void ddr_perf_counter_local_config(struct ddr_pmu *pmu, int config,
33962306a36Sopenharmony_ci				    int counter, bool enable)
34062306a36Sopenharmony_ci{
34162306a36Sopenharmony_ci	u32 ctrl_a;
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	ctrl_a = readl_relaxed(pmu->base + PMLCA(counter));
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	if (enable) {
34662306a36Sopenharmony_ci		ctrl_a |= PMLCA_FC;
34762306a36Sopenharmony_ci		writel(ctrl_a, pmu->base + PMLCA(counter));
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci		ddr_perf_clear_counter(pmu, counter);
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci		/* Freeze counter disabled, condition enabled, and program event.*/
35262306a36Sopenharmony_ci		ctrl_a &= ~PMLCA_FC;
35362306a36Sopenharmony_ci		ctrl_a |= PMLCA_CE;
35462306a36Sopenharmony_ci		ctrl_a &= ~FIELD_PREP(PMLCA_EVENT, 0x7F);
35562306a36Sopenharmony_ci		ctrl_a |= FIELD_PREP(PMLCA_EVENT, (config & 0x000000FF));
35662306a36Sopenharmony_ci		writel(ctrl_a, pmu->base + PMLCA(counter));
35762306a36Sopenharmony_ci	} else {
35862306a36Sopenharmony_ci		/* Freeze counter. */
35962306a36Sopenharmony_ci		ctrl_a |= PMLCA_FC;
36062306a36Sopenharmony_ci		writel(ctrl_a, pmu->base + PMLCA(counter));
36162306a36Sopenharmony_ci	}
36262306a36Sopenharmony_ci}
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cistatic void ddr_perf_monitor_config(struct ddr_pmu *pmu, int cfg, int cfg1, int cfg2)
36562306a36Sopenharmony_ci{
36662306a36Sopenharmony_ci	u32 pmcfg1, pmcfg2;
36762306a36Sopenharmony_ci	int event, counter;
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	event = cfg & 0x000000FF;
37062306a36Sopenharmony_ci	counter = (cfg & 0x0000FF00) >> 8;
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	pmcfg1 = readl_relaxed(pmu->base + PMCFG1);
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	if (counter == 2 && event == 73)
37562306a36Sopenharmony_ci		pmcfg1 |= PMCFG1_RD_TRANS_FILT_EN;
37662306a36Sopenharmony_ci	else if (counter == 2 && event != 73)
37762306a36Sopenharmony_ci		pmcfg1 &= ~PMCFG1_RD_TRANS_FILT_EN;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	if (counter == 3 && event == 73)
38062306a36Sopenharmony_ci		pmcfg1 |= PMCFG1_WR_TRANS_FILT_EN;
38162306a36Sopenharmony_ci	else if (counter == 3 && event != 73)
38262306a36Sopenharmony_ci		pmcfg1 &= ~PMCFG1_WR_TRANS_FILT_EN;
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	if (counter == 4 && event == 73)
38562306a36Sopenharmony_ci		pmcfg1 |= PMCFG1_RD_BT_FILT_EN;
38662306a36Sopenharmony_ci	else if (counter == 4 && event != 73)
38762306a36Sopenharmony_ci		pmcfg1 &= ~PMCFG1_RD_BT_FILT_EN;
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	pmcfg1 &= ~FIELD_PREP(PMCFG1_ID_MASK, 0x3FFFF);
39062306a36Sopenharmony_ci	pmcfg1 |= FIELD_PREP(PMCFG1_ID_MASK, cfg2);
39162306a36Sopenharmony_ci	writel(pmcfg1, pmu->base + PMCFG1);
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	pmcfg2 = readl_relaxed(pmu->base + PMCFG2);
39462306a36Sopenharmony_ci	pmcfg2 &= ~FIELD_PREP(PMCFG2_ID, 0x3FFFF);
39562306a36Sopenharmony_ci	pmcfg2 |= FIELD_PREP(PMCFG2_ID, cfg1);
39662306a36Sopenharmony_ci	writel(pmcfg2, pmu->base + PMCFG2);
39762306a36Sopenharmony_ci}
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic void ddr_perf_event_update(struct perf_event *event)
40062306a36Sopenharmony_ci{
40162306a36Sopenharmony_ci	struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
40262306a36Sopenharmony_ci	struct hw_perf_event *hwc = &event->hw;
40362306a36Sopenharmony_ci	int counter = hwc->idx;
40462306a36Sopenharmony_ci	u64 new_raw_count;
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci	new_raw_count = ddr_perf_read_counter(pmu, counter);
40762306a36Sopenharmony_ci	local64_add(new_raw_count, &event->count);
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	/* clear counter's value every time */
41062306a36Sopenharmony_ci	ddr_perf_clear_counter(pmu, counter);
41162306a36Sopenharmony_ci}
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_cistatic int ddr_perf_event_init(struct perf_event *event)
41462306a36Sopenharmony_ci{
41562306a36Sopenharmony_ci	struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
41662306a36Sopenharmony_ci	struct hw_perf_event *hwc = &event->hw;
41762306a36Sopenharmony_ci	struct perf_event *sibling;
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	if (event->attr.type != event->pmu->type)
42062306a36Sopenharmony_ci		return -ENOENT;
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_ci	if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
42362306a36Sopenharmony_ci		return -EOPNOTSUPP;
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci	if (event->cpu < 0) {
42662306a36Sopenharmony_ci		dev_warn(pmu->dev, "Can't provide per-task data!\n");
42762306a36Sopenharmony_ci		return -EOPNOTSUPP;
42862306a36Sopenharmony_ci	}
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	/*
43162306a36Sopenharmony_ci	 * We must NOT create groups containing mixed PMUs, although software
43262306a36Sopenharmony_ci	 * events are acceptable (for example to create a CCN group
43362306a36Sopenharmony_ci	 * periodically read when a hrtimer aka cpu-clock leader triggers).
43462306a36Sopenharmony_ci	 */
43562306a36Sopenharmony_ci	if (event->group_leader->pmu != event->pmu &&
43662306a36Sopenharmony_ci			!is_software_event(event->group_leader))
43762306a36Sopenharmony_ci		return -EINVAL;
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	for_each_sibling_event(sibling, event->group_leader) {
44062306a36Sopenharmony_ci		if (sibling->pmu != event->pmu &&
44162306a36Sopenharmony_ci				!is_software_event(sibling))
44262306a36Sopenharmony_ci			return -EINVAL;
44362306a36Sopenharmony_ci	}
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	event->cpu = pmu->cpu;
44662306a36Sopenharmony_ci	hwc->idx = -1;
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	return 0;
44962306a36Sopenharmony_ci}
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_cistatic void ddr_perf_event_start(struct perf_event *event, int flags)
45262306a36Sopenharmony_ci{
45362306a36Sopenharmony_ci	struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
45462306a36Sopenharmony_ci	struct hw_perf_event *hwc = &event->hw;
45562306a36Sopenharmony_ci	int counter = hwc->idx;
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci	local64_set(&hwc->prev_count, 0);
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	ddr_perf_counter_local_config(pmu, event->attr.config, counter, true);
46062306a36Sopenharmony_ci	hwc->state = 0;
46162306a36Sopenharmony_ci}
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_cistatic int ddr_perf_event_add(struct perf_event *event, int flags)
46462306a36Sopenharmony_ci{
46562306a36Sopenharmony_ci	struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
46662306a36Sopenharmony_ci	struct hw_perf_event *hwc = &event->hw;
46762306a36Sopenharmony_ci	int cfg = event->attr.config;
46862306a36Sopenharmony_ci	int cfg1 = event->attr.config1;
46962306a36Sopenharmony_ci	int cfg2 = event->attr.config2;
47062306a36Sopenharmony_ci	int counter;
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	counter = (cfg & 0x0000FF00) >> 8;
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci	pmu->events[counter] = event;
47562306a36Sopenharmony_ci	pmu->active_events++;
47662306a36Sopenharmony_ci	hwc->idx = counter;
47762306a36Sopenharmony_ci	hwc->state |= PERF_HES_STOPPED;
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_ci	if (flags & PERF_EF_START)
48062306a36Sopenharmony_ci		ddr_perf_event_start(event, flags);
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	/* read trans, write trans, read beat */
48362306a36Sopenharmony_ci	ddr_perf_monitor_config(pmu, cfg, cfg1, cfg2);
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci	return 0;
48662306a36Sopenharmony_ci}
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_cistatic void ddr_perf_event_stop(struct perf_event *event, int flags)
48962306a36Sopenharmony_ci{
49062306a36Sopenharmony_ci	struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
49162306a36Sopenharmony_ci	struct hw_perf_event *hwc = &event->hw;
49262306a36Sopenharmony_ci	int counter = hwc->idx;
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci	ddr_perf_counter_local_config(pmu, event->attr.config, counter, false);
49562306a36Sopenharmony_ci	ddr_perf_event_update(event);
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_ci	hwc->state |= PERF_HES_STOPPED;
49862306a36Sopenharmony_ci}
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_cistatic void ddr_perf_event_del(struct perf_event *event, int flags)
50162306a36Sopenharmony_ci{
50262306a36Sopenharmony_ci	struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
50362306a36Sopenharmony_ci	struct hw_perf_event *hwc = &event->hw;
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci	ddr_perf_event_stop(event, PERF_EF_UPDATE);
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_ci	pmu->active_events--;
50862306a36Sopenharmony_ci	hwc->idx = -1;
50962306a36Sopenharmony_ci}
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_cistatic void ddr_perf_pmu_enable(struct pmu *pmu)
51262306a36Sopenharmony_ci{
51362306a36Sopenharmony_ci	struct ddr_pmu *ddr_pmu = to_ddr_pmu(pmu);
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_ci	ddr_perf_counter_global_config(ddr_pmu, true);
51662306a36Sopenharmony_ci}
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_cistatic void ddr_perf_pmu_disable(struct pmu *pmu)
51962306a36Sopenharmony_ci{
52062306a36Sopenharmony_ci	struct ddr_pmu *ddr_pmu = to_ddr_pmu(pmu);
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	ddr_perf_counter_global_config(ddr_pmu, false);
52362306a36Sopenharmony_ci}
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_cistatic void ddr_perf_init(struct ddr_pmu *pmu, void __iomem *base,
52662306a36Sopenharmony_ci			 struct device *dev)
52762306a36Sopenharmony_ci{
52862306a36Sopenharmony_ci	*pmu = (struct ddr_pmu) {
52962306a36Sopenharmony_ci		.pmu = (struct pmu) {
53062306a36Sopenharmony_ci			.module       = THIS_MODULE,
53162306a36Sopenharmony_ci			.capabilities = PERF_PMU_CAP_NO_EXCLUDE,
53262306a36Sopenharmony_ci			.task_ctx_nr  = perf_invalid_context,
53362306a36Sopenharmony_ci			.attr_groups  = attr_groups,
53462306a36Sopenharmony_ci			.event_init   = ddr_perf_event_init,
53562306a36Sopenharmony_ci			.add          = ddr_perf_event_add,
53662306a36Sopenharmony_ci			.del          = ddr_perf_event_del,
53762306a36Sopenharmony_ci			.start        = ddr_perf_event_start,
53862306a36Sopenharmony_ci			.stop         = ddr_perf_event_stop,
53962306a36Sopenharmony_ci			.read         = ddr_perf_event_update,
54062306a36Sopenharmony_ci			.pmu_enable   = ddr_perf_pmu_enable,
54162306a36Sopenharmony_ci			.pmu_disable  = ddr_perf_pmu_disable,
54262306a36Sopenharmony_ci		},
54362306a36Sopenharmony_ci		.base = base,
54462306a36Sopenharmony_ci		.dev = dev,
54562306a36Sopenharmony_ci	};
54662306a36Sopenharmony_ci}
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic irqreturn_t ddr_perf_irq_handler(int irq, void *p)
54962306a36Sopenharmony_ci{
55062306a36Sopenharmony_ci	struct ddr_pmu *pmu = (struct ddr_pmu *)p;
55162306a36Sopenharmony_ci	struct perf_event *event;
55262306a36Sopenharmony_ci	int i;
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci	/*
55562306a36Sopenharmony_ci	 * Counters can generate an interrupt on an overflow when msb of a
55662306a36Sopenharmony_ci	 * counter changes from 0 to 1. For the interrupt to be signalled,
55762306a36Sopenharmony_ci	 * below condition mush be satisfied:
55862306a36Sopenharmony_ci	 * PMGC0[PMIE] = 1, PMGC0[FCECE] = 1, PMLCAn[CE] = 1
55962306a36Sopenharmony_ci	 * When an interrupt is signalled, PMGC0[FAC] is set by hardware and
56062306a36Sopenharmony_ci	 * all of the registers are frozen.
56162306a36Sopenharmony_ci	 * Software can clear the interrupt condition by resetting the performance
56262306a36Sopenharmony_ci	 * monitor and clearing the most significant bit of the counter that
56362306a36Sopenharmony_ci	 * generate the overflow.
56462306a36Sopenharmony_ci	 */
56562306a36Sopenharmony_ci	for (i = 0; i < NUM_COUNTERS; i++) {
56662306a36Sopenharmony_ci		if (!pmu->events[i])
56762306a36Sopenharmony_ci			continue;
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci		event = pmu->events[i];
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci		ddr_perf_event_update(event);
57262306a36Sopenharmony_ci	}
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_ci	ddr_perf_counter_global_config(pmu, true);
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_ci	return IRQ_HANDLED;
57762306a36Sopenharmony_ci}
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_cistatic int ddr_perf_offline_cpu(unsigned int cpu, struct hlist_node *node)
58062306a36Sopenharmony_ci{
58162306a36Sopenharmony_ci	struct ddr_pmu *pmu = hlist_entry_safe(node, struct ddr_pmu, node);
58262306a36Sopenharmony_ci	int target;
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci	if (cpu != pmu->cpu)
58562306a36Sopenharmony_ci		return 0;
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci	target = cpumask_any_but(cpu_online_mask, cpu);
58862306a36Sopenharmony_ci	if (target >= nr_cpu_ids)
58962306a36Sopenharmony_ci		return 0;
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci	perf_pmu_migrate_context(&pmu->pmu, cpu, target);
59262306a36Sopenharmony_ci	pmu->cpu = target;
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	WARN_ON(irq_set_affinity(pmu->irq, cpumask_of(pmu->cpu)));
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_ci	return 0;
59762306a36Sopenharmony_ci}
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_cistatic int ddr_perf_probe(struct platform_device *pdev)
60062306a36Sopenharmony_ci{
60162306a36Sopenharmony_ci	struct ddr_pmu *pmu;
60262306a36Sopenharmony_ci	void __iomem *base;
60362306a36Sopenharmony_ci	int ret, irq;
60462306a36Sopenharmony_ci	char *name;
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	base = devm_platform_ioremap_resource(pdev, 0);
60762306a36Sopenharmony_ci	if (IS_ERR(base))
60862306a36Sopenharmony_ci		return PTR_ERR(base);
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	pmu = devm_kzalloc(&pdev->dev, sizeof(*pmu), GFP_KERNEL);
61162306a36Sopenharmony_ci	if (!pmu)
61262306a36Sopenharmony_ci		return -ENOMEM;
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	ddr_perf_init(pmu, base, &pdev->dev);
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_ci	pmu->devtype_data = of_device_get_match_data(&pdev->dev);
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci	platform_set_drvdata(pdev, pmu);
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_ci	pmu->id = ida_simple_get(&ddr_ida, 0, 0, GFP_KERNEL);
62162306a36Sopenharmony_ci	name = devm_kasprintf(&pdev->dev, GFP_KERNEL, DDR_PERF_DEV_NAME "%d", pmu->id);
62262306a36Sopenharmony_ci	if (!name) {
62362306a36Sopenharmony_ci		ret = -ENOMEM;
62462306a36Sopenharmony_ci		goto format_string_err;
62562306a36Sopenharmony_ci	}
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_ci	pmu->cpu = raw_smp_processor_id();
62862306a36Sopenharmony_ci	ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN, DDR_CPUHP_CB_NAME,
62962306a36Sopenharmony_ci				      NULL, ddr_perf_offline_cpu);
63062306a36Sopenharmony_ci	if (ret < 0) {
63162306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to add callbacks for multi state\n");
63262306a36Sopenharmony_ci		goto cpuhp_state_err;
63362306a36Sopenharmony_ci	}
63462306a36Sopenharmony_ci	pmu->cpuhp_state = ret;
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci	/* Register the pmu instance for cpu hotplug */
63762306a36Sopenharmony_ci	ret = cpuhp_state_add_instance_nocalls(pmu->cpuhp_state, &pmu->node);
63862306a36Sopenharmony_ci	if (ret) {
63962306a36Sopenharmony_ci		dev_err(&pdev->dev, "Error %d registering hotplug\n", ret);
64062306a36Sopenharmony_ci		goto cpuhp_instance_err;
64162306a36Sopenharmony_ci	}
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci	/* Request irq */
64462306a36Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
64562306a36Sopenharmony_ci	if (irq < 0) {
64662306a36Sopenharmony_ci		ret = irq;
64762306a36Sopenharmony_ci		goto ddr_perf_err;
64862306a36Sopenharmony_ci	}
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_ci	ret = devm_request_irq(&pdev->dev, irq, ddr_perf_irq_handler,
65162306a36Sopenharmony_ci			       IRQF_NOBALANCING | IRQF_NO_THREAD,
65262306a36Sopenharmony_ci			       DDR_CPUHP_CB_NAME, pmu);
65362306a36Sopenharmony_ci	if (ret < 0) {
65462306a36Sopenharmony_ci		dev_err(&pdev->dev, "Request irq failed: %d", ret);
65562306a36Sopenharmony_ci		goto ddr_perf_err;
65662306a36Sopenharmony_ci	}
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci	pmu->irq = irq;
65962306a36Sopenharmony_ci	ret = irq_set_affinity(pmu->irq, cpumask_of(pmu->cpu));
66062306a36Sopenharmony_ci	if (ret) {
66162306a36Sopenharmony_ci		dev_err(pmu->dev, "Failed to set interrupt affinity\n");
66262306a36Sopenharmony_ci		goto ddr_perf_err;
66362306a36Sopenharmony_ci	}
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci	ret = perf_pmu_register(&pmu->pmu, name, -1);
66662306a36Sopenharmony_ci	if (ret)
66762306a36Sopenharmony_ci		goto ddr_perf_err;
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	return 0;
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_ciddr_perf_err:
67262306a36Sopenharmony_ci	cpuhp_state_remove_instance_nocalls(pmu->cpuhp_state, &pmu->node);
67362306a36Sopenharmony_cicpuhp_instance_err:
67462306a36Sopenharmony_ci	cpuhp_remove_multi_state(pmu->cpuhp_state);
67562306a36Sopenharmony_cicpuhp_state_err:
67662306a36Sopenharmony_ciformat_string_err:
67762306a36Sopenharmony_ci	ida_simple_remove(&ddr_ida, pmu->id);
67862306a36Sopenharmony_ci	dev_warn(&pdev->dev, "i.MX9 DDR Perf PMU failed (%d), disabled\n", ret);
67962306a36Sopenharmony_ci	return ret;
68062306a36Sopenharmony_ci}
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_cistatic int ddr_perf_remove(struct platform_device *pdev)
68362306a36Sopenharmony_ci{
68462306a36Sopenharmony_ci	struct ddr_pmu *pmu = platform_get_drvdata(pdev);
68562306a36Sopenharmony_ci
68662306a36Sopenharmony_ci	cpuhp_state_remove_instance_nocalls(pmu->cpuhp_state, &pmu->node);
68762306a36Sopenharmony_ci	cpuhp_remove_multi_state(pmu->cpuhp_state);
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_ci	perf_pmu_unregister(&pmu->pmu);
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_ci	ida_simple_remove(&ddr_ida, pmu->id);
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_ci	return 0;
69462306a36Sopenharmony_ci}
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_cistatic struct platform_driver imx_ddr_pmu_driver = {
69762306a36Sopenharmony_ci	.driver         = {
69862306a36Sopenharmony_ci		.name                = "imx9-ddr-pmu",
69962306a36Sopenharmony_ci		.of_match_table      = imx_ddr_pmu_dt_ids,
70062306a36Sopenharmony_ci		.suppress_bind_attrs = true,
70162306a36Sopenharmony_ci	},
70262306a36Sopenharmony_ci	.probe          = ddr_perf_probe,
70362306a36Sopenharmony_ci	.remove         = ddr_perf_remove,
70462306a36Sopenharmony_ci};
70562306a36Sopenharmony_cimodule_platform_driver(imx_ddr_pmu_driver);
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_ciMODULE_AUTHOR("Xu Yang <xu.yang_2@nxp.com>");
70862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
70962306a36Sopenharmony_ciMODULE_DESCRIPTION("DDRC PerfMon for i.MX9 SoCs");
710