162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci#ifndef DRIVERS_PCI_H
362306a36Sopenharmony_ci#define DRIVERS_PCI_H
462306a36Sopenharmony_ci
562306a36Sopenharmony_ci#include <linux/pci.h>
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci/* Number of possible devfns: 0.0 to 1f.7 inclusive */
862306a36Sopenharmony_ci#define MAX_NR_DEVFNS 256
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#define PCI_FIND_CAP_TTL	48
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#define PCI_VSEC_ID_INTEL_TBT	0x1234	/* Thunderbolt */
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#define PCIE_LINK_RETRAIN_TIMEOUT_MS	1000
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/*
1762306a36Sopenharmony_ci * PCIe r6.0, sec 5.3.3.2.1 <PME Synchronization>
1862306a36Sopenharmony_ci * Recommends 1ms to 10ms timeout to check L2 ready.
1962306a36Sopenharmony_ci */
2062306a36Sopenharmony_ci#define PCIE_PME_TO_L2_TIMEOUT_US	10000
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ciextern const unsigned char pcie_link_speed[];
2362306a36Sopenharmony_ciextern bool pci_early_dump;
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cibool pcie_cap_has_lnkctl(const struct pci_dev *dev);
2662306a36Sopenharmony_cibool pcie_cap_has_lnkctl2(const struct pci_dev *dev);
2762306a36Sopenharmony_cibool pcie_cap_has_rtctl(const struct pci_dev *dev);
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci/* Functions internal to the PCI core code */
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ciint pci_create_sysfs_dev_files(struct pci_dev *pdev);
3262306a36Sopenharmony_civoid pci_remove_sysfs_dev_files(struct pci_dev *pdev);
3362306a36Sopenharmony_civoid pci_cleanup_rom(struct pci_dev *dev);
3462306a36Sopenharmony_ci#ifdef CONFIG_DMI
3562306a36Sopenharmony_ciextern const struct attribute_group pci_dev_smbios_attr_group;
3662306a36Sopenharmony_ci#endif
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cienum pci_mmap_api {
3962306a36Sopenharmony_ci	PCI_MMAP_SYSFS,	/* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
4062306a36Sopenharmony_ci	PCI_MMAP_PROCFS	/* mmap on /proc/bus/pci/<BDF> */
4162306a36Sopenharmony_ci};
4262306a36Sopenharmony_ciint pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
4362306a36Sopenharmony_ci		  enum pci_mmap_api mmap_api);
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cibool pci_reset_supported(struct pci_dev *dev);
4662306a36Sopenharmony_civoid pci_init_reset_methods(struct pci_dev *dev);
4762306a36Sopenharmony_ciint pci_bridge_secondary_bus_reset(struct pci_dev *dev);
4862306a36Sopenharmony_ciint pci_bus_error_reset(struct pci_dev *dev);
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistruct pci_cap_saved_data {
5162306a36Sopenharmony_ci	u16		cap_nr;
5262306a36Sopenharmony_ci	bool		cap_extended;
5362306a36Sopenharmony_ci	unsigned int	size;
5462306a36Sopenharmony_ci	u32		data[];
5562306a36Sopenharmony_ci};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_cistruct pci_cap_saved_state {
5862306a36Sopenharmony_ci	struct hlist_node		next;
5962306a36Sopenharmony_ci	struct pci_cap_saved_data	cap;
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_civoid pci_allocate_cap_save_buffers(struct pci_dev *dev);
6362306a36Sopenharmony_civoid pci_free_cap_save_buffers(struct pci_dev *dev);
6462306a36Sopenharmony_ciint pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
6562306a36Sopenharmony_ciint pci_add_ext_cap_save_buffer(struct pci_dev *dev,
6662306a36Sopenharmony_ci				u16 cap, unsigned int size);
6762306a36Sopenharmony_cistruct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
6862306a36Sopenharmony_cistruct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
6962306a36Sopenharmony_ci						   u16 cap);
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci#define PCI_PM_D2_DELAY         200	/* usec; see PCIe r4.0, sec 5.9.1 */
7262306a36Sopenharmony_ci#define PCI_PM_D3HOT_WAIT       10	/* msec */
7362306a36Sopenharmony_ci#define PCI_PM_D3COLD_WAIT      100	/* msec */
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_civoid pci_update_current_state(struct pci_dev *dev, pci_power_t state);
7662306a36Sopenharmony_civoid pci_refresh_power_state(struct pci_dev *dev);
7762306a36Sopenharmony_ciint pci_power_up(struct pci_dev *dev);
7862306a36Sopenharmony_civoid pci_disable_enabled_device(struct pci_dev *dev);
7962306a36Sopenharmony_ciint pci_finish_runtime_suspend(struct pci_dev *dev);
8062306a36Sopenharmony_civoid pcie_clear_device_status(struct pci_dev *dev);
8162306a36Sopenharmony_civoid pcie_clear_root_pme_status(struct pci_dev *dev);
8262306a36Sopenharmony_cibool pci_check_pme_status(struct pci_dev *dev);
8362306a36Sopenharmony_civoid pci_pme_wakeup_bus(struct pci_bus *bus);
8462306a36Sopenharmony_ciint __pci_pme_wakeup(struct pci_dev *dev, void *ign);
8562306a36Sopenharmony_civoid pci_pme_restore(struct pci_dev *dev);
8662306a36Sopenharmony_cibool pci_dev_need_resume(struct pci_dev *dev);
8762306a36Sopenharmony_civoid pci_dev_adjust_pme(struct pci_dev *dev);
8862306a36Sopenharmony_civoid pci_dev_complete_resume(struct pci_dev *pci_dev);
8962306a36Sopenharmony_civoid pci_config_pm_runtime_get(struct pci_dev *dev);
9062306a36Sopenharmony_civoid pci_config_pm_runtime_put(struct pci_dev *dev);
9162306a36Sopenharmony_civoid pci_pm_init(struct pci_dev *dev);
9262306a36Sopenharmony_civoid pci_ea_init(struct pci_dev *dev);
9362306a36Sopenharmony_civoid pci_msi_init(struct pci_dev *dev);
9462306a36Sopenharmony_civoid pci_msix_init(struct pci_dev *dev);
9562306a36Sopenharmony_cibool pci_bridge_d3_possible(struct pci_dev *dev);
9662306a36Sopenharmony_civoid pci_bridge_d3_update(struct pci_dev *dev);
9762306a36Sopenharmony_civoid pci_bridge_reconfigure_ltr(struct pci_dev *dev);
9862306a36Sopenharmony_ciint pci_bridge_wait_for_secondary_bus(struct pci_dev *dev, char *reset_type);
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic inline void pci_wakeup_event(struct pci_dev *dev)
10162306a36Sopenharmony_ci{
10262306a36Sopenharmony_ci	/* Wait 100 ms before the system can be put into a sleep state. */
10362306a36Sopenharmony_ci	pm_wakeup_event(&dev->dev, 100);
10462306a36Sopenharmony_ci}
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic inline bool pci_has_subordinate(struct pci_dev *pci_dev)
10762306a36Sopenharmony_ci{
10862306a36Sopenharmony_ci	return !!(pci_dev->subordinate);
10962306a36Sopenharmony_ci}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic inline bool pci_power_manageable(struct pci_dev *pci_dev)
11262306a36Sopenharmony_ci{
11362306a36Sopenharmony_ci	/*
11462306a36Sopenharmony_ci	 * Currently we allow normal PCI devices and PCI bridges transition
11562306a36Sopenharmony_ci	 * into D3 if their bridge_d3 is set.
11662306a36Sopenharmony_ci	 */
11762306a36Sopenharmony_ci	return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
11862306a36Sopenharmony_ci}
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_cistatic inline bool pcie_downstream_port(const struct pci_dev *dev)
12162306a36Sopenharmony_ci{
12262306a36Sopenharmony_ci	int type = pci_pcie_type(dev);
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	return type == PCI_EXP_TYPE_ROOT_PORT ||
12562306a36Sopenharmony_ci	       type == PCI_EXP_TYPE_DOWNSTREAM ||
12662306a36Sopenharmony_ci	       type == PCI_EXP_TYPE_PCIE_BRIDGE;
12762306a36Sopenharmony_ci}
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_civoid pci_vpd_init(struct pci_dev *dev);
13062306a36Sopenharmony_civoid pci_vpd_release(struct pci_dev *dev);
13162306a36Sopenharmony_ciextern const struct attribute_group pci_dev_vpd_attr_group;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci/* PCI Virtual Channel */
13462306a36Sopenharmony_ciint pci_save_vc_state(struct pci_dev *dev);
13562306a36Sopenharmony_civoid pci_restore_vc_state(struct pci_dev *dev);
13662306a36Sopenharmony_civoid pci_allocate_vc_save_buffers(struct pci_dev *dev);
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci/* PCI /proc functions */
13962306a36Sopenharmony_ci#ifdef CONFIG_PROC_FS
14062306a36Sopenharmony_ciint pci_proc_attach_device(struct pci_dev *dev);
14162306a36Sopenharmony_ciint pci_proc_detach_device(struct pci_dev *dev);
14262306a36Sopenharmony_ciint pci_proc_detach_bus(struct pci_bus *bus);
14362306a36Sopenharmony_ci#else
14462306a36Sopenharmony_cistatic inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
14562306a36Sopenharmony_cistatic inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
14662306a36Sopenharmony_cistatic inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
14762306a36Sopenharmony_ci#endif
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci/* Functions for PCI Hotplug drivers to use */
15062306a36Sopenharmony_ciint pci_hp_add_bridge(struct pci_dev *dev);
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci#ifdef HAVE_PCI_LEGACY
15362306a36Sopenharmony_civoid pci_create_legacy_files(struct pci_bus *bus);
15462306a36Sopenharmony_civoid pci_remove_legacy_files(struct pci_bus *bus);
15562306a36Sopenharmony_ci#else
15662306a36Sopenharmony_cistatic inline void pci_create_legacy_files(struct pci_bus *bus) { }
15762306a36Sopenharmony_cistatic inline void pci_remove_legacy_files(struct pci_bus *bus) { }
15862306a36Sopenharmony_ci#endif
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci/* Lock for read/write access to pci device and bus lists */
16162306a36Sopenharmony_ciextern struct rw_semaphore pci_bus_sem;
16262306a36Sopenharmony_ciextern struct mutex pci_slot_mutex;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ciextern raw_spinlock_t pci_lock;
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ciextern unsigned int pci_pm_d3hot_delay;
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci#ifdef CONFIG_PCI_MSI
16962306a36Sopenharmony_civoid pci_no_msi(void);
17062306a36Sopenharmony_ci#else
17162306a36Sopenharmony_cistatic inline void pci_no_msi(void) { }
17262306a36Sopenharmony_ci#endif
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_civoid pci_realloc_get_opt(char *);
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic inline int pci_no_d1d2(struct pci_dev *dev)
17762306a36Sopenharmony_ci{
17862306a36Sopenharmony_ci	unsigned int parent_dstates = 0;
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	if (dev->bus->self)
18162306a36Sopenharmony_ci		parent_dstates = dev->bus->self->no_d1d2;
18262306a36Sopenharmony_ci	return (dev->no_d1d2 || parent_dstates);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci}
18562306a36Sopenharmony_ciextern const struct attribute_group *pci_dev_groups[];
18662306a36Sopenharmony_ciextern const struct attribute_group *pcibus_groups[];
18762306a36Sopenharmony_ciextern const struct device_type pci_dev_type;
18862306a36Sopenharmony_ciextern const struct attribute_group *pci_bus_groups[];
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ciextern unsigned long pci_hotplug_io_size;
19162306a36Sopenharmony_ciextern unsigned long pci_hotplug_mmio_size;
19262306a36Sopenharmony_ciextern unsigned long pci_hotplug_mmio_pref_size;
19362306a36Sopenharmony_ciextern unsigned long pci_hotplug_bus_size;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci/**
19662306a36Sopenharmony_ci * pci_match_one_device - Tell if a PCI device structure has a matching
19762306a36Sopenharmony_ci *			  PCI device id structure
19862306a36Sopenharmony_ci * @id: single PCI device id structure to match
19962306a36Sopenharmony_ci * @dev: the PCI device structure to match against
20062306a36Sopenharmony_ci *
20162306a36Sopenharmony_ci * Returns the matching pci_device_id structure or %NULL if there is no match.
20262306a36Sopenharmony_ci */
20362306a36Sopenharmony_cistatic inline const struct pci_device_id *
20462306a36Sopenharmony_cipci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
20562306a36Sopenharmony_ci{
20662306a36Sopenharmony_ci	if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
20762306a36Sopenharmony_ci	    (id->device == PCI_ANY_ID || id->device == dev->device) &&
20862306a36Sopenharmony_ci	    (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
20962306a36Sopenharmony_ci	    (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
21062306a36Sopenharmony_ci	    !((id->class ^ dev->class) & id->class_mask))
21162306a36Sopenharmony_ci		return id;
21262306a36Sopenharmony_ci	return NULL;
21362306a36Sopenharmony_ci}
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci/* PCI slot sysfs helper code */
21662306a36Sopenharmony_ci#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ciextern struct kset *pci_slots_kset;
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistruct pci_slot_attribute {
22162306a36Sopenharmony_ci	struct attribute attr;
22262306a36Sopenharmony_ci	ssize_t (*show)(struct pci_slot *, char *);
22362306a36Sopenharmony_ci	ssize_t (*store)(struct pci_slot *, const char *, size_t);
22462306a36Sopenharmony_ci};
22562306a36Sopenharmony_ci#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cienum pci_bar_type {
22862306a36Sopenharmony_ci	pci_bar_unknown,	/* Standard PCI BAR probe */
22962306a36Sopenharmony_ci	pci_bar_io,		/* An I/O port BAR */
23062306a36Sopenharmony_ci	pci_bar_mem32,		/* A 32-bit memory BAR */
23162306a36Sopenharmony_ci	pci_bar_mem64,		/* A 64-bit memory BAR */
23262306a36Sopenharmony_ci};
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistruct device *pci_get_host_bridge_device(struct pci_dev *dev);
23562306a36Sopenharmony_civoid pci_put_host_bridge_device(struct device *dev);
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ciint pci_configure_extended_tags(struct pci_dev *dev, void *ign);
23862306a36Sopenharmony_cibool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
23962306a36Sopenharmony_ci				int crs_timeout);
24062306a36Sopenharmony_cibool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
24162306a36Sopenharmony_ci					int crs_timeout);
24262306a36Sopenharmony_ciint pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *pl, int crs_timeout);
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ciint pci_setup_device(struct pci_dev *dev);
24562306a36Sopenharmony_ciint __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
24662306a36Sopenharmony_ci		    struct resource *res, unsigned int reg);
24762306a36Sopenharmony_civoid pci_configure_ari(struct pci_dev *dev);
24862306a36Sopenharmony_civoid __pci_bus_size_bridges(struct pci_bus *bus,
24962306a36Sopenharmony_ci			struct list_head *realloc_head);
25062306a36Sopenharmony_civoid __pci_bus_assign_resources(const struct pci_bus *bus,
25162306a36Sopenharmony_ci				struct list_head *realloc_head,
25262306a36Sopenharmony_ci				struct list_head *fail_head);
25362306a36Sopenharmony_cibool pci_bus_clip_resource(struct pci_dev *dev, int idx);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_civoid pci_reassigndev_resource_alignment(struct pci_dev *dev);
25662306a36Sopenharmony_civoid pci_disable_bridge_window(struct pci_dev *dev);
25762306a36Sopenharmony_cistruct pci_bus *pci_bus_get(struct pci_bus *bus);
25862306a36Sopenharmony_civoid pci_bus_put(struct pci_bus *bus);
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci/* PCIe link information from Link Capabilities 2 */
26162306a36Sopenharmony_ci#define PCIE_LNKCAP2_SLS2SPEED(lnkcap2) \
26262306a36Sopenharmony_ci	((lnkcap2) & PCI_EXP_LNKCAP2_SLS_64_0GB ? PCIE_SPEED_64_0GT : \
26362306a36Sopenharmony_ci	 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_32_0GB ? PCIE_SPEED_32_0GT : \
26462306a36Sopenharmony_ci	 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_16_0GB ? PCIE_SPEED_16_0GT : \
26562306a36Sopenharmony_ci	 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_8_0GB ? PCIE_SPEED_8_0GT : \
26662306a36Sopenharmony_ci	 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_5_0GB ? PCIE_SPEED_5_0GT : \
26762306a36Sopenharmony_ci	 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_2_5GB ? PCIE_SPEED_2_5GT : \
26862306a36Sopenharmony_ci	 PCI_SPEED_UNKNOWN)
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci/* PCIe speed to Mb/s reduced by encoding overhead */
27162306a36Sopenharmony_ci#define PCIE_SPEED2MBS_ENC(speed) \
27262306a36Sopenharmony_ci	((speed) == PCIE_SPEED_64_0GT ? 64000*1/1 : \
27362306a36Sopenharmony_ci	 (speed) == PCIE_SPEED_32_0GT ? 32000*128/130 : \
27462306a36Sopenharmony_ci	 (speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
27562306a36Sopenharmony_ci	 (speed) == PCIE_SPEED_8_0GT  ?  8000*128/130 : \
27662306a36Sopenharmony_ci	 (speed) == PCIE_SPEED_5_0GT  ?  5000*8/10 : \
27762306a36Sopenharmony_ci	 (speed) == PCIE_SPEED_2_5GT  ?  2500*8/10 : \
27862306a36Sopenharmony_ci	 0)
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ciconst char *pci_speed_string(enum pci_bus_speed speed);
28162306a36Sopenharmony_cienum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
28262306a36Sopenharmony_cienum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
28362306a36Sopenharmony_ciu32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
28462306a36Sopenharmony_ci			   enum pcie_link_width *width);
28562306a36Sopenharmony_civoid __pcie_print_link_status(struct pci_dev *dev, bool verbose);
28662306a36Sopenharmony_civoid pcie_report_downtraining(struct pci_dev *dev);
28762306a36Sopenharmony_civoid pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci/* Single Root I/O Virtualization */
29062306a36Sopenharmony_cistruct pci_sriov {
29162306a36Sopenharmony_ci	int		pos;		/* Capability position */
29262306a36Sopenharmony_ci	int		nres;		/* Number of resources */
29362306a36Sopenharmony_ci	u32		cap;		/* SR-IOV Capabilities */
29462306a36Sopenharmony_ci	u16		ctrl;		/* SR-IOV Control */
29562306a36Sopenharmony_ci	u16		total_VFs;	/* Total VFs associated with the PF */
29662306a36Sopenharmony_ci	u16		initial_VFs;	/* Initial VFs associated with the PF */
29762306a36Sopenharmony_ci	u16		num_VFs;	/* Number of VFs available */
29862306a36Sopenharmony_ci	u16		offset;		/* First VF Routing ID offset */
29962306a36Sopenharmony_ci	u16		stride;		/* Following VF stride */
30062306a36Sopenharmony_ci	u16		vf_device;	/* VF device ID */
30162306a36Sopenharmony_ci	u32		pgsz;		/* Page size for BAR alignment */
30262306a36Sopenharmony_ci	u8		link;		/* Function Dependency Link */
30362306a36Sopenharmony_ci	u8		max_VF_buses;	/* Max buses consumed by VFs */
30462306a36Sopenharmony_ci	u16		driver_max_VFs;	/* Max num VFs driver supports */
30562306a36Sopenharmony_ci	struct pci_dev	*dev;		/* Lowest numbered PF */
30662306a36Sopenharmony_ci	struct pci_dev	*self;		/* This PF */
30762306a36Sopenharmony_ci	u32		class;		/* VF device */
30862306a36Sopenharmony_ci	u8		hdr_type;	/* VF header type */
30962306a36Sopenharmony_ci	u16		subsystem_vendor; /* VF subsystem vendor */
31062306a36Sopenharmony_ci	u16		subsystem_device; /* VF subsystem device */
31162306a36Sopenharmony_ci	resource_size_t	barsz[PCI_SRIOV_NUM_BARS];	/* VF BAR size */
31262306a36Sopenharmony_ci	bool		drivers_autoprobe; /* Auto probing of VFs by driver */
31362306a36Sopenharmony_ci};
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci#ifdef CONFIG_PCI_DOE
31662306a36Sopenharmony_civoid pci_doe_init(struct pci_dev *pdev);
31762306a36Sopenharmony_civoid pci_doe_destroy(struct pci_dev *pdev);
31862306a36Sopenharmony_civoid pci_doe_disconnected(struct pci_dev *pdev);
31962306a36Sopenharmony_ci#else
32062306a36Sopenharmony_cistatic inline void pci_doe_init(struct pci_dev *pdev) { }
32162306a36Sopenharmony_cistatic inline void pci_doe_destroy(struct pci_dev *pdev) { }
32262306a36Sopenharmony_cistatic inline void pci_doe_disconnected(struct pci_dev *pdev) { }
32362306a36Sopenharmony_ci#endif
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci/**
32662306a36Sopenharmony_ci * pci_dev_set_io_state - Set the new error state if possible.
32762306a36Sopenharmony_ci *
32862306a36Sopenharmony_ci * @dev: PCI device to set new error_state
32962306a36Sopenharmony_ci * @new: the state we want dev to be in
33062306a36Sopenharmony_ci *
33162306a36Sopenharmony_ci * If the device is experiencing perm_failure, it has to remain in that state.
33262306a36Sopenharmony_ci * Any other transition is allowed.
33362306a36Sopenharmony_ci *
33462306a36Sopenharmony_ci * Returns true if state has been changed to the requested state.
33562306a36Sopenharmony_ci */
33662306a36Sopenharmony_cistatic inline bool pci_dev_set_io_state(struct pci_dev *dev,
33762306a36Sopenharmony_ci					pci_channel_state_t new)
33862306a36Sopenharmony_ci{
33962306a36Sopenharmony_ci	pci_channel_state_t old;
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	switch (new) {
34262306a36Sopenharmony_ci	case pci_channel_io_perm_failure:
34362306a36Sopenharmony_ci		xchg(&dev->error_state, pci_channel_io_perm_failure);
34462306a36Sopenharmony_ci		return true;
34562306a36Sopenharmony_ci	case pci_channel_io_frozen:
34662306a36Sopenharmony_ci		old = cmpxchg(&dev->error_state, pci_channel_io_normal,
34762306a36Sopenharmony_ci			      pci_channel_io_frozen);
34862306a36Sopenharmony_ci		return old != pci_channel_io_perm_failure;
34962306a36Sopenharmony_ci	case pci_channel_io_normal:
35062306a36Sopenharmony_ci		old = cmpxchg(&dev->error_state, pci_channel_io_frozen,
35162306a36Sopenharmony_ci			      pci_channel_io_normal);
35262306a36Sopenharmony_ci		return old != pci_channel_io_perm_failure;
35362306a36Sopenharmony_ci	default:
35462306a36Sopenharmony_ci		return false;
35562306a36Sopenharmony_ci	}
35662306a36Sopenharmony_ci}
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
35962306a36Sopenharmony_ci{
36062306a36Sopenharmony_ci	pci_dev_set_io_state(dev, pci_channel_io_perm_failure);
36162306a36Sopenharmony_ci	pci_doe_disconnected(dev);
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	return 0;
36462306a36Sopenharmony_ci}
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci/* pci_dev priv_flags */
36762306a36Sopenharmony_ci#define PCI_DEV_ADDED 0
36862306a36Sopenharmony_ci#define PCI_DPC_RECOVERED 1
36962306a36Sopenharmony_ci#define PCI_DPC_RECOVERING 2
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
37262306a36Sopenharmony_ci{
37362306a36Sopenharmony_ci	assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
37462306a36Sopenharmony_ci}
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistatic inline bool pci_dev_is_added(const struct pci_dev *dev)
37762306a36Sopenharmony_ci{
37862306a36Sopenharmony_ci	return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
37962306a36Sopenharmony_ci}
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci#ifdef CONFIG_PCIEAER
38262306a36Sopenharmony_ci#include <linux/aer.h>
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci#define AER_MAX_MULTI_ERR_DEVICES	5	/* Not likely to have more */
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_cistruct aer_err_info {
38762306a36Sopenharmony_ci	struct pci_dev *dev[AER_MAX_MULTI_ERR_DEVICES];
38862306a36Sopenharmony_ci	int error_dev_num;
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	unsigned int id:16;
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	unsigned int severity:2;	/* 0:NONFATAL | 1:FATAL | 2:COR */
39362306a36Sopenharmony_ci	unsigned int __pad1:5;
39462306a36Sopenharmony_ci	unsigned int multi_error_valid:1;
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci	unsigned int first_error:5;
39762306a36Sopenharmony_ci	unsigned int __pad2:2;
39862306a36Sopenharmony_ci	unsigned int tlp_header_valid:1;
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	unsigned int status;		/* COR/UNCOR Error Status */
40162306a36Sopenharmony_ci	unsigned int mask;		/* COR/UNCOR Error Mask */
40262306a36Sopenharmony_ci	struct aer_header_log_regs tlp;	/* TLP Header */
40362306a36Sopenharmony_ci};
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ciint aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info);
40662306a36Sopenharmony_civoid aer_print_error(struct pci_dev *dev, struct aer_err_info *info);
40762306a36Sopenharmony_ci#endif	/* CONFIG_PCIEAER */
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci#ifdef CONFIG_PCIEPORTBUS
41062306a36Sopenharmony_ci/* Cached RCEC Endpoint Association */
41162306a36Sopenharmony_cistruct rcec_ea {
41262306a36Sopenharmony_ci	u8		nextbusn;
41362306a36Sopenharmony_ci	u8		lastbusn;
41462306a36Sopenharmony_ci	u32		bitmap;
41562306a36Sopenharmony_ci};
41662306a36Sopenharmony_ci#endif
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci#ifdef CONFIG_PCIE_DPC
41962306a36Sopenharmony_civoid pci_save_dpc_state(struct pci_dev *dev);
42062306a36Sopenharmony_civoid pci_restore_dpc_state(struct pci_dev *dev);
42162306a36Sopenharmony_civoid pci_dpc_init(struct pci_dev *pdev);
42262306a36Sopenharmony_civoid dpc_process_error(struct pci_dev *pdev);
42362306a36Sopenharmony_cipci_ers_result_t dpc_reset_link(struct pci_dev *pdev);
42462306a36Sopenharmony_cibool pci_dpc_recovered(struct pci_dev *pdev);
42562306a36Sopenharmony_ci#else
42662306a36Sopenharmony_cistatic inline void pci_save_dpc_state(struct pci_dev *dev) { }
42762306a36Sopenharmony_cistatic inline void pci_restore_dpc_state(struct pci_dev *dev) { }
42862306a36Sopenharmony_cistatic inline void pci_dpc_init(struct pci_dev *pdev) { }
42962306a36Sopenharmony_cistatic inline bool pci_dpc_recovered(struct pci_dev *pdev) { return false; }
43062306a36Sopenharmony_ci#endif
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci#ifdef CONFIG_PCIEPORTBUS
43362306a36Sopenharmony_civoid pci_rcec_init(struct pci_dev *dev);
43462306a36Sopenharmony_civoid pci_rcec_exit(struct pci_dev *dev);
43562306a36Sopenharmony_civoid pcie_link_rcec(struct pci_dev *rcec);
43662306a36Sopenharmony_civoid pcie_walk_rcec(struct pci_dev *rcec,
43762306a36Sopenharmony_ci		    int (*cb)(struct pci_dev *, void *),
43862306a36Sopenharmony_ci		    void *userdata);
43962306a36Sopenharmony_ci#else
44062306a36Sopenharmony_cistatic inline void pci_rcec_init(struct pci_dev *dev) { }
44162306a36Sopenharmony_cistatic inline void pci_rcec_exit(struct pci_dev *dev) { }
44262306a36Sopenharmony_cistatic inline void pcie_link_rcec(struct pci_dev *rcec) { }
44362306a36Sopenharmony_cistatic inline void pcie_walk_rcec(struct pci_dev *rcec,
44462306a36Sopenharmony_ci				  int (*cb)(struct pci_dev *, void *),
44562306a36Sopenharmony_ci				  void *userdata) { }
44662306a36Sopenharmony_ci#endif
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci#ifdef CONFIG_PCI_ATS
44962306a36Sopenharmony_ci/* Address Translation Service */
45062306a36Sopenharmony_civoid pci_ats_init(struct pci_dev *dev);
45162306a36Sopenharmony_civoid pci_restore_ats_state(struct pci_dev *dev);
45262306a36Sopenharmony_ci#else
45362306a36Sopenharmony_cistatic inline void pci_ats_init(struct pci_dev *d) { }
45462306a36Sopenharmony_cistatic inline void pci_restore_ats_state(struct pci_dev *dev) { }
45562306a36Sopenharmony_ci#endif /* CONFIG_PCI_ATS */
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci#ifdef CONFIG_PCI_PRI
45862306a36Sopenharmony_civoid pci_pri_init(struct pci_dev *dev);
45962306a36Sopenharmony_civoid pci_restore_pri_state(struct pci_dev *pdev);
46062306a36Sopenharmony_ci#else
46162306a36Sopenharmony_cistatic inline void pci_pri_init(struct pci_dev *dev) { }
46262306a36Sopenharmony_cistatic inline void pci_restore_pri_state(struct pci_dev *pdev) { }
46362306a36Sopenharmony_ci#endif
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_ci#ifdef CONFIG_PCI_PASID
46662306a36Sopenharmony_civoid pci_pasid_init(struct pci_dev *dev);
46762306a36Sopenharmony_civoid pci_restore_pasid_state(struct pci_dev *pdev);
46862306a36Sopenharmony_ci#else
46962306a36Sopenharmony_cistatic inline void pci_pasid_init(struct pci_dev *dev) { }
47062306a36Sopenharmony_cistatic inline void pci_restore_pasid_state(struct pci_dev *pdev) { }
47162306a36Sopenharmony_ci#endif
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ci#ifdef CONFIG_PCI_IOV
47462306a36Sopenharmony_ciint pci_iov_init(struct pci_dev *dev);
47562306a36Sopenharmony_civoid pci_iov_release(struct pci_dev *dev);
47662306a36Sopenharmony_civoid pci_iov_remove(struct pci_dev *dev);
47762306a36Sopenharmony_civoid pci_iov_update_resource(struct pci_dev *dev, int resno);
47862306a36Sopenharmony_ciresource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
47962306a36Sopenharmony_civoid pci_restore_iov_state(struct pci_dev *dev);
48062306a36Sopenharmony_ciint pci_iov_bus_range(struct pci_bus *bus);
48162306a36Sopenharmony_ciextern const struct attribute_group sriov_pf_dev_attr_group;
48262306a36Sopenharmony_ciextern const struct attribute_group sriov_vf_dev_attr_group;
48362306a36Sopenharmony_ci#else
48462306a36Sopenharmony_cistatic inline int pci_iov_init(struct pci_dev *dev)
48562306a36Sopenharmony_ci{
48662306a36Sopenharmony_ci	return -ENODEV;
48762306a36Sopenharmony_ci}
48862306a36Sopenharmony_cistatic inline void pci_iov_release(struct pci_dev *dev) { }
48962306a36Sopenharmony_cistatic inline void pci_iov_remove(struct pci_dev *dev) { }
49062306a36Sopenharmony_cistatic inline void pci_restore_iov_state(struct pci_dev *dev) { }
49162306a36Sopenharmony_cistatic inline int pci_iov_bus_range(struct pci_bus *bus)
49262306a36Sopenharmony_ci{
49362306a36Sopenharmony_ci	return 0;
49462306a36Sopenharmony_ci}
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci#endif /* CONFIG_PCI_IOV */
49762306a36Sopenharmony_ci
49862306a36Sopenharmony_ci#ifdef CONFIG_PCIE_PTM
49962306a36Sopenharmony_civoid pci_ptm_init(struct pci_dev *dev);
50062306a36Sopenharmony_civoid pci_save_ptm_state(struct pci_dev *dev);
50162306a36Sopenharmony_civoid pci_restore_ptm_state(struct pci_dev *dev);
50262306a36Sopenharmony_civoid pci_suspend_ptm(struct pci_dev *dev);
50362306a36Sopenharmony_civoid pci_resume_ptm(struct pci_dev *dev);
50462306a36Sopenharmony_ci#else
50562306a36Sopenharmony_cistatic inline void pci_ptm_init(struct pci_dev *dev) { }
50662306a36Sopenharmony_cistatic inline void pci_save_ptm_state(struct pci_dev *dev) { }
50762306a36Sopenharmony_cistatic inline void pci_restore_ptm_state(struct pci_dev *dev) { }
50862306a36Sopenharmony_cistatic inline void pci_suspend_ptm(struct pci_dev *dev) { }
50962306a36Sopenharmony_cistatic inline void pci_resume_ptm(struct pci_dev *dev) { }
51062306a36Sopenharmony_ci#endif
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_ciunsigned long pci_cardbus_resource_alignment(struct resource *);
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_cistatic inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
51562306a36Sopenharmony_ci						     struct resource *res)
51662306a36Sopenharmony_ci{
51762306a36Sopenharmony_ci#ifdef CONFIG_PCI_IOV
51862306a36Sopenharmony_ci	int resno = res - dev->resource;
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci	if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
52162306a36Sopenharmony_ci		return pci_sriov_resource_alignment(dev, resno);
52262306a36Sopenharmony_ci#endif
52362306a36Sopenharmony_ci	if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
52462306a36Sopenharmony_ci		return pci_cardbus_resource_alignment(res);
52562306a36Sopenharmony_ci	return resource_alignment(res);
52662306a36Sopenharmony_ci}
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_civoid pci_acs_init(struct pci_dev *dev);
52962306a36Sopenharmony_ci#ifdef CONFIG_PCI_QUIRKS
53062306a36Sopenharmony_ciint pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
53162306a36Sopenharmony_ciint pci_dev_specific_enable_acs(struct pci_dev *dev);
53262306a36Sopenharmony_ciint pci_dev_specific_disable_acs_redir(struct pci_dev *dev);
53362306a36Sopenharmony_cibool pcie_failed_link_retrain(struct pci_dev *dev);
53462306a36Sopenharmony_ci#else
53562306a36Sopenharmony_cistatic inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
53662306a36Sopenharmony_ci					       u16 acs_flags)
53762306a36Sopenharmony_ci{
53862306a36Sopenharmony_ci	return -ENOTTY;
53962306a36Sopenharmony_ci}
54062306a36Sopenharmony_cistatic inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
54162306a36Sopenharmony_ci{
54262306a36Sopenharmony_ci	return -ENOTTY;
54362306a36Sopenharmony_ci}
54462306a36Sopenharmony_cistatic inline int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
54562306a36Sopenharmony_ci{
54662306a36Sopenharmony_ci	return -ENOTTY;
54762306a36Sopenharmony_ci}
54862306a36Sopenharmony_cistatic inline bool pcie_failed_link_retrain(struct pci_dev *dev)
54962306a36Sopenharmony_ci{
55062306a36Sopenharmony_ci	return false;
55162306a36Sopenharmony_ci}
55262306a36Sopenharmony_ci#endif
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci/* PCI error reporting and recovery */
55562306a36Sopenharmony_cipci_ers_result_t pcie_do_recovery(struct pci_dev *dev,
55662306a36Sopenharmony_ci		pci_channel_state_t state,
55762306a36Sopenharmony_ci		pci_ers_result_t (*reset_subordinates)(struct pci_dev *pdev));
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_cibool pcie_wait_for_link(struct pci_dev *pdev, bool active);
56062306a36Sopenharmony_ciint pcie_retrain_link(struct pci_dev *pdev, bool use_lt);
56162306a36Sopenharmony_ci#ifdef CONFIG_PCIEASPM
56262306a36Sopenharmony_civoid pcie_aspm_init_link_state(struct pci_dev *pdev);
56362306a36Sopenharmony_civoid pcie_aspm_exit_link_state(struct pci_dev *pdev);
56462306a36Sopenharmony_civoid pcie_aspm_pm_state_change(struct pci_dev *pdev);
56562306a36Sopenharmony_civoid pcie_aspm_powersave_config_link(struct pci_dev *pdev);
56662306a36Sopenharmony_ci#else
56762306a36Sopenharmony_cistatic inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
56862306a36Sopenharmony_cistatic inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
56962306a36Sopenharmony_cistatic inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
57062306a36Sopenharmony_cistatic inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
57162306a36Sopenharmony_ci#endif
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_ci#ifdef CONFIG_PCIE_ECRC
57462306a36Sopenharmony_civoid pcie_set_ecrc_checking(struct pci_dev *dev);
57562306a36Sopenharmony_civoid pcie_ecrc_get_policy(char *str);
57662306a36Sopenharmony_ci#else
57762306a36Sopenharmony_cistatic inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
57862306a36Sopenharmony_cistatic inline void pcie_ecrc_get_policy(char *str) { }
57962306a36Sopenharmony_ci#endif
58062306a36Sopenharmony_ci
58162306a36Sopenharmony_cistruct pci_dev_reset_methods {
58262306a36Sopenharmony_ci	u16 vendor;
58362306a36Sopenharmony_ci	u16 device;
58462306a36Sopenharmony_ci	int (*reset)(struct pci_dev *dev, bool probe);
58562306a36Sopenharmony_ci};
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_cistruct pci_reset_fn_method {
58862306a36Sopenharmony_ci	int (*reset_fn)(struct pci_dev *pdev, bool probe);
58962306a36Sopenharmony_ci	char *name;
59062306a36Sopenharmony_ci};
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci#ifdef CONFIG_PCI_QUIRKS
59362306a36Sopenharmony_ciint pci_dev_specific_reset(struct pci_dev *dev, bool probe);
59462306a36Sopenharmony_ci#else
59562306a36Sopenharmony_cistatic inline int pci_dev_specific_reset(struct pci_dev *dev, bool probe)
59662306a36Sopenharmony_ci{
59762306a36Sopenharmony_ci	return -ENOTTY;
59862306a36Sopenharmony_ci}
59962306a36Sopenharmony_ci#endif
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci#if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
60262306a36Sopenharmony_ciint acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
60362306a36Sopenharmony_ci			  struct resource *res);
60462306a36Sopenharmony_ci#else
60562306a36Sopenharmony_cistatic inline int acpi_get_rc_resources(struct device *dev, const char *hid,
60662306a36Sopenharmony_ci					u16 segment, struct resource *res)
60762306a36Sopenharmony_ci{
60862306a36Sopenharmony_ci	return -ENODEV;
60962306a36Sopenharmony_ci}
61062306a36Sopenharmony_ci#endif
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ciint pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
61362306a36Sopenharmony_ciint pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
61462306a36Sopenharmony_cistatic inline u64 pci_rebar_size_to_bytes(int size)
61562306a36Sopenharmony_ci{
61662306a36Sopenharmony_ci	return 1ULL << (size + 20);
61762306a36Sopenharmony_ci}
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_cistruct device_node;
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci#ifdef CONFIG_OF
62262306a36Sopenharmony_ciint of_pci_parse_bus_range(struct device_node *node, struct resource *res);
62362306a36Sopenharmony_ciint of_get_pci_domain_nr(struct device_node *node);
62462306a36Sopenharmony_ciint of_pci_get_max_link_speed(struct device_node *node);
62562306a36Sopenharmony_ciu32 of_pci_get_slot_power_limit(struct device_node *node,
62662306a36Sopenharmony_ci				u8 *slot_power_limit_value,
62762306a36Sopenharmony_ci				u8 *slot_power_limit_scale);
62862306a36Sopenharmony_ciint pci_set_of_node(struct pci_dev *dev);
62962306a36Sopenharmony_civoid pci_release_of_node(struct pci_dev *dev);
63062306a36Sopenharmony_civoid pci_set_bus_of_node(struct pci_bus *bus);
63162306a36Sopenharmony_civoid pci_release_bus_of_node(struct pci_bus *bus);
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_ciint devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge);
63462306a36Sopenharmony_ci
63562306a36Sopenharmony_ci#else
63662306a36Sopenharmony_cistatic inline int
63762306a36Sopenharmony_ciof_pci_parse_bus_range(struct device_node *node, struct resource *res)
63862306a36Sopenharmony_ci{
63962306a36Sopenharmony_ci	return -EINVAL;
64062306a36Sopenharmony_ci}
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_cistatic inline int
64362306a36Sopenharmony_ciof_get_pci_domain_nr(struct device_node *node)
64462306a36Sopenharmony_ci{
64562306a36Sopenharmony_ci	return -1;
64662306a36Sopenharmony_ci}
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_cistatic inline int
64962306a36Sopenharmony_ciof_pci_get_max_link_speed(struct device_node *node)
65062306a36Sopenharmony_ci{
65162306a36Sopenharmony_ci	return -EINVAL;
65262306a36Sopenharmony_ci}
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_cistatic inline u32
65562306a36Sopenharmony_ciof_pci_get_slot_power_limit(struct device_node *node,
65662306a36Sopenharmony_ci			    u8 *slot_power_limit_value,
65762306a36Sopenharmony_ci			    u8 *slot_power_limit_scale)
65862306a36Sopenharmony_ci{
65962306a36Sopenharmony_ci	if (slot_power_limit_value)
66062306a36Sopenharmony_ci		*slot_power_limit_value = 0;
66162306a36Sopenharmony_ci	if (slot_power_limit_scale)
66262306a36Sopenharmony_ci		*slot_power_limit_scale = 0;
66362306a36Sopenharmony_ci	return 0;
66462306a36Sopenharmony_ci}
66562306a36Sopenharmony_ci
66662306a36Sopenharmony_cistatic inline int pci_set_of_node(struct pci_dev *dev) { return 0; }
66762306a36Sopenharmony_cistatic inline void pci_release_of_node(struct pci_dev *dev) { }
66862306a36Sopenharmony_cistatic inline void pci_set_bus_of_node(struct pci_bus *bus) { }
66962306a36Sopenharmony_cistatic inline void pci_release_bus_of_node(struct pci_bus *bus) { }
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_cistatic inline int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge)
67262306a36Sopenharmony_ci{
67362306a36Sopenharmony_ci	return 0;
67462306a36Sopenharmony_ci}
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_ci#endif /* CONFIG_OF */
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_cistruct of_changeset;
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci#ifdef CONFIG_PCI_DYNAMIC_OF_NODES
68162306a36Sopenharmony_civoid of_pci_make_dev_node(struct pci_dev *pdev);
68262306a36Sopenharmony_civoid of_pci_remove_node(struct pci_dev *pdev);
68362306a36Sopenharmony_ciint of_pci_add_properties(struct pci_dev *pdev, struct of_changeset *ocs,
68462306a36Sopenharmony_ci			  struct device_node *np);
68562306a36Sopenharmony_ci#else
68662306a36Sopenharmony_cistatic inline void of_pci_make_dev_node(struct pci_dev *pdev) { }
68762306a36Sopenharmony_cistatic inline void of_pci_remove_node(struct pci_dev *pdev) { }
68862306a36Sopenharmony_ci#endif
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_ci#ifdef CONFIG_PCIEAER
69162306a36Sopenharmony_civoid pci_no_aer(void);
69262306a36Sopenharmony_civoid pci_aer_init(struct pci_dev *dev);
69362306a36Sopenharmony_civoid pci_aer_exit(struct pci_dev *dev);
69462306a36Sopenharmony_ciextern const struct attribute_group aer_stats_attr_group;
69562306a36Sopenharmony_civoid pci_aer_clear_fatal_status(struct pci_dev *dev);
69662306a36Sopenharmony_ciint pci_aer_clear_status(struct pci_dev *dev);
69762306a36Sopenharmony_ciint pci_aer_raw_clear_status(struct pci_dev *dev);
69862306a36Sopenharmony_civoid pci_save_aer_state(struct pci_dev *dev);
69962306a36Sopenharmony_civoid pci_restore_aer_state(struct pci_dev *dev);
70062306a36Sopenharmony_ci#else
70162306a36Sopenharmony_cistatic inline void pci_no_aer(void) { }
70262306a36Sopenharmony_cistatic inline void pci_aer_init(struct pci_dev *d) { }
70362306a36Sopenharmony_cistatic inline void pci_aer_exit(struct pci_dev *d) { }
70462306a36Sopenharmony_cistatic inline void pci_aer_clear_fatal_status(struct pci_dev *dev) { }
70562306a36Sopenharmony_cistatic inline int pci_aer_clear_status(struct pci_dev *dev) { return -EINVAL; }
70662306a36Sopenharmony_cistatic inline int pci_aer_raw_clear_status(struct pci_dev *dev) { return -EINVAL; }
70762306a36Sopenharmony_cistatic inline void pci_save_aer_state(struct pci_dev *dev) { }
70862306a36Sopenharmony_cistatic inline void pci_restore_aer_state(struct pci_dev *dev) { }
70962306a36Sopenharmony_ci#endif
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci#ifdef CONFIG_ACPI
71262306a36Sopenharmony_ciint pci_acpi_program_hp_params(struct pci_dev *dev);
71362306a36Sopenharmony_ciextern const struct attribute_group pci_dev_acpi_attr_group;
71462306a36Sopenharmony_civoid pci_set_acpi_fwnode(struct pci_dev *dev);
71562306a36Sopenharmony_ciint pci_dev_acpi_reset(struct pci_dev *dev, bool probe);
71662306a36Sopenharmony_cibool acpi_pci_power_manageable(struct pci_dev *dev);
71762306a36Sopenharmony_cibool acpi_pci_bridge_d3(struct pci_dev *dev);
71862306a36Sopenharmony_ciint acpi_pci_set_power_state(struct pci_dev *dev, pci_power_t state);
71962306a36Sopenharmony_cipci_power_t acpi_pci_get_power_state(struct pci_dev *dev);
72062306a36Sopenharmony_civoid acpi_pci_refresh_power_state(struct pci_dev *dev);
72162306a36Sopenharmony_ciint acpi_pci_wakeup(struct pci_dev *dev, bool enable);
72262306a36Sopenharmony_cibool acpi_pci_need_resume(struct pci_dev *dev);
72362306a36Sopenharmony_cipci_power_t acpi_pci_choose_state(struct pci_dev *pdev);
72462306a36Sopenharmony_ci#else
72562306a36Sopenharmony_cistatic inline int pci_dev_acpi_reset(struct pci_dev *dev, bool probe)
72662306a36Sopenharmony_ci{
72762306a36Sopenharmony_ci	return -ENOTTY;
72862306a36Sopenharmony_ci}
72962306a36Sopenharmony_cistatic inline void pci_set_acpi_fwnode(struct pci_dev *dev) { }
73062306a36Sopenharmony_cistatic inline int pci_acpi_program_hp_params(struct pci_dev *dev)
73162306a36Sopenharmony_ci{
73262306a36Sopenharmony_ci	return -ENODEV;
73362306a36Sopenharmony_ci}
73462306a36Sopenharmony_cistatic inline bool acpi_pci_power_manageable(struct pci_dev *dev)
73562306a36Sopenharmony_ci{
73662306a36Sopenharmony_ci	return false;
73762306a36Sopenharmony_ci}
73862306a36Sopenharmony_cistatic inline bool acpi_pci_bridge_d3(struct pci_dev *dev)
73962306a36Sopenharmony_ci{
74062306a36Sopenharmony_ci	return false;
74162306a36Sopenharmony_ci}
74262306a36Sopenharmony_cistatic inline int acpi_pci_set_power_state(struct pci_dev *dev, pci_power_t state)
74362306a36Sopenharmony_ci{
74462306a36Sopenharmony_ci	return -ENODEV;
74562306a36Sopenharmony_ci}
74662306a36Sopenharmony_cistatic inline pci_power_t acpi_pci_get_power_state(struct pci_dev *dev)
74762306a36Sopenharmony_ci{
74862306a36Sopenharmony_ci	return PCI_UNKNOWN;
74962306a36Sopenharmony_ci}
75062306a36Sopenharmony_cistatic inline void acpi_pci_refresh_power_state(struct pci_dev *dev) { }
75162306a36Sopenharmony_cistatic inline int acpi_pci_wakeup(struct pci_dev *dev, bool enable)
75262306a36Sopenharmony_ci{
75362306a36Sopenharmony_ci	return -ENODEV;
75462306a36Sopenharmony_ci}
75562306a36Sopenharmony_cistatic inline bool acpi_pci_need_resume(struct pci_dev *dev)
75662306a36Sopenharmony_ci{
75762306a36Sopenharmony_ci	return false;
75862306a36Sopenharmony_ci}
75962306a36Sopenharmony_cistatic inline pci_power_t acpi_pci_choose_state(struct pci_dev *pdev)
76062306a36Sopenharmony_ci{
76162306a36Sopenharmony_ci	return PCI_POWER_ERROR;
76262306a36Sopenharmony_ci}
76362306a36Sopenharmony_ci#endif
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci#ifdef CONFIG_PCIEASPM
76662306a36Sopenharmony_ciextern const struct attribute_group aspm_ctrl_attr_group;
76762306a36Sopenharmony_ci#endif
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_ciextern const struct attribute_group pci_dev_reset_method_attr_group;
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_ci#ifdef CONFIG_X86_INTEL_MID
77262306a36Sopenharmony_cibool pci_use_mid_pm(void);
77362306a36Sopenharmony_ciint mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state);
77462306a36Sopenharmony_cipci_power_t mid_pci_get_power_state(struct pci_dev *pdev);
77562306a36Sopenharmony_ci#else
77662306a36Sopenharmony_cistatic inline bool pci_use_mid_pm(void)
77762306a36Sopenharmony_ci{
77862306a36Sopenharmony_ci	return false;
77962306a36Sopenharmony_ci}
78062306a36Sopenharmony_cistatic inline int mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state)
78162306a36Sopenharmony_ci{
78262306a36Sopenharmony_ci	return -ENODEV;
78362306a36Sopenharmony_ci}
78462306a36Sopenharmony_cistatic inline pci_power_t mid_pci_get_power_state(struct pci_dev *pdev)
78562306a36Sopenharmony_ci{
78662306a36Sopenharmony_ci	return PCI_UNKNOWN;
78762306a36Sopenharmony_ci}
78862306a36Sopenharmony_ci#endif
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_ci/*
79162306a36Sopenharmony_ci * Config Address for PCI Configuration Mechanism #1
79262306a36Sopenharmony_ci *
79362306a36Sopenharmony_ci * See PCI Local Bus Specification, Revision 3.0,
79462306a36Sopenharmony_ci * Section 3.2.2.3.2, Figure 3-2, p. 50.
79562306a36Sopenharmony_ci */
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_ci#define PCI_CONF1_BUS_SHIFT	16 /* Bus number */
79862306a36Sopenharmony_ci#define PCI_CONF1_DEV_SHIFT	11 /* Device number */
79962306a36Sopenharmony_ci#define PCI_CONF1_FUNC_SHIFT	8  /* Function number */
80062306a36Sopenharmony_ci
80162306a36Sopenharmony_ci#define PCI_CONF1_BUS_MASK	0xff
80262306a36Sopenharmony_ci#define PCI_CONF1_DEV_MASK	0x1f
80362306a36Sopenharmony_ci#define PCI_CONF1_FUNC_MASK	0x7
80462306a36Sopenharmony_ci#define PCI_CONF1_REG_MASK	0xfc /* Limit aligned offset to a maximum of 256B */
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci#define PCI_CONF1_ENABLE	BIT(31)
80762306a36Sopenharmony_ci#define PCI_CONF1_BUS(x)	(((x) & PCI_CONF1_BUS_MASK) << PCI_CONF1_BUS_SHIFT)
80862306a36Sopenharmony_ci#define PCI_CONF1_DEV(x)	(((x) & PCI_CONF1_DEV_MASK) << PCI_CONF1_DEV_SHIFT)
80962306a36Sopenharmony_ci#define PCI_CONF1_FUNC(x)	(((x) & PCI_CONF1_FUNC_MASK) << PCI_CONF1_FUNC_SHIFT)
81062306a36Sopenharmony_ci#define PCI_CONF1_REG(x)	((x) & PCI_CONF1_REG_MASK)
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_ci#define PCI_CONF1_ADDRESS(bus, dev, func, reg) \
81362306a36Sopenharmony_ci	(PCI_CONF1_ENABLE | \
81462306a36Sopenharmony_ci	 PCI_CONF1_BUS(bus) | \
81562306a36Sopenharmony_ci	 PCI_CONF1_DEV(dev) | \
81662306a36Sopenharmony_ci	 PCI_CONF1_FUNC(func) | \
81762306a36Sopenharmony_ci	 PCI_CONF1_REG(reg))
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_ci/*
82062306a36Sopenharmony_ci * Extension of PCI Config Address for accessing extended PCIe registers
82162306a36Sopenharmony_ci *
82262306a36Sopenharmony_ci * No standardized specification, but used on lot of non-ECAM-compliant ARM SoCs
82362306a36Sopenharmony_ci * or on AMD Barcelona and new CPUs. Reserved bits [27:24] of PCI Config Address
82462306a36Sopenharmony_ci * are used for specifying additional 4 high bits of PCI Express register.
82562306a36Sopenharmony_ci */
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_ci#define PCI_CONF1_EXT_REG_SHIFT	16
82862306a36Sopenharmony_ci#define PCI_CONF1_EXT_REG_MASK	0xf00
82962306a36Sopenharmony_ci#define PCI_CONF1_EXT_REG(x)	(((x) & PCI_CONF1_EXT_REG_MASK) << PCI_CONF1_EXT_REG_SHIFT)
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_ci#define PCI_CONF1_EXT_ADDRESS(bus, dev, func, reg) \
83262306a36Sopenharmony_ci	(PCI_CONF1_ADDRESS(bus, dev, func, reg) | \
83362306a36Sopenharmony_ci	 PCI_CONF1_EXT_REG(reg))
83462306a36Sopenharmony_ci
83562306a36Sopenharmony_ci#endif /* DRIVERS_PCI_H */
836