162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * PCIe Gen4 host controller driver for NXP Layerscape SoCs
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2019-2020 NXP
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Author: Zhiqiang Hou <Zhiqiang.Hou@nxp.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/kernel.h>
1162306a36Sopenharmony_ci#include <linux/interrupt.h>
1262306a36Sopenharmony_ci#include <linux/init.h>
1362306a36Sopenharmony_ci#include <linux/of_pci.h>
1462306a36Sopenharmony_ci#include <linux/of_platform.h>
1562306a36Sopenharmony_ci#include <linux/of_irq.h>
1662306a36Sopenharmony_ci#include <linux/of_address.h>
1762306a36Sopenharmony_ci#include <linux/pci.h>
1862306a36Sopenharmony_ci#include <linux/platform_device.h>
1962306a36Sopenharmony_ci#include <linux/resource.h>
2062306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
2162306a36Sopenharmony_ci#include <linux/regmap.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#include "pcie-mobiveil.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci/* LUT and PF control registers */
2662306a36Sopenharmony_ci#define PCIE_LUT_OFF			0x80000
2762306a36Sopenharmony_ci#define PCIE_PF_OFF			0xc0000
2862306a36Sopenharmony_ci#define PCIE_PF_INT_STAT		0x18
2962306a36Sopenharmony_ci#define PF_INT_STAT_PABRST		BIT(31)
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#define PCIE_PF_DBG			0x7fc
3262306a36Sopenharmony_ci#define PF_DBG_LTSSM_MASK		0x3f
3362306a36Sopenharmony_ci#define PF_DBG_LTSSM_L0			0x2d /* L0 state */
3462306a36Sopenharmony_ci#define PF_DBG_WE			BIT(31)
3562306a36Sopenharmony_ci#define PF_DBG_PABR			BIT(27)
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci#define to_ls_g4_pcie(x)		platform_get_drvdata((x)->pdev)
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistruct ls_g4_pcie {
4062306a36Sopenharmony_ci	struct mobiveil_pcie pci;
4162306a36Sopenharmony_ci	struct delayed_work dwork;
4262306a36Sopenharmony_ci	int irq;
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic inline u32 ls_g4_pcie_pf_readl(struct ls_g4_pcie *pcie, u32 off)
4662306a36Sopenharmony_ci{
4762306a36Sopenharmony_ci	return ioread32(pcie->pci.csr_axi_slave_base + PCIE_PF_OFF + off);
4862306a36Sopenharmony_ci}
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic inline void ls_g4_pcie_pf_writel(struct ls_g4_pcie *pcie,
5162306a36Sopenharmony_ci					u32 off, u32 val)
5262306a36Sopenharmony_ci{
5362306a36Sopenharmony_ci	iowrite32(val, pcie->pci.csr_axi_slave_base + PCIE_PF_OFF + off);
5462306a36Sopenharmony_ci}
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistatic int ls_g4_pcie_link_up(struct mobiveil_pcie *pci)
5762306a36Sopenharmony_ci{
5862306a36Sopenharmony_ci	struct ls_g4_pcie *pcie = to_ls_g4_pcie(pci);
5962306a36Sopenharmony_ci	u32 state;
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	state = ls_g4_pcie_pf_readl(pcie, PCIE_PF_DBG);
6262306a36Sopenharmony_ci	state =	state & PF_DBG_LTSSM_MASK;
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	if (state == PF_DBG_LTSSM_L0)
6562306a36Sopenharmony_ci		return 1;
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci	return 0;
6862306a36Sopenharmony_ci}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic void ls_g4_pcie_disable_interrupt(struct ls_g4_pcie *pcie)
7162306a36Sopenharmony_ci{
7262306a36Sopenharmony_ci	struct mobiveil_pcie *mv_pci = &pcie->pci;
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	mobiveil_csr_writel(mv_pci, 0, PAB_INTP_AMBA_MISC_ENB);
7562306a36Sopenharmony_ci}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic void ls_g4_pcie_enable_interrupt(struct ls_g4_pcie *pcie)
7862306a36Sopenharmony_ci{
7962306a36Sopenharmony_ci	struct mobiveil_pcie *mv_pci = &pcie->pci;
8062306a36Sopenharmony_ci	u32 val;
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	/* Clear the interrupt status */
8362306a36Sopenharmony_ci	mobiveil_csr_writel(mv_pci, 0xffffffff, PAB_INTP_AMBA_MISC_STAT);
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	val = PAB_INTP_INTX_MASK | PAB_INTP_MSI | PAB_INTP_RESET |
8662306a36Sopenharmony_ci	      PAB_INTP_PCIE_UE | PAB_INTP_IE_PMREDI | PAB_INTP_IE_EC;
8762306a36Sopenharmony_ci	mobiveil_csr_writel(mv_pci, val, PAB_INTP_AMBA_MISC_ENB);
8862306a36Sopenharmony_ci}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic int ls_g4_pcie_reinit_hw(struct ls_g4_pcie *pcie)
9162306a36Sopenharmony_ci{
9262306a36Sopenharmony_ci	struct mobiveil_pcie *mv_pci = &pcie->pci;
9362306a36Sopenharmony_ci	struct device *dev = &mv_pci->pdev->dev;
9462306a36Sopenharmony_ci	u32 val, act_stat;
9562306a36Sopenharmony_ci	int to = 100;
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	/* Poll for pab_csb_reset to set and PAB activity to clear */
9862306a36Sopenharmony_ci	do {
9962306a36Sopenharmony_ci		usleep_range(10, 15);
10062306a36Sopenharmony_ci		val = ls_g4_pcie_pf_readl(pcie, PCIE_PF_INT_STAT);
10162306a36Sopenharmony_ci		act_stat = mobiveil_csr_readl(mv_pci, PAB_ACTIVITY_STAT);
10262306a36Sopenharmony_ci	} while (((val & PF_INT_STAT_PABRST) == 0 || act_stat) && to--);
10362306a36Sopenharmony_ci	if (to < 0) {
10462306a36Sopenharmony_ci		dev_err(dev, "Poll PABRST&PABACT timeout\n");
10562306a36Sopenharmony_ci		return -EIO;
10662306a36Sopenharmony_ci	}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	/* clear PEX_RESET bit in PEX_PF0_DBG register */
10962306a36Sopenharmony_ci	val = ls_g4_pcie_pf_readl(pcie, PCIE_PF_DBG);
11062306a36Sopenharmony_ci	val |= PF_DBG_WE;
11162306a36Sopenharmony_ci	ls_g4_pcie_pf_writel(pcie, PCIE_PF_DBG, val);
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	val = ls_g4_pcie_pf_readl(pcie, PCIE_PF_DBG);
11462306a36Sopenharmony_ci	val |= PF_DBG_PABR;
11562306a36Sopenharmony_ci	ls_g4_pcie_pf_writel(pcie, PCIE_PF_DBG, val);
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	val = ls_g4_pcie_pf_readl(pcie, PCIE_PF_DBG);
11862306a36Sopenharmony_ci	val &= ~PF_DBG_WE;
11962306a36Sopenharmony_ci	ls_g4_pcie_pf_writel(pcie, PCIE_PF_DBG, val);
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	mobiveil_host_init(mv_pci, true);
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	to = 100;
12462306a36Sopenharmony_ci	while (!ls_g4_pcie_link_up(mv_pci) && to--)
12562306a36Sopenharmony_ci		usleep_range(200, 250);
12662306a36Sopenharmony_ci	if (to < 0) {
12762306a36Sopenharmony_ci		dev_err(dev, "PCIe link training timeout\n");
12862306a36Sopenharmony_ci		return -EIO;
12962306a36Sopenharmony_ci	}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	return 0;
13262306a36Sopenharmony_ci}
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic irqreturn_t ls_g4_pcie_isr(int irq, void *dev_id)
13562306a36Sopenharmony_ci{
13662306a36Sopenharmony_ci	struct ls_g4_pcie *pcie = (struct ls_g4_pcie *)dev_id;
13762306a36Sopenharmony_ci	struct mobiveil_pcie *mv_pci = &pcie->pci;
13862306a36Sopenharmony_ci	u32 val;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	val = mobiveil_csr_readl(mv_pci, PAB_INTP_AMBA_MISC_STAT);
14162306a36Sopenharmony_ci	if (!val)
14262306a36Sopenharmony_ci		return IRQ_NONE;
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	if (val & PAB_INTP_RESET) {
14562306a36Sopenharmony_ci		ls_g4_pcie_disable_interrupt(pcie);
14662306a36Sopenharmony_ci		schedule_delayed_work(&pcie->dwork, msecs_to_jiffies(1));
14762306a36Sopenharmony_ci	}
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	mobiveil_csr_writel(mv_pci, val, PAB_INTP_AMBA_MISC_STAT);
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	return IRQ_HANDLED;
15262306a36Sopenharmony_ci}
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_cistatic int ls_g4_pcie_interrupt_init(struct mobiveil_pcie *mv_pci)
15562306a36Sopenharmony_ci{
15662306a36Sopenharmony_ci	struct ls_g4_pcie *pcie = to_ls_g4_pcie(mv_pci);
15762306a36Sopenharmony_ci	struct platform_device *pdev = mv_pci->pdev;
15862306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
15962306a36Sopenharmony_ci	int ret;
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	pcie->irq = platform_get_irq_byname(pdev, "intr");
16262306a36Sopenharmony_ci	if (pcie->irq < 0)
16362306a36Sopenharmony_ci		return pcie->irq;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	ret = devm_request_irq(dev, pcie->irq, ls_g4_pcie_isr,
16662306a36Sopenharmony_ci			       IRQF_SHARED, pdev->name, pcie);
16762306a36Sopenharmony_ci	if (ret) {
16862306a36Sopenharmony_ci		dev_err(dev, "Can't register PCIe IRQ, errno = %d\n", ret);
16962306a36Sopenharmony_ci		return  ret;
17062306a36Sopenharmony_ci	}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	return 0;
17362306a36Sopenharmony_ci}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic void ls_g4_pcie_reset(struct work_struct *work)
17662306a36Sopenharmony_ci{
17762306a36Sopenharmony_ci	struct delayed_work *dwork = container_of(work, struct delayed_work,
17862306a36Sopenharmony_ci						  work);
17962306a36Sopenharmony_ci	struct ls_g4_pcie *pcie = container_of(dwork, struct ls_g4_pcie, dwork);
18062306a36Sopenharmony_ci	struct mobiveil_pcie *mv_pci = &pcie->pci;
18162306a36Sopenharmony_ci	u16 ctrl;
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	ctrl = mobiveil_csr_readw(mv_pci, PCI_BRIDGE_CONTROL);
18462306a36Sopenharmony_ci	ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
18562306a36Sopenharmony_ci	mobiveil_csr_writew(mv_pci, ctrl, PCI_BRIDGE_CONTROL);
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	if (!ls_g4_pcie_reinit_hw(pcie))
18862306a36Sopenharmony_ci		return;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	ls_g4_pcie_enable_interrupt(pcie);
19162306a36Sopenharmony_ci}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic struct mobiveil_rp_ops ls_g4_pcie_rp_ops = {
19462306a36Sopenharmony_ci	.interrupt_init = ls_g4_pcie_interrupt_init,
19562306a36Sopenharmony_ci};
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_cistatic const struct mobiveil_pab_ops ls_g4_pcie_pab_ops = {
19862306a36Sopenharmony_ci	.link_up = ls_g4_pcie_link_up,
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic int __init ls_g4_pcie_probe(struct platform_device *pdev)
20262306a36Sopenharmony_ci{
20362306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
20462306a36Sopenharmony_ci	struct pci_host_bridge *bridge;
20562306a36Sopenharmony_ci	struct mobiveil_pcie *mv_pci;
20662306a36Sopenharmony_ci	struct ls_g4_pcie *pcie;
20762306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
20862306a36Sopenharmony_ci	int ret;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	if (!of_parse_phandle(np, "msi-parent", 0)) {
21162306a36Sopenharmony_ci		dev_err(dev, "Failed to find msi-parent\n");
21262306a36Sopenharmony_ci		return -EINVAL;
21362306a36Sopenharmony_ci	}
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci	bridge = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
21662306a36Sopenharmony_ci	if (!bridge)
21762306a36Sopenharmony_ci		return -ENOMEM;
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	pcie = pci_host_bridge_priv(bridge);
22062306a36Sopenharmony_ci	mv_pci = &pcie->pci;
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	mv_pci->pdev = pdev;
22362306a36Sopenharmony_ci	mv_pci->ops = &ls_g4_pcie_pab_ops;
22462306a36Sopenharmony_ci	mv_pci->rp.ops = &ls_g4_pcie_rp_ops;
22562306a36Sopenharmony_ci	mv_pci->rp.bridge = bridge;
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	platform_set_drvdata(pdev, pcie);
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	INIT_DELAYED_WORK(&pcie->dwork, ls_g4_pcie_reset);
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	ret = mobiveil_pcie_host_probe(mv_pci);
23262306a36Sopenharmony_ci	if (ret) {
23362306a36Sopenharmony_ci		dev_err(dev, "Fail to probe\n");
23462306a36Sopenharmony_ci		return  ret;
23562306a36Sopenharmony_ci	}
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	ls_g4_pcie_enable_interrupt(pcie);
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	return 0;
24062306a36Sopenharmony_ci}
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_cistatic const struct of_device_id ls_g4_pcie_of_match[] = {
24362306a36Sopenharmony_ci	{ .compatible = "fsl,lx2160a-pcie", },
24462306a36Sopenharmony_ci	{ },
24562306a36Sopenharmony_ci};
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic struct platform_driver ls_g4_pcie_driver = {
24862306a36Sopenharmony_ci	.driver = {
24962306a36Sopenharmony_ci		.name = "layerscape-pcie-gen4",
25062306a36Sopenharmony_ci		.of_match_table = ls_g4_pcie_of_match,
25162306a36Sopenharmony_ci		.suppress_bind_attrs = true,
25262306a36Sopenharmony_ci	},
25362306a36Sopenharmony_ci};
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_cibuiltin_platform_driver_probe(ls_g4_pcie_driver, ls_g4_pcie_probe);
256