162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * PCIe host controller driver for UniPhier SoCs 462306a36Sopenharmony_ci * Copyright 2018 Socionext Inc. 562306a36Sopenharmony_ci * Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/bitops.h> 962306a36Sopenharmony_ci#include <linux/bitfield.h> 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/delay.h> 1262306a36Sopenharmony_ci#include <linux/init.h> 1362306a36Sopenharmony_ci#include <linux/interrupt.h> 1462306a36Sopenharmony_ci#include <linux/iopoll.h> 1562306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h> 1662306a36Sopenharmony_ci#include <linux/irqdomain.h> 1762306a36Sopenharmony_ci#include <linux/of_irq.h> 1862306a36Sopenharmony_ci#include <linux/pci.h> 1962306a36Sopenharmony_ci#include <linux/phy/phy.h> 2062306a36Sopenharmony_ci#include <linux/platform_device.h> 2162306a36Sopenharmony_ci#include <linux/reset.h> 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#include "pcie-designware.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define PCL_PINCTRL0 0x002c 2662306a36Sopenharmony_ci#define PCL_PERST_PLDN_REGEN BIT(12) 2762306a36Sopenharmony_ci#define PCL_PERST_NOE_REGEN BIT(11) 2862306a36Sopenharmony_ci#define PCL_PERST_OUT_REGEN BIT(8) 2962306a36Sopenharmony_ci#define PCL_PERST_PLDN_REGVAL BIT(4) 3062306a36Sopenharmony_ci#define PCL_PERST_NOE_REGVAL BIT(3) 3162306a36Sopenharmony_ci#define PCL_PERST_OUT_REGVAL BIT(0) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define PCL_PIPEMON 0x0044 3462306a36Sopenharmony_ci#define PCL_PCLK_ALIVE BIT(15) 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define PCL_MODE 0x8000 3762306a36Sopenharmony_ci#define PCL_MODE_REGEN BIT(8) 3862306a36Sopenharmony_ci#define PCL_MODE_REGVAL BIT(0) 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define PCL_APP_READY_CTRL 0x8008 4162306a36Sopenharmony_ci#define PCL_APP_LTSSM_ENABLE BIT(0) 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci#define PCL_APP_PM0 0x8078 4462306a36Sopenharmony_ci#define PCL_SYS_AUX_PWR_DET BIT(8) 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define PCL_RCV_INT 0x8108 4762306a36Sopenharmony_ci#define PCL_RCV_INT_ALL_ENABLE GENMASK(20, 17) 4862306a36Sopenharmony_ci#define PCL_CFG_BW_MGT_STATUS BIT(4) 4962306a36Sopenharmony_ci#define PCL_CFG_LINK_AUTO_BW_STATUS BIT(3) 5062306a36Sopenharmony_ci#define PCL_CFG_AER_RC_ERR_MSI_STATUS BIT(2) 5162306a36Sopenharmony_ci#define PCL_CFG_PME_MSI_STATUS BIT(1) 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci#define PCL_RCV_INTX 0x810c 5462306a36Sopenharmony_ci#define PCL_RCV_INTX_ALL_ENABLE GENMASK(19, 16) 5562306a36Sopenharmony_ci#define PCL_RCV_INTX_ALL_MASK GENMASK(11, 8) 5662306a36Sopenharmony_ci#define PCL_RCV_INTX_MASK_SHIFT 8 5762306a36Sopenharmony_ci#define PCL_RCV_INTX_ALL_STATUS GENMASK(3, 0) 5862306a36Sopenharmony_ci#define PCL_RCV_INTX_STATUS_SHIFT 0 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci#define PCL_STATUS_LINK 0x8140 6162306a36Sopenharmony_ci#define PCL_RDLH_LINK_UP BIT(1) 6262306a36Sopenharmony_ci#define PCL_XMLH_LINK_UP BIT(0) 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistruct uniphier_pcie { 6562306a36Sopenharmony_ci struct dw_pcie pci; 6662306a36Sopenharmony_ci void __iomem *base; 6762306a36Sopenharmony_ci struct clk *clk; 6862306a36Sopenharmony_ci struct reset_control *rst; 6962306a36Sopenharmony_ci struct phy *phy; 7062306a36Sopenharmony_ci struct irq_domain *legacy_irq_domain; 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci#define to_uniphier_pcie(x) dev_get_drvdata((x)->dev) 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistatic void uniphier_pcie_ltssm_enable(struct uniphier_pcie *pcie, 7662306a36Sopenharmony_ci bool enable) 7762306a36Sopenharmony_ci{ 7862306a36Sopenharmony_ci u32 val; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci val = readl(pcie->base + PCL_APP_READY_CTRL); 8162306a36Sopenharmony_ci if (enable) 8262306a36Sopenharmony_ci val |= PCL_APP_LTSSM_ENABLE; 8362306a36Sopenharmony_ci else 8462306a36Sopenharmony_ci val &= ~PCL_APP_LTSSM_ENABLE; 8562306a36Sopenharmony_ci writel(val, pcie->base + PCL_APP_READY_CTRL); 8662306a36Sopenharmony_ci} 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic void uniphier_pcie_init_rc(struct uniphier_pcie *pcie) 8962306a36Sopenharmony_ci{ 9062306a36Sopenharmony_ci u32 val; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci /* set RC MODE */ 9362306a36Sopenharmony_ci val = readl(pcie->base + PCL_MODE); 9462306a36Sopenharmony_ci val |= PCL_MODE_REGEN; 9562306a36Sopenharmony_ci val &= ~PCL_MODE_REGVAL; 9662306a36Sopenharmony_ci writel(val, pcie->base + PCL_MODE); 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci /* use auxiliary power detection */ 9962306a36Sopenharmony_ci val = readl(pcie->base + PCL_APP_PM0); 10062306a36Sopenharmony_ci val |= PCL_SYS_AUX_PWR_DET; 10162306a36Sopenharmony_ci writel(val, pcie->base + PCL_APP_PM0); 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci /* assert PERST# */ 10462306a36Sopenharmony_ci val = readl(pcie->base + PCL_PINCTRL0); 10562306a36Sopenharmony_ci val &= ~(PCL_PERST_NOE_REGVAL | PCL_PERST_OUT_REGVAL 10662306a36Sopenharmony_ci | PCL_PERST_PLDN_REGVAL); 10762306a36Sopenharmony_ci val |= PCL_PERST_NOE_REGEN | PCL_PERST_OUT_REGEN 10862306a36Sopenharmony_ci | PCL_PERST_PLDN_REGEN; 10962306a36Sopenharmony_ci writel(val, pcie->base + PCL_PINCTRL0); 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci uniphier_pcie_ltssm_enable(pcie, false); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci usleep_range(100000, 200000); 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci /* deassert PERST# */ 11662306a36Sopenharmony_ci val = readl(pcie->base + PCL_PINCTRL0); 11762306a36Sopenharmony_ci val |= PCL_PERST_OUT_REGVAL | PCL_PERST_OUT_REGEN; 11862306a36Sopenharmony_ci writel(val, pcie->base + PCL_PINCTRL0); 11962306a36Sopenharmony_ci} 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic int uniphier_pcie_wait_rc(struct uniphier_pcie *pcie) 12262306a36Sopenharmony_ci{ 12362306a36Sopenharmony_ci u32 status; 12462306a36Sopenharmony_ci int ret; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci /* wait PIPE clock */ 12762306a36Sopenharmony_ci ret = readl_poll_timeout(pcie->base + PCL_PIPEMON, status, 12862306a36Sopenharmony_ci status & PCL_PCLK_ALIVE, 100000, 1000000); 12962306a36Sopenharmony_ci if (ret) { 13062306a36Sopenharmony_ci dev_err(pcie->pci.dev, 13162306a36Sopenharmony_ci "Failed to initialize controller in RC mode\n"); 13262306a36Sopenharmony_ci return ret; 13362306a36Sopenharmony_ci } 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci return 0; 13662306a36Sopenharmony_ci} 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic int uniphier_pcie_link_up(struct dw_pcie *pci) 13962306a36Sopenharmony_ci{ 14062306a36Sopenharmony_ci struct uniphier_pcie *pcie = to_uniphier_pcie(pci); 14162306a36Sopenharmony_ci u32 val, mask; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci val = readl(pcie->base + PCL_STATUS_LINK); 14462306a36Sopenharmony_ci mask = PCL_RDLH_LINK_UP | PCL_XMLH_LINK_UP; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci return (val & mask) == mask; 14762306a36Sopenharmony_ci} 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_cistatic int uniphier_pcie_start_link(struct dw_pcie *pci) 15062306a36Sopenharmony_ci{ 15162306a36Sopenharmony_ci struct uniphier_pcie *pcie = to_uniphier_pcie(pci); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci uniphier_pcie_ltssm_enable(pcie, true); 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci return 0; 15662306a36Sopenharmony_ci} 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic void uniphier_pcie_stop_link(struct dw_pcie *pci) 15962306a36Sopenharmony_ci{ 16062306a36Sopenharmony_ci struct uniphier_pcie *pcie = to_uniphier_pcie(pci); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci uniphier_pcie_ltssm_enable(pcie, false); 16362306a36Sopenharmony_ci} 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic void uniphier_pcie_irq_enable(struct uniphier_pcie *pcie) 16662306a36Sopenharmony_ci{ 16762306a36Sopenharmony_ci writel(PCL_RCV_INT_ALL_ENABLE, pcie->base + PCL_RCV_INT); 16862306a36Sopenharmony_ci writel(PCL_RCV_INTX_ALL_ENABLE, pcie->base + PCL_RCV_INTX); 16962306a36Sopenharmony_ci} 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_cistatic void uniphier_pcie_irq_mask(struct irq_data *d) 17362306a36Sopenharmony_ci{ 17462306a36Sopenharmony_ci struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(d); 17562306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 17662306a36Sopenharmony_ci struct uniphier_pcie *pcie = to_uniphier_pcie(pci); 17762306a36Sopenharmony_ci unsigned long flags; 17862306a36Sopenharmony_ci u32 val; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci raw_spin_lock_irqsave(&pp->lock, flags); 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci val = readl(pcie->base + PCL_RCV_INTX); 18362306a36Sopenharmony_ci val |= BIT(irqd_to_hwirq(d) + PCL_RCV_INTX_MASK_SHIFT); 18462306a36Sopenharmony_ci writel(val, pcie->base + PCL_RCV_INTX); 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pp->lock, flags); 18762306a36Sopenharmony_ci} 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic void uniphier_pcie_irq_unmask(struct irq_data *d) 19062306a36Sopenharmony_ci{ 19162306a36Sopenharmony_ci struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(d); 19262306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 19362306a36Sopenharmony_ci struct uniphier_pcie *pcie = to_uniphier_pcie(pci); 19462306a36Sopenharmony_ci unsigned long flags; 19562306a36Sopenharmony_ci u32 val; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci raw_spin_lock_irqsave(&pp->lock, flags); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci val = readl(pcie->base + PCL_RCV_INTX); 20062306a36Sopenharmony_ci val &= ~BIT(irqd_to_hwirq(d) + PCL_RCV_INTX_MASK_SHIFT); 20162306a36Sopenharmony_ci writel(val, pcie->base + PCL_RCV_INTX); 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pp->lock, flags); 20462306a36Sopenharmony_ci} 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic struct irq_chip uniphier_pcie_irq_chip = { 20762306a36Sopenharmony_ci .name = "PCI", 20862306a36Sopenharmony_ci .irq_mask = uniphier_pcie_irq_mask, 20962306a36Sopenharmony_ci .irq_unmask = uniphier_pcie_irq_unmask, 21062306a36Sopenharmony_ci}; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic int uniphier_pcie_intx_map(struct irq_domain *domain, unsigned int irq, 21362306a36Sopenharmony_ci irq_hw_number_t hwirq) 21462306a36Sopenharmony_ci{ 21562306a36Sopenharmony_ci irq_set_chip_and_handler(irq, &uniphier_pcie_irq_chip, 21662306a36Sopenharmony_ci handle_level_irq); 21762306a36Sopenharmony_ci irq_set_chip_data(irq, domain->host_data); 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci return 0; 22062306a36Sopenharmony_ci} 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic const struct irq_domain_ops uniphier_intx_domain_ops = { 22362306a36Sopenharmony_ci .map = uniphier_pcie_intx_map, 22462306a36Sopenharmony_ci}; 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_cistatic void uniphier_pcie_irq_handler(struct irq_desc *desc) 22762306a36Sopenharmony_ci{ 22862306a36Sopenharmony_ci struct dw_pcie_rp *pp = irq_desc_get_handler_data(desc); 22962306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 23062306a36Sopenharmony_ci struct uniphier_pcie *pcie = to_uniphier_pcie(pci); 23162306a36Sopenharmony_ci struct irq_chip *chip = irq_desc_get_chip(desc); 23262306a36Sopenharmony_ci unsigned long reg; 23362306a36Sopenharmony_ci u32 val, bit; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci /* INT for debug */ 23662306a36Sopenharmony_ci val = readl(pcie->base + PCL_RCV_INT); 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci if (val & PCL_CFG_BW_MGT_STATUS) 23962306a36Sopenharmony_ci dev_dbg(pci->dev, "Link Bandwidth Management Event\n"); 24062306a36Sopenharmony_ci if (val & PCL_CFG_LINK_AUTO_BW_STATUS) 24162306a36Sopenharmony_ci dev_dbg(pci->dev, "Link Autonomous Bandwidth Event\n"); 24262306a36Sopenharmony_ci if (val & PCL_CFG_AER_RC_ERR_MSI_STATUS) 24362306a36Sopenharmony_ci dev_dbg(pci->dev, "Root Error\n"); 24462306a36Sopenharmony_ci if (val & PCL_CFG_PME_MSI_STATUS) 24562306a36Sopenharmony_ci dev_dbg(pci->dev, "PME Interrupt\n"); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci writel(val, pcie->base + PCL_RCV_INT); 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci /* INTx */ 25062306a36Sopenharmony_ci chained_irq_enter(chip, desc); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci val = readl(pcie->base + PCL_RCV_INTX); 25362306a36Sopenharmony_ci reg = FIELD_GET(PCL_RCV_INTX_ALL_STATUS, val); 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci for_each_set_bit(bit, ®, PCI_NUM_INTX) 25662306a36Sopenharmony_ci generic_handle_domain_irq(pcie->legacy_irq_domain, bit); 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci chained_irq_exit(chip, desc); 25962306a36Sopenharmony_ci} 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_cistatic int uniphier_pcie_config_legacy_irq(struct dw_pcie_rp *pp) 26262306a36Sopenharmony_ci{ 26362306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 26462306a36Sopenharmony_ci struct uniphier_pcie *pcie = to_uniphier_pcie(pci); 26562306a36Sopenharmony_ci struct device_node *np = pci->dev->of_node; 26662306a36Sopenharmony_ci struct device_node *np_intc; 26762306a36Sopenharmony_ci int ret = 0; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci np_intc = of_get_child_by_name(np, "legacy-interrupt-controller"); 27062306a36Sopenharmony_ci if (!np_intc) { 27162306a36Sopenharmony_ci dev_err(pci->dev, "Failed to get legacy-interrupt-controller node\n"); 27262306a36Sopenharmony_ci return -EINVAL; 27362306a36Sopenharmony_ci } 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci pp->irq = irq_of_parse_and_map(np_intc, 0); 27662306a36Sopenharmony_ci if (!pp->irq) { 27762306a36Sopenharmony_ci dev_err(pci->dev, "Failed to get an IRQ entry in legacy-interrupt-controller\n"); 27862306a36Sopenharmony_ci ret = -EINVAL; 27962306a36Sopenharmony_ci goto out_put_node; 28062306a36Sopenharmony_ci } 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci pcie->legacy_irq_domain = irq_domain_add_linear(np_intc, PCI_NUM_INTX, 28362306a36Sopenharmony_ci &uniphier_intx_domain_ops, pp); 28462306a36Sopenharmony_ci if (!pcie->legacy_irq_domain) { 28562306a36Sopenharmony_ci dev_err(pci->dev, "Failed to get INTx domain\n"); 28662306a36Sopenharmony_ci ret = -ENODEV; 28762306a36Sopenharmony_ci goto out_put_node; 28862306a36Sopenharmony_ci } 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci irq_set_chained_handler_and_data(pp->irq, uniphier_pcie_irq_handler, 29162306a36Sopenharmony_ci pp); 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ciout_put_node: 29462306a36Sopenharmony_ci of_node_put(np_intc); 29562306a36Sopenharmony_ci return ret; 29662306a36Sopenharmony_ci} 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_cistatic int uniphier_pcie_host_init(struct dw_pcie_rp *pp) 29962306a36Sopenharmony_ci{ 30062306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 30162306a36Sopenharmony_ci struct uniphier_pcie *pcie = to_uniphier_pcie(pci); 30262306a36Sopenharmony_ci int ret; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci ret = uniphier_pcie_config_legacy_irq(pp); 30562306a36Sopenharmony_ci if (ret) 30662306a36Sopenharmony_ci return ret; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci uniphier_pcie_irq_enable(pcie); 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci return 0; 31162306a36Sopenharmony_ci} 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_cistatic const struct dw_pcie_host_ops uniphier_pcie_host_ops = { 31462306a36Sopenharmony_ci .host_init = uniphier_pcie_host_init, 31562306a36Sopenharmony_ci}; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic int uniphier_pcie_host_enable(struct uniphier_pcie *pcie) 31862306a36Sopenharmony_ci{ 31962306a36Sopenharmony_ci int ret; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci ret = clk_prepare_enable(pcie->clk); 32262306a36Sopenharmony_ci if (ret) 32362306a36Sopenharmony_ci return ret; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci ret = reset_control_deassert(pcie->rst); 32662306a36Sopenharmony_ci if (ret) 32762306a36Sopenharmony_ci goto out_clk_disable; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci uniphier_pcie_init_rc(pcie); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci ret = phy_init(pcie->phy); 33262306a36Sopenharmony_ci if (ret) 33362306a36Sopenharmony_ci goto out_rst_assert; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci ret = uniphier_pcie_wait_rc(pcie); 33662306a36Sopenharmony_ci if (ret) 33762306a36Sopenharmony_ci goto out_phy_exit; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci return 0; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ciout_phy_exit: 34262306a36Sopenharmony_ci phy_exit(pcie->phy); 34362306a36Sopenharmony_ciout_rst_assert: 34462306a36Sopenharmony_ci reset_control_assert(pcie->rst); 34562306a36Sopenharmony_ciout_clk_disable: 34662306a36Sopenharmony_ci clk_disable_unprepare(pcie->clk); 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci return ret; 34962306a36Sopenharmony_ci} 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = { 35262306a36Sopenharmony_ci .start_link = uniphier_pcie_start_link, 35362306a36Sopenharmony_ci .stop_link = uniphier_pcie_stop_link, 35462306a36Sopenharmony_ci .link_up = uniphier_pcie_link_up, 35562306a36Sopenharmony_ci}; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_cistatic int uniphier_pcie_probe(struct platform_device *pdev) 35862306a36Sopenharmony_ci{ 35962306a36Sopenharmony_ci struct device *dev = &pdev->dev; 36062306a36Sopenharmony_ci struct uniphier_pcie *pcie; 36162306a36Sopenharmony_ci int ret; 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL); 36462306a36Sopenharmony_ci if (!pcie) 36562306a36Sopenharmony_ci return -ENOMEM; 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci pcie->pci.dev = dev; 36862306a36Sopenharmony_ci pcie->pci.ops = &dw_pcie_ops; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci pcie->base = devm_platform_ioremap_resource_byname(pdev, "link"); 37162306a36Sopenharmony_ci if (IS_ERR(pcie->base)) 37262306a36Sopenharmony_ci return PTR_ERR(pcie->base); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci pcie->clk = devm_clk_get(dev, NULL); 37562306a36Sopenharmony_ci if (IS_ERR(pcie->clk)) 37662306a36Sopenharmony_ci return PTR_ERR(pcie->clk); 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci pcie->rst = devm_reset_control_get_shared(dev, NULL); 37962306a36Sopenharmony_ci if (IS_ERR(pcie->rst)) 38062306a36Sopenharmony_ci return PTR_ERR(pcie->rst); 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci pcie->phy = devm_phy_optional_get(dev, "pcie-phy"); 38362306a36Sopenharmony_ci if (IS_ERR(pcie->phy)) 38462306a36Sopenharmony_ci return PTR_ERR(pcie->phy); 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci platform_set_drvdata(pdev, pcie); 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci ret = uniphier_pcie_host_enable(pcie); 38962306a36Sopenharmony_ci if (ret) 39062306a36Sopenharmony_ci return ret; 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci pcie->pci.pp.ops = &uniphier_pcie_host_ops; 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci return dw_pcie_host_init(&pcie->pci.pp); 39562306a36Sopenharmony_ci} 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_cistatic const struct of_device_id uniphier_pcie_match[] = { 39862306a36Sopenharmony_ci { .compatible = "socionext,uniphier-pcie", }, 39962306a36Sopenharmony_ci { /* sentinel */ }, 40062306a36Sopenharmony_ci}; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_cistatic struct platform_driver uniphier_pcie_driver = { 40362306a36Sopenharmony_ci .probe = uniphier_pcie_probe, 40462306a36Sopenharmony_ci .driver = { 40562306a36Sopenharmony_ci .name = "uniphier-pcie", 40662306a36Sopenharmony_ci .of_match_table = uniphier_pcie_match, 40762306a36Sopenharmony_ci }, 40862306a36Sopenharmony_ci}; 40962306a36Sopenharmony_cibuiltin_platform_driver(uniphier_pcie_driver); 410