162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * PCIe host controller driver for ST Microelectronics SPEAr13xx SoCs 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * SPEAr13xx PCIe Glue Layer Source Code 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Copyright (C) 2010-2014 ST Microelectronics 862306a36Sopenharmony_ci * Pratyush Anand <pratyush.anand@gmail.com> 962306a36Sopenharmony_ci * Mohit Kumar <mohit.kumar.dhaka@gmail.com> 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/clk.h> 1362306a36Sopenharmony_ci#include <linux/interrupt.h> 1462306a36Sopenharmony_ci#include <linux/kernel.h> 1562306a36Sopenharmony_ci#include <linux/init.h> 1662306a36Sopenharmony_ci#include <linux/of.h> 1762306a36Sopenharmony_ci#include <linux/pci.h> 1862306a36Sopenharmony_ci#include <linux/phy/phy.h> 1962306a36Sopenharmony_ci#include <linux/platform_device.h> 2062306a36Sopenharmony_ci#include <linux/resource.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#include "pcie-designware.h" 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistruct spear13xx_pcie { 2562306a36Sopenharmony_ci struct dw_pcie *pci; 2662306a36Sopenharmony_ci void __iomem *app_base; 2762306a36Sopenharmony_ci struct phy *phy; 2862306a36Sopenharmony_ci struct clk *clk; 2962306a36Sopenharmony_ci}; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_cistruct pcie_app_reg { 3262306a36Sopenharmony_ci u32 app_ctrl_0; /* cr0 */ 3362306a36Sopenharmony_ci u32 app_ctrl_1; /* cr1 */ 3462306a36Sopenharmony_ci u32 app_status_0; /* cr2 */ 3562306a36Sopenharmony_ci u32 app_status_1; /* cr3 */ 3662306a36Sopenharmony_ci u32 msg_status; /* cr4 */ 3762306a36Sopenharmony_ci u32 msg_payload; /* cr5 */ 3862306a36Sopenharmony_ci u32 int_sts; /* cr6 */ 3962306a36Sopenharmony_ci u32 int_clr; /* cr7 */ 4062306a36Sopenharmony_ci u32 int_mask; /* cr8 */ 4162306a36Sopenharmony_ci u32 mst_bmisc; /* cr9 */ 4262306a36Sopenharmony_ci u32 phy_ctrl; /* cr10 */ 4362306a36Sopenharmony_ci u32 phy_status; /* cr11 */ 4462306a36Sopenharmony_ci u32 cxpl_debug_info_0; /* cr12 */ 4562306a36Sopenharmony_ci u32 cxpl_debug_info_1; /* cr13 */ 4662306a36Sopenharmony_ci u32 ven_msg_ctrl_0; /* cr14 */ 4762306a36Sopenharmony_ci u32 ven_msg_ctrl_1; /* cr15 */ 4862306a36Sopenharmony_ci u32 ven_msg_data_0; /* cr16 */ 4962306a36Sopenharmony_ci u32 ven_msg_data_1; /* cr17 */ 5062306a36Sopenharmony_ci u32 ven_msi_0; /* cr18 */ 5162306a36Sopenharmony_ci u32 ven_msi_1; /* cr19 */ 5262306a36Sopenharmony_ci u32 mst_rmisc; /* cr20 */ 5362306a36Sopenharmony_ci}; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/* CR0 ID */ 5662306a36Sopenharmony_ci#define APP_LTSSM_ENABLE_ID 3 5762306a36Sopenharmony_ci#define DEVICE_TYPE_RC (4 << 25) 5862306a36Sopenharmony_ci#define MISCTRL_EN_ID 30 5962306a36Sopenharmony_ci#define REG_TRANSLATION_ENABLE 31 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci/* CR3 ID */ 6262306a36Sopenharmony_ci#define XMLH_LINK_UP (1 << 6) 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci/* CR6 */ 6562306a36Sopenharmony_ci#define MSI_CTRL_INT (1 << 26) 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci#define to_spear13xx_pcie(x) dev_get_drvdata((x)->dev) 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistatic int spear13xx_pcie_start_link(struct dw_pcie *pci) 7062306a36Sopenharmony_ci{ 7162306a36Sopenharmony_ci struct spear13xx_pcie *spear13xx_pcie = to_spear13xx_pcie(pci); 7262306a36Sopenharmony_ci struct pcie_app_reg __iomem *app_reg = spear13xx_pcie->app_base; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci /* enable ltssm */ 7562306a36Sopenharmony_ci writel(DEVICE_TYPE_RC | (1 << MISCTRL_EN_ID) 7662306a36Sopenharmony_ci | (1 << APP_LTSSM_ENABLE_ID) 7762306a36Sopenharmony_ci | ((u32)1 << REG_TRANSLATION_ENABLE), 7862306a36Sopenharmony_ci &app_reg->app_ctrl_0); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci return 0; 8162306a36Sopenharmony_ci} 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic irqreturn_t spear13xx_pcie_irq_handler(int irq, void *arg) 8462306a36Sopenharmony_ci{ 8562306a36Sopenharmony_ci struct spear13xx_pcie *spear13xx_pcie = arg; 8662306a36Sopenharmony_ci struct pcie_app_reg __iomem *app_reg = spear13xx_pcie->app_base; 8762306a36Sopenharmony_ci struct dw_pcie *pci = spear13xx_pcie->pci; 8862306a36Sopenharmony_ci struct dw_pcie_rp *pp = &pci->pp; 8962306a36Sopenharmony_ci unsigned int status; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci status = readl(&app_reg->int_sts); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci if (status & MSI_CTRL_INT) { 9462306a36Sopenharmony_ci BUG_ON(!IS_ENABLED(CONFIG_PCI_MSI)); 9562306a36Sopenharmony_ci dw_handle_msi_irq(pp); 9662306a36Sopenharmony_ci } 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci writel(status, &app_reg->int_clr); 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci return IRQ_HANDLED; 10162306a36Sopenharmony_ci} 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic void spear13xx_pcie_enable_interrupts(struct spear13xx_pcie *spear13xx_pcie) 10462306a36Sopenharmony_ci{ 10562306a36Sopenharmony_ci struct pcie_app_reg __iomem *app_reg = spear13xx_pcie->app_base; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci /* Enable MSI interrupt */ 10862306a36Sopenharmony_ci if (IS_ENABLED(CONFIG_PCI_MSI)) 10962306a36Sopenharmony_ci writel(readl(&app_reg->int_mask) | 11062306a36Sopenharmony_ci MSI_CTRL_INT, &app_reg->int_mask); 11162306a36Sopenharmony_ci} 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic int spear13xx_pcie_link_up(struct dw_pcie *pci) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci struct spear13xx_pcie *spear13xx_pcie = to_spear13xx_pcie(pci); 11662306a36Sopenharmony_ci struct pcie_app_reg __iomem *app_reg = spear13xx_pcie->app_base; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci if (readl(&app_reg->app_status_1) & XMLH_LINK_UP) 11962306a36Sopenharmony_ci return 1; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci return 0; 12262306a36Sopenharmony_ci} 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic int spear13xx_pcie_host_init(struct dw_pcie_rp *pp) 12562306a36Sopenharmony_ci{ 12662306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 12762306a36Sopenharmony_ci struct spear13xx_pcie *spear13xx_pcie = to_spear13xx_pcie(pci); 12862306a36Sopenharmony_ci u32 exp_cap_off = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP); 12962306a36Sopenharmony_ci u32 val; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci spear13xx_pcie->app_base = pci->dbi_base + 0x2000; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci /* 13462306a36Sopenharmony_ci * this controller support only 128 bytes read size, however its 13562306a36Sopenharmony_ci * default value in capability register is 512 bytes. So force 13662306a36Sopenharmony_ci * it to 128 here. 13762306a36Sopenharmony_ci */ 13862306a36Sopenharmony_ci val = dw_pcie_readw_dbi(pci, exp_cap_off + PCI_EXP_DEVCTL); 13962306a36Sopenharmony_ci val &= ~PCI_EXP_DEVCTL_READRQ; 14062306a36Sopenharmony_ci dw_pcie_writew_dbi(pci, exp_cap_off + PCI_EXP_DEVCTL, val); 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci dw_pcie_writew_dbi(pci, PCI_VENDOR_ID, 0x104A); 14362306a36Sopenharmony_ci dw_pcie_writew_dbi(pci, PCI_DEVICE_ID, 0xCD80); 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci spear13xx_pcie_enable_interrupts(spear13xx_pcie); 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci return 0; 14862306a36Sopenharmony_ci} 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic const struct dw_pcie_host_ops spear13xx_pcie_host_ops = { 15162306a36Sopenharmony_ci .host_init = spear13xx_pcie_host_init, 15262306a36Sopenharmony_ci}; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic int spear13xx_add_pcie_port(struct spear13xx_pcie *spear13xx_pcie, 15562306a36Sopenharmony_ci struct platform_device *pdev) 15662306a36Sopenharmony_ci{ 15762306a36Sopenharmony_ci struct dw_pcie *pci = spear13xx_pcie->pci; 15862306a36Sopenharmony_ci struct dw_pcie_rp *pp = &pci->pp; 15962306a36Sopenharmony_ci struct device *dev = &pdev->dev; 16062306a36Sopenharmony_ci int ret; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci pp->irq = platform_get_irq(pdev, 0); 16362306a36Sopenharmony_ci if (pp->irq < 0) 16462306a36Sopenharmony_ci return pp->irq; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci ret = devm_request_irq(dev, pp->irq, spear13xx_pcie_irq_handler, 16762306a36Sopenharmony_ci IRQF_SHARED | IRQF_NO_THREAD, 16862306a36Sopenharmony_ci "spear1340-pcie", spear13xx_pcie); 16962306a36Sopenharmony_ci if (ret) { 17062306a36Sopenharmony_ci dev_err(dev, "failed to request irq %d\n", pp->irq); 17162306a36Sopenharmony_ci return ret; 17262306a36Sopenharmony_ci } 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci pp->ops = &spear13xx_pcie_host_ops; 17562306a36Sopenharmony_ci pp->msi_irq[0] = -ENODEV; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci ret = dw_pcie_host_init(pp); 17862306a36Sopenharmony_ci if (ret) { 17962306a36Sopenharmony_ci dev_err(dev, "failed to initialize host\n"); 18062306a36Sopenharmony_ci return ret; 18162306a36Sopenharmony_ci } 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci return 0; 18462306a36Sopenharmony_ci} 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = { 18762306a36Sopenharmony_ci .link_up = spear13xx_pcie_link_up, 18862306a36Sopenharmony_ci .start_link = spear13xx_pcie_start_link, 18962306a36Sopenharmony_ci}; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_cistatic int spear13xx_pcie_probe(struct platform_device *pdev) 19262306a36Sopenharmony_ci{ 19362306a36Sopenharmony_ci struct device *dev = &pdev->dev; 19462306a36Sopenharmony_ci struct dw_pcie *pci; 19562306a36Sopenharmony_ci struct spear13xx_pcie *spear13xx_pcie; 19662306a36Sopenharmony_ci struct device_node *np = dev->of_node; 19762306a36Sopenharmony_ci int ret; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci spear13xx_pcie = devm_kzalloc(dev, sizeof(*spear13xx_pcie), GFP_KERNEL); 20062306a36Sopenharmony_ci if (!spear13xx_pcie) 20162306a36Sopenharmony_ci return -ENOMEM; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL); 20462306a36Sopenharmony_ci if (!pci) 20562306a36Sopenharmony_ci return -ENOMEM; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci pci->dev = dev; 20862306a36Sopenharmony_ci pci->ops = &dw_pcie_ops; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci spear13xx_pcie->pci = pci; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci spear13xx_pcie->phy = devm_phy_get(dev, "pcie-phy"); 21362306a36Sopenharmony_ci if (IS_ERR(spear13xx_pcie->phy)) { 21462306a36Sopenharmony_ci ret = PTR_ERR(spear13xx_pcie->phy); 21562306a36Sopenharmony_ci if (ret == -EPROBE_DEFER) 21662306a36Sopenharmony_ci dev_info(dev, "probe deferred\n"); 21762306a36Sopenharmony_ci else 21862306a36Sopenharmony_ci dev_err(dev, "couldn't get pcie-phy\n"); 21962306a36Sopenharmony_ci return ret; 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci phy_init(spear13xx_pcie->phy); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci spear13xx_pcie->clk = devm_clk_get(dev, NULL); 22562306a36Sopenharmony_ci if (IS_ERR(spear13xx_pcie->clk)) { 22662306a36Sopenharmony_ci dev_err(dev, "couldn't get clk for pcie\n"); 22762306a36Sopenharmony_ci return PTR_ERR(spear13xx_pcie->clk); 22862306a36Sopenharmony_ci } 22962306a36Sopenharmony_ci ret = clk_prepare_enable(spear13xx_pcie->clk); 23062306a36Sopenharmony_ci if (ret) { 23162306a36Sopenharmony_ci dev_err(dev, "couldn't enable clk for pcie\n"); 23262306a36Sopenharmony_ci return ret; 23362306a36Sopenharmony_ci } 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci if (of_property_read_bool(np, "st,pcie-is-gen1")) 23662306a36Sopenharmony_ci pci->link_gen = 1; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci platform_set_drvdata(pdev, spear13xx_pcie); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci ret = spear13xx_add_pcie_port(spear13xx_pcie, pdev); 24162306a36Sopenharmony_ci if (ret < 0) 24262306a36Sopenharmony_ci goto fail_clk; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci return 0; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_cifail_clk: 24762306a36Sopenharmony_ci clk_disable_unprepare(spear13xx_pcie->clk); 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci return ret; 25062306a36Sopenharmony_ci} 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic const struct of_device_id spear13xx_pcie_of_match[] = { 25362306a36Sopenharmony_ci { .compatible = "st,spear1340-pcie", }, 25462306a36Sopenharmony_ci {}, 25562306a36Sopenharmony_ci}; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic struct platform_driver spear13xx_pcie_driver = { 25862306a36Sopenharmony_ci .probe = spear13xx_pcie_probe, 25962306a36Sopenharmony_ci .driver = { 26062306a36Sopenharmony_ci .name = "spear-pcie", 26162306a36Sopenharmony_ci .of_match_table = spear13xx_pcie_of_match, 26262306a36Sopenharmony_ci .suppress_bind_attrs = true, 26362306a36Sopenharmony_ci }, 26462306a36Sopenharmony_ci}; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_cibuiltin_platform_driver(spear13xx_pcie_driver); 267