162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Qualcomm PCIe root complex driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved. 662306a36Sopenharmony_ci * Copyright 2015 Linaro Limited. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Author: Stanimir Varbanov <svarbanov@mm-sol.com> 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/crc8.h> 1362306a36Sopenharmony_ci#include <linux/debugfs.h> 1462306a36Sopenharmony_ci#include <linux/delay.h> 1562306a36Sopenharmony_ci#include <linux/gpio/consumer.h> 1662306a36Sopenharmony_ci#include <linux/interconnect.h> 1762306a36Sopenharmony_ci#include <linux/interrupt.h> 1862306a36Sopenharmony_ci#include <linux/io.h> 1962306a36Sopenharmony_ci#include <linux/iopoll.h> 2062306a36Sopenharmony_ci#include <linux/kernel.h> 2162306a36Sopenharmony_ci#include <linux/init.h> 2262306a36Sopenharmony_ci#include <linux/of.h> 2362306a36Sopenharmony_ci#include <linux/of_gpio.h> 2462306a36Sopenharmony_ci#include <linux/pci.h> 2562306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2662306a36Sopenharmony_ci#include <linux/platform_device.h> 2762306a36Sopenharmony_ci#include <linux/phy/pcie.h> 2862306a36Sopenharmony_ci#include <linux/phy/phy.h> 2962306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 3062306a36Sopenharmony_ci#include <linux/reset.h> 3162306a36Sopenharmony_ci#include <linux/slab.h> 3262306a36Sopenharmony_ci#include <linux/types.h> 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#include "../../pci.h" 3562306a36Sopenharmony_ci#include "pcie-designware.h" 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci/* PARF registers */ 3862306a36Sopenharmony_ci#define PARF_SYS_CTRL 0x00 3962306a36Sopenharmony_ci#define PARF_PM_CTRL 0x20 4062306a36Sopenharmony_ci#define PARF_PCS_DEEMPH 0x34 4162306a36Sopenharmony_ci#define PARF_PCS_SWING 0x38 4262306a36Sopenharmony_ci#define PARF_PHY_CTRL 0x40 4362306a36Sopenharmony_ci#define PARF_PHY_REFCLK 0x4c 4462306a36Sopenharmony_ci#define PARF_CONFIG_BITS 0x50 4562306a36Sopenharmony_ci#define PARF_DBI_BASE_ADDR 0x168 4662306a36Sopenharmony_ci#define PARF_MHI_CLOCK_RESET_CTRL 0x174 4762306a36Sopenharmony_ci#define PARF_AXI_MSTR_WR_ADDR_HALT 0x178 4862306a36Sopenharmony_ci#define PARF_AXI_MSTR_WR_ADDR_HALT_V2 0x1a8 4962306a36Sopenharmony_ci#define PARF_Q2A_FLUSH 0x1ac 5062306a36Sopenharmony_ci#define PARF_LTSSM 0x1b0 5162306a36Sopenharmony_ci#define PARF_SID_OFFSET 0x234 5262306a36Sopenharmony_ci#define PARF_BDF_TRANSLATE_CFG 0x24c 5362306a36Sopenharmony_ci#define PARF_SLV_ADDR_SPACE_SIZE 0x358 5462306a36Sopenharmony_ci#define PARF_DEVICE_TYPE 0x1000 5562306a36Sopenharmony_ci#define PARF_BDF_TO_SID_TABLE_N 0x2000 5662306a36Sopenharmony_ci#define PARF_BDF_TO_SID_CFG 0x2c00 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci/* ELBI registers */ 5962306a36Sopenharmony_ci#define ELBI_SYS_CTRL 0x04 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci/* DBI registers */ 6262306a36Sopenharmony_ci#define AXI_MSTR_RESP_COMP_CTRL0 0x818 6362306a36Sopenharmony_ci#define AXI_MSTR_RESP_COMP_CTRL1 0x81c 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci/* MHI registers */ 6662306a36Sopenharmony_ci#define PARF_DEBUG_CNT_PM_LINKST_IN_L2 0xc04 6762306a36Sopenharmony_ci#define PARF_DEBUG_CNT_PM_LINKST_IN_L1 0xc0c 6862306a36Sopenharmony_ci#define PARF_DEBUG_CNT_PM_LINKST_IN_L0S 0xc10 6962306a36Sopenharmony_ci#define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1 0xc84 7062306a36Sopenharmony_ci#define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2 0xc88 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci/* PARF_SYS_CTRL register fields */ 7362306a36Sopenharmony_ci#define MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN BIT(29) 7462306a36Sopenharmony_ci#define MST_WAKEUP_EN BIT(13) 7562306a36Sopenharmony_ci#define SLV_WAKEUP_EN BIT(12) 7662306a36Sopenharmony_ci#define MSTR_ACLK_CGC_DIS BIT(10) 7762306a36Sopenharmony_ci#define SLV_ACLK_CGC_DIS BIT(9) 7862306a36Sopenharmony_ci#define CORE_CLK_CGC_DIS BIT(6) 7962306a36Sopenharmony_ci#define AUX_PWR_DET BIT(4) 8062306a36Sopenharmony_ci#define L23_CLK_RMV_DIS BIT(2) 8162306a36Sopenharmony_ci#define L1_CLK_RMV_DIS BIT(1) 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci/* PARF_PM_CTRL register fields */ 8462306a36Sopenharmony_ci#define REQ_NOT_ENTR_L1 BIT(5) 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci/* PARF_PCS_DEEMPH register fields */ 8762306a36Sopenharmony_ci#define PCS_DEEMPH_TX_DEEMPH_GEN1(x) FIELD_PREP(GENMASK(21, 16), x) 8862306a36Sopenharmony_ci#define PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(x) FIELD_PREP(GENMASK(13, 8), x) 8962306a36Sopenharmony_ci#define PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(x) FIELD_PREP(GENMASK(5, 0), x) 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci/* PARF_PCS_SWING register fields */ 9262306a36Sopenharmony_ci#define PCS_SWING_TX_SWING_FULL(x) FIELD_PREP(GENMASK(14, 8), x) 9362306a36Sopenharmony_ci#define PCS_SWING_TX_SWING_LOW(x) FIELD_PREP(GENMASK(6, 0), x) 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci/* PARF_PHY_CTRL register fields */ 9662306a36Sopenharmony_ci#define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK GENMASK(20, 16) 9762306a36Sopenharmony_ci#define PHY_CTRL_PHY_TX0_TERM_OFFSET(x) FIELD_PREP(PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK, x) 9862306a36Sopenharmony_ci#define PHY_TEST_PWR_DOWN BIT(0) 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci/* PARF_PHY_REFCLK register fields */ 10162306a36Sopenharmony_ci#define PHY_REFCLK_SSP_EN BIT(16) 10262306a36Sopenharmony_ci#define PHY_REFCLK_USE_PAD BIT(12) 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci/* PARF_CONFIG_BITS register fields */ 10562306a36Sopenharmony_ci#define PHY_RX0_EQ(x) FIELD_PREP(GENMASK(26, 24), x) 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci/* PARF_SLV_ADDR_SPACE_SIZE register value */ 10862306a36Sopenharmony_ci#define SLV_ADDR_SPACE_SZ 0x10000000 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci/* PARF_MHI_CLOCK_RESET_CTRL register fields */ 11162306a36Sopenharmony_ci#define AHB_CLK_EN BIT(0) 11262306a36Sopenharmony_ci#define MSTR_AXI_CLK_EN BIT(1) 11362306a36Sopenharmony_ci#define BYPASS BIT(4) 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci/* PARF_AXI_MSTR_WR_ADDR_HALT register fields */ 11662306a36Sopenharmony_ci#define EN BIT(31) 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci/* PARF_LTSSM register fields */ 11962306a36Sopenharmony_ci#define LTSSM_EN BIT(8) 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci/* PARF_DEVICE_TYPE register fields */ 12262306a36Sopenharmony_ci#define DEVICE_TYPE_RC 0x4 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci/* PARF_BDF_TO_SID_CFG fields */ 12562306a36Sopenharmony_ci#define BDF_TO_SID_BYPASS BIT(0) 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci/* ELBI_SYS_CTRL register fields */ 12862306a36Sopenharmony_ci#define ELBI_SYS_CTRL_LT_ENABLE BIT(0) 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci/* AXI_MSTR_RESP_COMP_CTRL0 register fields */ 13162306a36Sopenharmony_ci#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K 0x4 13262306a36Sopenharmony_ci#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K 0x5 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci/* AXI_MSTR_RESP_COMP_CTRL1 register fields */ 13562306a36Sopenharmony_ci#define CFG_BRIDGE_SB_INIT BIT(0) 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci/* PCI_EXP_SLTCAP register fields */ 13862306a36Sopenharmony_ci#define PCIE_CAP_SLOT_POWER_LIMIT_VAL FIELD_PREP(PCI_EXP_SLTCAP_SPLV, 250) 13962306a36Sopenharmony_ci#define PCIE_CAP_SLOT_POWER_LIMIT_SCALE FIELD_PREP(PCI_EXP_SLTCAP_SPLS, 1) 14062306a36Sopenharmony_ci#define PCIE_CAP_SLOT_VAL (PCI_EXP_SLTCAP_ABP | \ 14162306a36Sopenharmony_ci PCI_EXP_SLTCAP_PCP | \ 14262306a36Sopenharmony_ci PCI_EXP_SLTCAP_MRLSP | \ 14362306a36Sopenharmony_ci PCI_EXP_SLTCAP_AIP | \ 14462306a36Sopenharmony_ci PCI_EXP_SLTCAP_PIP | \ 14562306a36Sopenharmony_ci PCI_EXP_SLTCAP_HPS | \ 14662306a36Sopenharmony_ci PCI_EXP_SLTCAP_EIP | \ 14762306a36Sopenharmony_ci PCIE_CAP_SLOT_POWER_LIMIT_VAL | \ 14862306a36Sopenharmony_ci PCIE_CAP_SLOT_POWER_LIMIT_SCALE) 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci#define PERST_DELAY_US 1000 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci#define QCOM_PCIE_CRC8_POLYNOMIAL (BIT(2) | BIT(1) | BIT(0)) 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci#define QCOM_PCIE_1_0_0_MAX_CLOCKS 4 15562306a36Sopenharmony_cistruct qcom_pcie_resources_1_0_0 { 15662306a36Sopenharmony_ci struct clk_bulk_data clks[QCOM_PCIE_1_0_0_MAX_CLOCKS]; 15762306a36Sopenharmony_ci struct reset_control *core; 15862306a36Sopenharmony_ci struct regulator *vdda; 15962306a36Sopenharmony_ci}; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci#define QCOM_PCIE_2_1_0_MAX_CLOCKS 5 16262306a36Sopenharmony_ci#define QCOM_PCIE_2_1_0_MAX_RESETS 6 16362306a36Sopenharmony_ci#define QCOM_PCIE_2_1_0_MAX_SUPPLY 3 16462306a36Sopenharmony_cistruct qcom_pcie_resources_2_1_0 { 16562306a36Sopenharmony_ci struct clk_bulk_data clks[QCOM_PCIE_2_1_0_MAX_CLOCKS]; 16662306a36Sopenharmony_ci struct reset_control_bulk_data resets[QCOM_PCIE_2_1_0_MAX_RESETS]; 16762306a36Sopenharmony_ci int num_resets; 16862306a36Sopenharmony_ci struct regulator_bulk_data supplies[QCOM_PCIE_2_1_0_MAX_SUPPLY]; 16962306a36Sopenharmony_ci}; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci#define QCOM_PCIE_2_3_2_MAX_CLOCKS 4 17262306a36Sopenharmony_ci#define QCOM_PCIE_2_3_2_MAX_SUPPLY 2 17362306a36Sopenharmony_cistruct qcom_pcie_resources_2_3_2 { 17462306a36Sopenharmony_ci struct clk_bulk_data clks[QCOM_PCIE_2_3_2_MAX_CLOCKS]; 17562306a36Sopenharmony_ci struct regulator_bulk_data supplies[QCOM_PCIE_2_3_2_MAX_SUPPLY]; 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci#define QCOM_PCIE_2_3_3_MAX_CLOCKS 5 17962306a36Sopenharmony_ci#define QCOM_PCIE_2_3_3_MAX_RESETS 7 18062306a36Sopenharmony_cistruct qcom_pcie_resources_2_3_3 { 18162306a36Sopenharmony_ci struct clk_bulk_data clks[QCOM_PCIE_2_3_3_MAX_CLOCKS]; 18262306a36Sopenharmony_ci struct reset_control_bulk_data rst[QCOM_PCIE_2_3_3_MAX_RESETS]; 18362306a36Sopenharmony_ci}; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci#define QCOM_PCIE_2_4_0_MAX_CLOCKS 4 18662306a36Sopenharmony_ci#define QCOM_PCIE_2_4_0_MAX_RESETS 12 18762306a36Sopenharmony_cistruct qcom_pcie_resources_2_4_0 { 18862306a36Sopenharmony_ci struct clk_bulk_data clks[QCOM_PCIE_2_4_0_MAX_CLOCKS]; 18962306a36Sopenharmony_ci int num_clks; 19062306a36Sopenharmony_ci struct reset_control_bulk_data resets[QCOM_PCIE_2_4_0_MAX_RESETS]; 19162306a36Sopenharmony_ci int num_resets; 19262306a36Sopenharmony_ci}; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci#define QCOM_PCIE_2_7_0_MAX_CLOCKS 15 19562306a36Sopenharmony_ci#define QCOM_PCIE_2_7_0_MAX_SUPPLIES 2 19662306a36Sopenharmony_cistruct qcom_pcie_resources_2_7_0 { 19762306a36Sopenharmony_ci struct clk_bulk_data clks[QCOM_PCIE_2_7_0_MAX_CLOCKS]; 19862306a36Sopenharmony_ci int num_clks; 19962306a36Sopenharmony_ci struct regulator_bulk_data supplies[QCOM_PCIE_2_7_0_MAX_SUPPLIES]; 20062306a36Sopenharmony_ci struct reset_control *rst; 20162306a36Sopenharmony_ci}; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci#define QCOM_PCIE_2_9_0_MAX_CLOCKS 5 20462306a36Sopenharmony_cistruct qcom_pcie_resources_2_9_0 { 20562306a36Sopenharmony_ci struct clk_bulk_data clks[QCOM_PCIE_2_9_0_MAX_CLOCKS]; 20662306a36Sopenharmony_ci struct reset_control *rst; 20762306a36Sopenharmony_ci}; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ciunion qcom_pcie_resources { 21062306a36Sopenharmony_ci struct qcom_pcie_resources_1_0_0 v1_0_0; 21162306a36Sopenharmony_ci struct qcom_pcie_resources_2_1_0 v2_1_0; 21262306a36Sopenharmony_ci struct qcom_pcie_resources_2_3_2 v2_3_2; 21362306a36Sopenharmony_ci struct qcom_pcie_resources_2_3_3 v2_3_3; 21462306a36Sopenharmony_ci struct qcom_pcie_resources_2_4_0 v2_4_0; 21562306a36Sopenharmony_ci struct qcom_pcie_resources_2_7_0 v2_7_0; 21662306a36Sopenharmony_ci struct qcom_pcie_resources_2_9_0 v2_9_0; 21762306a36Sopenharmony_ci}; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistruct qcom_pcie; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_cistruct qcom_pcie_ops { 22262306a36Sopenharmony_ci int (*get_resources)(struct qcom_pcie *pcie); 22362306a36Sopenharmony_ci int (*init)(struct qcom_pcie *pcie); 22462306a36Sopenharmony_ci int (*post_init)(struct qcom_pcie *pcie); 22562306a36Sopenharmony_ci void (*deinit)(struct qcom_pcie *pcie); 22662306a36Sopenharmony_ci void (*ltssm_enable)(struct qcom_pcie *pcie); 22762306a36Sopenharmony_ci int (*config_sid)(struct qcom_pcie *pcie); 22862306a36Sopenharmony_ci}; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistruct qcom_pcie_cfg { 23162306a36Sopenharmony_ci const struct qcom_pcie_ops *ops; 23262306a36Sopenharmony_ci}; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cistruct qcom_pcie { 23562306a36Sopenharmony_ci struct dw_pcie *pci; 23662306a36Sopenharmony_ci void __iomem *parf; /* DT parf */ 23762306a36Sopenharmony_ci void __iomem *elbi; /* DT elbi */ 23862306a36Sopenharmony_ci void __iomem *mhi; 23962306a36Sopenharmony_ci union qcom_pcie_resources res; 24062306a36Sopenharmony_ci struct phy *phy; 24162306a36Sopenharmony_ci struct gpio_desc *reset; 24262306a36Sopenharmony_ci struct icc_path *icc_mem; 24362306a36Sopenharmony_ci const struct qcom_pcie_cfg *cfg; 24462306a36Sopenharmony_ci struct dentry *debugfs; 24562306a36Sopenharmony_ci bool suspended; 24662306a36Sopenharmony_ci}; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci#define to_qcom_pcie(x) dev_get_drvdata((x)->dev) 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic void qcom_ep_reset_assert(struct qcom_pcie *pcie) 25162306a36Sopenharmony_ci{ 25262306a36Sopenharmony_ci gpiod_set_value_cansleep(pcie->reset, 1); 25362306a36Sopenharmony_ci usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500); 25462306a36Sopenharmony_ci} 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic void qcom_ep_reset_deassert(struct qcom_pcie *pcie) 25762306a36Sopenharmony_ci{ 25862306a36Sopenharmony_ci /* Ensure that PERST has been asserted for at least 100 ms */ 25962306a36Sopenharmony_ci msleep(100); 26062306a36Sopenharmony_ci gpiod_set_value_cansleep(pcie->reset, 0); 26162306a36Sopenharmony_ci usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500); 26262306a36Sopenharmony_ci} 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_cistatic int qcom_pcie_start_link(struct dw_pcie *pci) 26562306a36Sopenharmony_ci{ 26662306a36Sopenharmony_ci struct qcom_pcie *pcie = to_qcom_pcie(pci); 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci /* Enable Link Training state machine */ 26962306a36Sopenharmony_ci if (pcie->cfg->ops->ltssm_enable) 27062306a36Sopenharmony_ci pcie->cfg->ops->ltssm_enable(pcie); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci return 0; 27362306a36Sopenharmony_ci} 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_cistatic void qcom_pcie_clear_hpc(struct dw_pcie *pci) 27662306a36Sopenharmony_ci{ 27762306a36Sopenharmony_ci u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP); 27862306a36Sopenharmony_ci u32 val; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci dw_pcie_dbi_ro_wr_en(pci); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci val = readl(pci->dbi_base + offset + PCI_EXP_SLTCAP); 28362306a36Sopenharmony_ci val &= ~PCI_EXP_SLTCAP_HPC; 28462306a36Sopenharmony_ci writel(val, pci->dbi_base + offset + PCI_EXP_SLTCAP); 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci dw_pcie_dbi_ro_wr_dis(pci); 28762306a36Sopenharmony_ci} 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_cistatic void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie) 29062306a36Sopenharmony_ci{ 29162306a36Sopenharmony_ci u32 val; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci /* enable link training */ 29462306a36Sopenharmony_ci val = readl(pcie->elbi + ELBI_SYS_CTRL); 29562306a36Sopenharmony_ci val |= ELBI_SYS_CTRL_LT_ENABLE; 29662306a36Sopenharmony_ci writel(val, pcie->elbi + ELBI_SYS_CTRL); 29762306a36Sopenharmony_ci} 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_cistatic int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie) 30062306a36Sopenharmony_ci{ 30162306a36Sopenharmony_ci struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0; 30262306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 30362306a36Sopenharmony_ci struct device *dev = pci->dev; 30462306a36Sopenharmony_ci bool is_apq = of_device_is_compatible(dev->of_node, "qcom,pcie-apq8064"); 30562306a36Sopenharmony_ci int ret; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci res->supplies[0].supply = "vdda"; 30862306a36Sopenharmony_ci res->supplies[1].supply = "vdda_phy"; 30962306a36Sopenharmony_ci res->supplies[2].supply = "vdda_refclk"; 31062306a36Sopenharmony_ci ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies), 31162306a36Sopenharmony_ci res->supplies); 31262306a36Sopenharmony_ci if (ret) 31362306a36Sopenharmony_ci return ret; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci res->clks[0].id = "iface"; 31662306a36Sopenharmony_ci res->clks[1].id = "core"; 31762306a36Sopenharmony_ci res->clks[2].id = "phy"; 31862306a36Sopenharmony_ci res->clks[3].id = "aux"; 31962306a36Sopenharmony_ci res->clks[4].id = "ref"; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci /* iface, core, phy are required */ 32262306a36Sopenharmony_ci ret = devm_clk_bulk_get(dev, 3, res->clks); 32362306a36Sopenharmony_ci if (ret < 0) 32462306a36Sopenharmony_ci return ret; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci /* aux, ref are optional */ 32762306a36Sopenharmony_ci ret = devm_clk_bulk_get_optional(dev, 2, res->clks + 3); 32862306a36Sopenharmony_ci if (ret < 0) 32962306a36Sopenharmony_ci return ret; 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci res->resets[0].id = "pci"; 33262306a36Sopenharmony_ci res->resets[1].id = "axi"; 33362306a36Sopenharmony_ci res->resets[2].id = "ahb"; 33462306a36Sopenharmony_ci res->resets[3].id = "por"; 33562306a36Sopenharmony_ci res->resets[4].id = "phy"; 33662306a36Sopenharmony_ci res->resets[5].id = "ext"; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci /* ext is optional on APQ8016 */ 33962306a36Sopenharmony_ci res->num_resets = is_apq ? 5 : 6; 34062306a36Sopenharmony_ci ret = devm_reset_control_bulk_get_exclusive(dev, res->num_resets, res->resets); 34162306a36Sopenharmony_ci if (ret < 0) 34262306a36Sopenharmony_ci return ret; 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci return 0; 34562306a36Sopenharmony_ci} 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_cistatic void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie) 34862306a36Sopenharmony_ci{ 34962306a36Sopenharmony_ci struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks); 35262306a36Sopenharmony_ci reset_control_bulk_assert(res->num_resets, res->resets); 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci writel(1, pcie->parf + PARF_PHY_CTRL); 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies); 35762306a36Sopenharmony_ci} 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_cistatic int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie) 36062306a36Sopenharmony_ci{ 36162306a36Sopenharmony_ci struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0; 36262306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 36362306a36Sopenharmony_ci struct device *dev = pci->dev; 36462306a36Sopenharmony_ci int ret; 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci /* reset the PCIe interface as uboot can leave it undefined state */ 36762306a36Sopenharmony_ci ret = reset_control_bulk_assert(res->num_resets, res->resets); 36862306a36Sopenharmony_ci if (ret < 0) { 36962306a36Sopenharmony_ci dev_err(dev, "cannot assert resets\n"); 37062306a36Sopenharmony_ci return ret; 37162306a36Sopenharmony_ci } 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies); 37462306a36Sopenharmony_ci if (ret < 0) { 37562306a36Sopenharmony_ci dev_err(dev, "cannot enable regulators\n"); 37662306a36Sopenharmony_ci return ret; 37762306a36Sopenharmony_ci } 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci ret = reset_control_bulk_deassert(res->num_resets, res->resets); 38062306a36Sopenharmony_ci if (ret < 0) { 38162306a36Sopenharmony_ci dev_err(dev, "cannot deassert resets\n"); 38262306a36Sopenharmony_ci regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies); 38362306a36Sopenharmony_ci return ret; 38462306a36Sopenharmony_ci } 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci return 0; 38762306a36Sopenharmony_ci} 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_cistatic int qcom_pcie_post_init_2_1_0(struct qcom_pcie *pcie) 39062306a36Sopenharmony_ci{ 39162306a36Sopenharmony_ci struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0; 39262306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 39362306a36Sopenharmony_ci struct device *dev = pci->dev; 39462306a36Sopenharmony_ci struct device_node *node = dev->of_node; 39562306a36Sopenharmony_ci u32 val; 39662306a36Sopenharmony_ci int ret; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci /* enable PCIe clocks and resets */ 39962306a36Sopenharmony_ci val = readl(pcie->parf + PARF_PHY_CTRL); 40062306a36Sopenharmony_ci val &= ~PHY_TEST_PWR_DOWN; 40162306a36Sopenharmony_ci writel(val, pcie->parf + PARF_PHY_CTRL); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks); 40462306a36Sopenharmony_ci if (ret) 40562306a36Sopenharmony_ci return ret; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci if (of_device_is_compatible(node, "qcom,pcie-ipq8064") || 40862306a36Sopenharmony_ci of_device_is_compatible(node, "qcom,pcie-ipq8064-v2")) { 40962306a36Sopenharmony_ci writel(PCS_DEEMPH_TX_DEEMPH_GEN1(24) | 41062306a36Sopenharmony_ci PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(24) | 41162306a36Sopenharmony_ci PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(34), 41262306a36Sopenharmony_ci pcie->parf + PARF_PCS_DEEMPH); 41362306a36Sopenharmony_ci writel(PCS_SWING_TX_SWING_FULL(120) | 41462306a36Sopenharmony_ci PCS_SWING_TX_SWING_LOW(120), 41562306a36Sopenharmony_ci pcie->parf + PARF_PCS_SWING); 41662306a36Sopenharmony_ci writel(PHY_RX0_EQ(4), pcie->parf + PARF_CONFIG_BITS); 41762306a36Sopenharmony_ci } 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) { 42062306a36Sopenharmony_ci /* set TX termination offset */ 42162306a36Sopenharmony_ci val = readl(pcie->parf + PARF_PHY_CTRL); 42262306a36Sopenharmony_ci val &= ~PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK; 42362306a36Sopenharmony_ci val |= PHY_CTRL_PHY_TX0_TERM_OFFSET(7); 42462306a36Sopenharmony_ci writel(val, pcie->parf + PARF_PHY_CTRL); 42562306a36Sopenharmony_ci } 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci /* enable external reference clock */ 42862306a36Sopenharmony_ci val = readl(pcie->parf + PARF_PHY_REFCLK); 42962306a36Sopenharmony_ci /* USE_PAD is required only for ipq806x */ 43062306a36Sopenharmony_ci if (!of_device_is_compatible(node, "qcom,pcie-apq8064")) 43162306a36Sopenharmony_ci val &= ~PHY_REFCLK_USE_PAD; 43262306a36Sopenharmony_ci val |= PHY_REFCLK_SSP_EN; 43362306a36Sopenharmony_ci writel(val, pcie->parf + PARF_PHY_REFCLK); 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci /* wait for clock acquisition */ 43662306a36Sopenharmony_ci usleep_range(1000, 1500); 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci /* Set the Max TLP size to 2K, instead of using default of 4K */ 43962306a36Sopenharmony_ci writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K, 44062306a36Sopenharmony_ci pci->dbi_base + AXI_MSTR_RESP_COMP_CTRL0); 44162306a36Sopenharmony_ci writel(CFG_BRIDGE_SB_INIT, 44262306a36Sopenharmony_ci pci->dbi_base + AXI_MSTR_RESP_COMP_CTRL1); 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci qcom_pcie_clear_hpc(pcie->pci); 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci return 0; 44762306a36Sopenharmony_ci} 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_cistatic int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie) 45062306a36Sopenharmony_ci{ 45162306a36Sopenharmony_ci struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0; 45262306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 45362306a36Sopenharmony_ci struct device *dev = pci->dev; 45462306a36Sopenharmony_ci int ret; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci res->vdda = devm_regulator_get(dev, "vdda"); 45762306a36Sopenharmony_ci if (IS_ERR(res->vdda)) 45862306a36Sopenharmony_ci return PTR_ERR(res->vdda); 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci res->clks[0].id = "iface"; 46162306a36Sopenharmony_ci res->clks[1].id = "aux"; 46262306a36Sopenharmony_ci res->clks[2].id = "master_bus"; 46362306a36Sopenharmony_ci res->clks[3].id = "slave_bus"; 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks); 46662306a36Sopenharmony_ci if (ret < 0) 46762306a36Sopenharmony_ci return ret; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci res->core = devm_reset_control_get_exclusive(dev, "core"); 47062306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(res->core); 47162306a36Sopenharmony_ci} 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_cistatic void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie) 47462306a36Sopenharmony_ci{ 47562306a36Sopenharmony_ci struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0; 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci reset_control_assert(res->core); 47862306a36Sopenharmony_ci clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks); 47962306a36Sopenharmony_ci regulator_disable(res->vdda); 48062306a36Sopenharmony_ci} 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_cistatic int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie) 48362306a36Sopenharmony_ci{ 48462306a36Sopenharmony_ci struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0; 48562306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 48662306a36Sopenharmony_ci struct device *dev = pci->dev; 48762306a36Sopenharmony_ci int ret; 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci ret = reset_control_deassert(res->core); 49062306a36Sopenharmony_ci if (ret) { 49162306a36Sopenharmony_ci dev_err(dev, "cannot deassert core reset\n"); 49262306a36Sopenharmony_ci return ret; 49362306a36Sopenharmony_ci } 49462306a36Sopenharmony_ci 49562306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks); 49662306a36Sopenharmony_ci if (ret) { 49762306a36Sopenharmony_ci dev_err(dev, "cannot prepare/enable clocks\n"); 49862306a36Sopenharmony_ci goto err_assert_reset; 49962306a36Sopenharmony_ci } 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci ret = regulator_enable(res->vdda); 50262306a36Sopenharmony_ci if (ret) { 50362306a36Sopenharmony_ci dev_err(dev, "cannot enable vdda regulator\n"); 50462306a36Sopenharmony_ci goto err_disable_clks; 50562306a36Sopenharmony_ci } 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_ci return 0; 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_cierr_disable_clks: 51062306a36Sopenharmony_ci clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks); 51162306a36Sopenharmony_cierr_assert_reset: 51262306a36Sopenharmony_ci reset_control_assert(res->core); 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci return ret; 51562306a36Sopenharmony_ci} 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_cistatic int qcom_pcie_post_init_1_0_0(struct qcom_pcie *pcie) 51862306a36Sopenharmony_ci{ 51962306a36Sopenharmony_ci /* change DBI base address */ 52062306a36Sopenharmony_ci writel(0, pcie->parf + PARF_DBI_BASE_ADDR); 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci if (IS_ENABLED(CONFIG_PCI_MSI)) { 52362306a36Sopenharmony_ci u32 val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT); 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_ci val |= EN; 52662306a36Sopenharmony_ci writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT); 52762306a36Sopenharmony_ci } 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci qcom_pcie_clear_hpc(pcie->pci); 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci return 0; 53262306a36Sopenharmony_ci} 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_cistatic void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie) 53562306a36Sopenharmony_ci{ 53662306a36Sopenharmony_ci u32 val; 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci /* enable link training */ 53962306a36Sopenharmony_ci val = readl(pcie->parf + PARF_LTSSM); 54062306a36Sopenharmony_ci val |= LTSSM_EN; 54162306a36Sopenharmony_ci writel(val, pcie->parf + PARF_LTSSM); 54262306a36Sopenharmony_ci} 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_cistatic int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie) 54562306a36Sopenharmony_ci{ 54662306a36Sopenharmony_ci struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2; 54762306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 54862306a36Sopenharmony_ci struct device *dev = pci->dev; 54962306a36Sopenharmony_ci int ret; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci res->supplies[0].supply = "vdda"; 55262306a36Sopenharmony_ci res->supplies[1].supply = "vddpe-3v3"; 55362306a36Sopenharmony_ci ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies), 55462306a36Sopenharmony_ci res->supplies); 55562306a36Sopenharmony_ci if (ret) 55662306a36Sopenharmony_ci return ret; 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci res->clks[0].id = "aux"; 55962306a36Sopenharmony_ci res->clks[1].id = "cfg"; 56062306a36Sopenharmony_ci res->clks[2].id = "bus_master"; 56162306a36Sopenharmony_ci res->clks[3].id = "bus_slave"; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks); 56462306a36Sopenharmony_ci if (ret < 0) 56562306a36Sopenharmony_ci return ret; 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci return 0; 56862306a36Sopenharmony_ci} 56962306a36Sopenharmony_ci 57062306a36Sopenharmony_cistatic void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie) 57162306a36Sopenharmony_ci{ 57262306a36Sopenharmony_ci struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2; 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_ci clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks); 57562306a36Sopenharmony_ci regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies); 57662306a36Sopenharmony_ci} 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_cistatic int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie) 57962306a36Sopenharmony_ci{ 58062306a36Sopenharmony_ci struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2; 58162306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 58262306a36Sopenharmony_ci struct device *dev = pci->dev; 58362306a36Sopenharmony_ci int ret; 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies); 58662306a36Sopenharmony_ci if (ret < 0) { 58762306a36Sopenharmony_ci dev_err(dev, "cannot enable regulators\n"); 58862306a36Sopenharmony_ci return ret; 58962306a36Sopenharmony_ci } 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks); 59262306a36Sopenharmony_ci if (ret) { 59362306a36Sopenharmony_ci dev_err(dev, "cannot prepare/enable clocks\n"); 59462306a36Sopenharmony_ci regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies); 59562306a36Sopenharmony_ci return ret; 59662306a36Sopenharmony_ci } 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci return 0; 59962306a36Sopenharmony_ci} 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_cistatic int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie) 60262306a36Sopenharmony_ci{ 60362306a36Sopenharmony_ci u32 val; 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci /* enable PCIe clocks and resets */ 60662306a36Sopenharmony_ci val = readl(pcie->parf + PARF_PHY_CTRL); 60762306a36Sopenharmony_ci val &= ~PHY_TEST_PWR_DOWN; 60862306a36Sopenharmony_ci writel(val, pcie->parf + PARF_PHY_CTRL); 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci /* change DBI base address */ 61162306a36Sopenharmony_ci writel(0, pcie->parf + PARF_DBI_BASE_ADDR); 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_ci /* MAC PHY_POWERDOWN MUX DISABLE */ 61462306a36Sopenharmony_ci val = readl(pcie->parf + PARF_SYS_CTRL); 61562306a36Sopenharmony_ci val &= ~MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN; 61662306a36Sopenharmony_ci writel(val, pcie->parf + PARF_SYS_CTRL); 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci val = readl(pcie->parf + PARF_MHI_CLOCK_RESET_CTRL); 61962306a36Sopenharmony_ci val |= BYPASS; 62062306a36Sopenharmony_ci writel(val, pcie->parf + PARF_MHI_CLOCK_RESET_CTRL); 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ci val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2); 62362306a36Sopenharmony_ci val |= EN; 62462306a36Sopenharmony_ci writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2); 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci qcom_pcie_clear_hpc(pcie->pci); 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_ci return 0; 62962306a36Sopenharmony_ci} 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_cistatic int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie) 63262306a36Sopenharmony_ci{ 63362306a36Sopenharmony_ci struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0; 63462306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 63562306a36Sopenharmony_ci struct device *dev = pci->dev; 63662306a36Sopenharmony_ci bool is_ipq = of_device_is_compatible(dev->of_node, "qcom,pcie-ipq4019"); 63762306a36Sopenharmony_ci int ret; 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_ci res->clks[0].id = "aux"; 64062306a36Sopenharmony_ci res->clks[1].id = "master_bus"; 64162306a36Sopenharmony_ci res->clks[2].id = "slave_bus"; 64262306a36Sopenharmony_ci res->clks[3].id = "iface"; 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_ci /* qcom,pcie-ipq4019 is defined without "iface" */ 64562306a36Sopenharmony_ci res->num_clks = is_ipq ? 3 : 4; 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_ci ret = devm_clk_bulk_get(dev, res->num_clks, res->clks); 64862306a36Sopenharmony_ci if (ret < 0) 64962306a36Sopenharmony_ci return ret; 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci res->resets[0].id = "axi_m"; 65262306a36Sopenharmony_ci res->resets[1].id = "axi_s"; 65362306a36Sopenharmony_ci res->resets[2].id = "axi_m_sticky"; 65462306a36Sopenharmony_ci res->resets[3].id = "pipe_sticky"; 65562306a36Sopenharmony_ci res->resets[4].id = "pwr"; 65662306a36Sopenharmony_ci res->resets[5].id = "ahb"; 65762306a36Sopenharmony_ci res->resets[6].id = "pipe"; 65862306a36Sopenharmony_ci res->resets[7].id = "axi_m_vmid"; 65962306a36Sopenharmony_ci res->resets[8].id = "axi_s_xpu"; 66062306a36Sopenharmony_ci res->resets[9].id = "parf"; 66162306a36Sopenharmony_ci res->resets[10].id = "phy"; 66262306a36Sopenharmony_ci res->resets[11].id = "phy_ahb"; 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci res->num_resets = is_ipq ? 12 : 6; 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_ci ret = devm_reset_control_bulk_get_exclusive(dev, res->num_resets, res->resets); 66762306a36Sopenharmony_ci if (ret < 0) 66862306a36Sopenharmony_ci return ret; 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_ci return 0; 67162306a36Sopenharmony_ci} 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_cistatic void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie) 67462306a36Sopenharmony_ci{ 67562306a36Sopenharmony_ci struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0; 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci reset_control_bulk_assert(res->num_resets, res->resets); 67862306a36Sopenharmony_ci clk_bulk_disable_unprepare(res->num_clks, res->clks); 67962306a36Sopenharmony_ci} 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_cistatic int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie) 68262306a36Sopenharmony_ci{ 68362306a36Sopenharmony_ci struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0; 68462306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 68562306a36Sopenharmony_ci struct device *dev = pci->dev; 68662306a36Sopenharmony_ci int ret; 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci ret = reset_control_bulk_assert(res->num_resets, res->resets); 68962306a36Sopenharmony_ci if (ret < 0) { 69062306a36Sopenharmony_ci dev_err(dev, "cannot assert resets\n"); 69162306a36Sopenharmony_ci return ret; 69262306a36Sopenharmony_ci } 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_ci usleep_range(10000, 12000); 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci ret = reset_control_bulk_deassert(res->num_resets, res->resets); 69762306a36Sopenharmony_ci if (ret < 0) { 69862306a36Sopenharmony_ci dev_err(dev, "cannot deassert resets\n"); 69962306a36Sopenharmony_ci return ret; 70062306a36Sopenharmony_ci } 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci usleep_range(10000, 12000); 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(res->num_clks, res->clks); 70562306a36Sopenharmony_ci if (ret) { 70662306a36Sopenharmony_ci reset_control_bulk_assert(res->num_resets, res->resets); 70762306a36Sopenharmony_ci return ret; 70862306a36Sopenharmony_ci } 70962306a36Sopenharmony_ci 71062306a36Sopenharmony_ci return 0; 71162306a36Sopenharmony_ci} 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_cistatic int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie) 71462306a36Sopenharmony_ci{ 71562306a36Sopenharmony_ci struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3; 71662306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 71762306a36Sopenharmony_ci struct device *dev = pci->dev; 71862306a36Sopenharmony_ci int ret; 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_ci res->clks[0].id = "iface"; 72162306a36Sopenharmony_ci res->clks[1].id = "axi_m"; 72262306a36Sopenharmony_ci res->clks[2].id = "axi_s"; 72362306a36Sopenharmony_ci res->clks[3].id = "ahb"; 72462306a36Sopenharmony_ci res->clks[4].id = "aux"; 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_ci ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks); 72762306a36Sopenharmony_ci if (ret < 0) 72862306a36Sopenharmony_ci return ret; 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_ci res->rst[0].id = "axi_m"; 73162306a36Sopenharmony_ci res->rst[1].id = "axi_s"; 73262306a36Sopenharmony_ci res->rst[2].id = "pipe"; 73362306a36Sopenharmony_ci res->rst[3].id = "axi_m_sticky"; 73462306a36Sopenharmony_ci res->rst[4].id = "sticky"; 73562306a36Sopenharmony_ci res->rst[5].id = "ahb"; 73662306a36Sopenharmony_ci res->rst[6].id = "sleep"; 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci ret = devm_reset_control_bulk_get_exclusive(dev, ARRAY_SIZE(res->rst), res->rst); 73962306a36Sopenharmony_ci if (ret < 0) 74062306a36Sopenharmony_ci return ret; 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci return 0; 74362306a36Sopenharmony_ci} 74462306a36Sopenharmony_ci 74562306a36Sopenharmony_cistatic void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie) 74662306a36Sopenharmony_ci{ 74762306a36Sopenharmony_ci struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3; 74862306a36Sopenharmony_ci 74962306a36Sopenharmony_ci clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks); 75062306a36Sopenharmony_ci} 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_cistatic int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie) 75362306a36Sopenharmony_ci{ 75462306a36Sopenharmony_ci struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3; 75562306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 75662306a36Sopenharmony_ci struct device *dev = pci->dev; 75762306a36Sopenharmony_ci int ret; 75862306a36Sopenharmony_ci 75962306a36Sopenharmony_ci ret = reset_control_bulk_assert(ARRAY_SIZE(res->rst), res->rst); 76062306a36Sopenharmony_ci if (ret < 0) { 76162306a36Sopenharmony_ci dev_err(dev, "cannot assert resets\n"); 76262306a36Sopenharmony_ci return ret; 76362306a36Sopenharmony_ci } 76462306a36Sopenharmony_ci 76562306a36Sopenharmony_ci usleep_range(2000, 2500); 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_ci ret = reset_control_bulk_deassert(ARRAY_SIZE(res->rst), res->rst); 76862306a36Sopenharmony_ci if (ret < 0) { 76962306a36Sopenharmony_ci dev_err(dev, "cannot deassert resets\n"); 77062306a36Sopenharmony_ci return ret; 77162306a36Sopenharmony_ci } 77262306a36Sopenharmony_ci 77362306a36Sopenharmony_ci /* 77462306a36Sopenharmony_ci * Don't have a way to see if the reset has completed. 77562306a36Sopenharmony_ci * Wait for some time. 77662306a36Sopenharmony_ci */ 77762306a36Sopenharmony_ci usleep_range(2000, 2500); 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks); 78062306a36Sopenharmony_ci if (ret) { 78162306a36Sopenharmony_ci dev_err(dev, "cannot prepare/enable clocks\n"); 78262306a36Sopenharmony_ci goto err_assert_resets; 78362306a36Sopenharmony_ci } 78462306a36Sopenharmony_ci 78562306a36Sopenharmony_ci return 0; 78662306a36Sopenharmony_ci 78762306a36Sopenharmony_cierr_assert_resets: 78862306a36Sopenharmony_ci /* 78962306a36Sopenharmony_ci * Not checking for failure, will anyway return 79062306a36Sopenharmony_ci * the original failure in 'ret'. 79162306a36Sopenharmony_ci */ 79262306a36Sopenharmony_ci reset_control_bulk_assert(ARRAY_SIZE(res->rst), res->rst); 79362306a36Sopenharmony_ci 79462306a36Sopenharmony_ci return ret; 79562306a36Sopenharmony_ci} 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_cistatic int qcom_pcie_post_init_2_3_3(struct qcom_pcie *pcie) 79862306a36Sopenharmony_ci{ 79962306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 80062306a36Sopenharmony_ci u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP); 80162306a36Sopenharmony_ci u32 val; 80262306a36Sopenharmony_ci 80362306a36Sopenharmony_ci writel(SLV_ADDR_SPACE_SZ, pcie->parf + PARF_SLV_ADDR_SPACE_SIZE); 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_ci val = readl(pcie->parf + PARF_PHY_CTRL); 80662306a36Sopenharmony_ci val &= ~PHY_TEST_PWR_DOWN; 80762306a36Sopenharmony_ci writel(val, pcie->parf + PARF_PHY_CTRL); 80862306a36Sopenharmony_ci 80962306a36Sopenharmony_ci writel(0, pcie->parf + PARF_DBI_BASE_ADDR); 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_ci writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS 81262306a36Sopenharmony_ci | SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS | 81362306a36Sopenharmony_ci AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS, 81462306a36Sopenharmony_ci pcie->parf + PARF_SYS_CTRL); 81562306a36Sopenharmony_ci writel(0, pcie->parf + PARF_Q2A_FLUSH); 81662306a36Sopenharmony_ci 81762306a36Sopenharmony_ci writel(PCI_COMMAND_MASTER, pci->dbi_base + PCI_COMMAND); 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci dw_pcie_dbi_ro_wr_en(pci); 82062306a36Sopenharmony_ci 82162306a36Sopenharmony_ci writel(PCIE_CAP_SLOT_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP); 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP); 82462306a36Sopenharmony_ci val &= ~PCI_EXP_LNKCAP_ASPMS; 82562306a36Sopenharmony_ci writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP); 82662306a36Sopenharmony_ci 82762306a36Sopenharmony_ci writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset + 82862306a36Sopenharmony_ci PCI_EXP_DEVCTL2); 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_ci dw_pcie_dbi_ro_wr_dis(pci); 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_ci return 0; 83362306a36Sopenharmony_ci} 83462306a36Sopenharmony_ci 83562306a36Sopenharmony_cistatic int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie) 83662306a36Sopenharmony_ci{ 83762306a36Sopenharmony_ci struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0; 83862306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 83962306a36Sopenharmony_ci struct device *dev = pci->dev; 84062306a36Sopenharmony_ci unsigned int num_clks, num_opt_clks; 84162306a36Sopenharmony_ci unsigned int idx; 84262306a36Sopenharmony_ci int ret; 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_ci res->rst = devm_reset_control_array_get_exclusive(dev); 84562306a36Sopenharmony_ci if (IS_ERR(res->rst)) 84662306a36Sopenharmony_ci return PTR_ERR(res->rst); 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_ci res->supplies[0].supply = "vdda"; 84962306a36Sopenharmony_ci res->supplies[1].supply = "vddpe-3v3"; 85062306a36Sopenharmony_ci ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies), 85162306a36Sopenharmony_ci res->supplies); 85262306a36Sopenharmony_ci if (ret) 85362306a36Sopenharmony_ci return ret; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_ci idx = 0; 85662306a36Sopenharmony_ci res->clks[idx++].id = "aux"; 85762306a36Sopenharmony_ci res->clks[idx++].id = "cfg"; 85862306a36Sopenharmony_ci res->clks[idx++].id = "bus_master"; 85962306a36Sopenharmony_ci res->clks[idx++].id = "bus_slave"; 86062306a36Sopenharmony_ci res->clks[idx++].id = "slave_q2a"; 86162306a36Sopenharmony_ci 86262306a36Sopenharmony_ci num_clks = idx; 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_ci ret = devm_clk_bulk_get(dev, num_clks, res->clks); 86562306a36Sopenharmony_ci if (ret < 0) 86662306a36Sopenharmony_ci return ret; 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_ci res->clks[idx++].id = "tbu"; 86962306a36Sopenharmony_ci res->clks[idx++].id = "ddrss_sf_tbu"; 87062306a36Sopenharmony_ci res->clks[idx++].id = "aggre0"; 87162306a36Sopenharmony_ci res->clks[idx++].id = "aggre1"; 87262306a36Sopenharmony_ci res->clks[idx++].id = "noc_aggr"; 87362306a36Sopenharmony_ci res->clks[idx++].id = "noc_aggr_4"; 87462306a36Sopenharmony_ci res->clks[idx++].id = "noc_aggr_south_sf"; 87562306a36Sopenharmony_ci res->clks[idx++].id = "cnoc_qx"; 87662306a36Sopenharmony_ci res->clks[idx++].id = "sleep"; 87762306a36Sopenharmony_ci res->clks[idx++].id = "cnoc_sf_axi"; 87862306a36Sopenharmony_ci 87962306a36Sopenharmony_ci num_opt_clks = idx - num_clks; 88062306a36Sopenharmony_ci res->num_clks = idx; 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_ci ret = devm_clk_bulk_get_optional(dev, num_opt_clks, res->clks + num_clks); 88362306a36Sopenharmony_ci if (ret < 0) 88462306a36Sopenharmony_ci return ret; 88562306a36Sopenharmony_ci 88662306a36Sopenharmony_ci return 0; 88762306a36Sopenharmony_ci} 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_cistatic int qcom_pcie_init_2_7_0(struct qcom_pcie *pcie) 89062306a36Sopenharmony_ci{ 89162306a36Sopenharmony_ci struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0; 89262306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 89362306a36Sopenharmony_ci struct device *dev = pci->dev; 89462306a36Sopenharmony_ci u32 val; 89562306a36Sopenharmony_ci int ret; 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_ci ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies); 89862306a36Sopenharmony_ci if (ret < 0) { 89962306a36Sopenharmony_ci dev_err(dev, "cannot enable regulators\n"); 90062306a36Sopenharmony_ci return ret; 90162306a36Sopenharmony_ci } 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(res->num_clks, res->clks); 90462306a36Sopenharmony_ci if (ret < 0) 90562306a36Sopenharmony_ci goto err_disable_regulators; 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_ci ret = reset_control_assert(res->rst); 90862306a36Sopenharmony_ci if (ret) { 90962306a36Sopenharmony_ci dev_err(dev, "reset assert failed (%d)\n", ret); 91062306a36Sopenharmony_ci goto err_disable_clocks; 91162306a36Sopenharmony_ci } 91262306a36Sopenharmony_ci 91362306a36Sopenharmony_ci usleep_range(1000, 1500); 91462306a36Sopenharmony_ci 91562306a36Sopenharmony_ci ret = reset_control_deassert(res->rst); 91662306a36Sopenharmony_ci if (ret) { 91762306a36Sopenharmony_ci dev_err(dev, "reset deassert failed (%d)\n", ret); 91862306a36Sopenharmony_ci goto err_disable_clocks; 91962306a36Sopenharmony_ci } 92062306a36Sopenharmony_ci 92162306a36Sopenharmony_ci /* Wait for reset to complete, required on SM8450 */ 92262306a36Sopenharmony_ci usleep_range(1000, 1500); 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_ci /* configure PCIe to RC mode */ 92562306a36Sopenharmony_ci writel(DEVICE_TYPE_RC, pcie->parf + PARF_DEVICE_TYPE); 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_ci /* enable PCIe clocks and resets */ 92862306a36Sopenharmony_ci val = readl(pcie->parf + PARF_PHY_CTRL); 92962306a36Sopenharmony_ci val &= ~PHY_TEST_PWR_DOWN; 93062306a36Sopenharmony_ci writel(val, pcie->parf + PARF_PHY_CTRL); 93162306a36Sopenharmony_ci 93262306a36Sopenharmony_ci /* change DBI base address */ 93362306a36Sopenharmony_ci writel(0, pcie->parf + PARF_DBI_BASE_ADDR); 93462306a36Sopenharmony_ci 93562306a36Sopenharmony_ci /* MAC PHY_POWERDOWN MUX DISABLE */ 93662306a36Sopenharmony_ci val = readl(pcie->parf + PARF_SYS_CTRL); 93762306a36Sopenharmony_ci val &= ~MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN; 93862306a36Sopenharmony_ci writel(val, pcie->parf + PARF_SYS_CTRL); 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_ci val = readl(pcie->parf + PARF_MHI_CLOCK_RESET_CTRL); 94162306a36Sopenharmony_ci val |= BYPASS; 94262306a36Sopenharmony_ci writel(val, pcie->parf + PARF_MHI_CLOCK_RESET_CTRL); 94362306a36Sopenharmony_ci 94462306a36Sopenharmony_ci /* Enable L1 and L1SS */ 94562306a36Sopenharmony_ci val = readl(pcie->parf + PARF_PM_CTRL); 94662306a36Sopenharmony_ci val &= ~REQ_NOT_ENTR_L1; 94762306a36Sopenharmony_ci writel(val, pcie->parf + PARF_PM_CTRL); 94862306a36Sopenharmony_ci 94962306a36Sopenharmony_ci val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2); 95062306a36Sopenharmony_ci val |= EN; 95162306a36Sopenharmony_ci writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2); 95262306a36Sopenharmony_ci 95362306a36Sopenharmony_ci return 0; 95462306a36Sopenharmony_cierr_disable_clocks: 95562306a36Sopenharmony_ci clk_bulk_disable_unprepare(res->num_clks, res->clks); 95662306a36Sopenharmony_cierr_disable_regulators: 95762306a36Sopenharmony_ci regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies); 95862306a36Sopenharmony_ci 95962306a36Sopenharmony_ci return ret; 96062306a36Sopenharmony_ci} 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_cistatic int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie) 96362306a36Sopenharmony_ci{ 96462306a36Sopenharmony_ci qcom_pcie_clear_hpc(pcie->pci); 96562306a36Sopenharmony_ci 96662306a36Sopenharmony_ci return 0; 96762306a36Sopenharmony_ci} 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_cistatic void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie) 97062306a36Sopenharmony_ci{ 97162306a36Sopenharmony_ci struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0; 97262306a36Sopenharmony_ci 97362306a36Sopenharmony_ci clk_bulk_disable_unprepare(res->num_clks, res->clks); 97462306a36Sopenharmony_ci 97562306a36Sopenharmony_ci regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies); 97662306a36Sopenharmony_ci} 97762306a36Sopenharmony_ci 97862306a36Sopenharmony_cistatic int qcom_pcie_config_sid_1_9_0(struct qcom_pcie *pcie) 97962306a36Sopenharmony_ci{ 98062306a36Sopenharmony_ci /* iommu map structure */ 98162306a36Sopenharmony_ci struct { 98262306a36Sopenharmony_ci u32 bdf; 98362306a36Sopenharmony_ci u32 phandle; 98462306a36Sopenharmony_ci u32 smmu_sid; 98562306a36Sopenharmony_ci u32 smmu_sid_len; 98662306a36Sopenharmony_ci } *map; 98762306a36Sopenharmony_ci void __iomem *bdf_to_sid_base = pcie->parf + PARF_BDF_TO_SID_TABLE_N; 98862306a36Sopenharmony_ci struct device *dev = pcie->pci->dev; 98962306a36Sopenharmony_ci u8 qcom_pcie_crc8_table[CRC8_TABLE_SIZE]; 99062306a36Sopenharmony_ci int i, nr_map, size = 0; 99162306a36Sopenharmony_ci u32 smmu_sid_base; 99262306a36Sopenharmony_ci u32 val; 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_ci of_get_property(dev->of_node, "iommu-map", &size); 99562306a36Sopenharmony_ci if (!size) 99662306a36Sopenharmony_ci return 0; 99762306a36Sopenharmony_ci 99862306a36Sopenharmony_ci /* Enable BDF to SID translation by disabling bypass mode (default) */ 99962306a36Sopenharmony_ci val = readl(pcie->parf + PARF_BDF_TO_SID_CFG); 100062306a36Sopenharmony_ci val &= ~BDF_TO_SID_BYPASS; 100162306a36Sopenharmony_ci writel(val, pcie->parf + PARF_BDF_TO_SID_CFG); 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_ci map = kzalloc(size, GFP_KERNEL); 100462306a36Sopenharmony_ci if (!map) 100562306a36Sopenharmony_ci return -ENOMEM; 100662306a36Sopenharmony_ci 100762306a36Sopenharmony_ci of_property_read_u32_array(dev->of_node, "iommu-map", (u32 *)map, 100862306a36Sopenharmony_ci size / sizeof(u32)); 100962306a36Sopenharmony_ci 101062306a36Sopenharmony_ci nr_map = size / (sizeof(*map)); 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci crc8_populate_msb(qcom_pcie_crc8_table, QCOM_PCIE_CRC8_POLYNOMIAL); 101362306a36Sopenharmony_ci 101462306a36Sopenharmony_ci /* Registers need to be zero out first */ 101562306a36Sopenharmony_ci memset_io(bdf_to_sid_base, 0, CRC8_TABLE_SIZE * sizeof(u32)); 101662306a36Sopenharmony_ci 101762306a36Sopenharmony_ci /* Extract the SMMU SID base from the first entry of iommu-map */ 101862306a36Sopenharmony_ci smmu_sid_base = map[0].smmu_sid; 101962306a36Sopenharmony_ci 102062306a36Sopenharmony_ci /* Look for an available entry to hold the mapping */ 102162306a36Sopenharmony_ci for (i = 0; i < nr_map; i++) { 102262306a36Sopenharmony_ci __be16 bdf_be = cpu_to_be16(map[i].bdf); 102362306a36Sopenharmony_ci u32 val; 102462306a36Sopenharmony_ci u8 hash; 102562306a36Sopenharmony_ci 102662306a36Sopenharmony_ci hash = crc8(qcom_pcie_crc8_table, (u8 *)&bdf_be, sizeof(bdf_be), 0); 102762306a36Sopenharmony_ci 102862306a36Sopenharmony_ci val = readl(bdf_to_sid_base + hash * sizeof(u32)); 102962306a36Sopenharmony_ci 103062306a36Sopenharmony_ci /* If the register is already populated, look for next available entry */ 103162306a36Sopenharmony_ci while (val) { 103262306a36Sopenharmony_ci u8 current_hash = hash++; 103362306a36Sopenharmony_ci u8 next_mask = 0xff; 103462306a36Sopenharmony_ci 103562306a36Sopenharmony_ci /* If NEXT field is NULL then update it with next hash */ 103662306a36Sopenharmony_ci if (!(val & next_mask)) { 103762306a36Sopenharmony_ci val |= (u32)hash; 103862306a36Sopenharmony_ci writel(val, bdf_to_sid_base + current_hash * sizeof(u32)); 103962306a36Sopenharmony_ci } 104062306a36Sopenharmony_ci 104162306a36Sopenharmony_ci val = readl(bdf_to_sid_base + hash * sizeof(u32)); 104262306a36Sopenharmony_ci } 104362306a36Sopenharmony_ci 104462306a36Sopenharmony_ci /* BDF [31:16] | SID [15:8] | NEXT [7:0] */ 104562306a36Sopenharmony_ci val = map[i].bdf << 16 | (map[i].smmu_sid - smmu_sid_base) << 8 | 0; 104662306a36Sopenharmony_ci writel(val, bdf_to_sid_base + hash * sizeof(u32)); 104762306a36Sopenharmony_ci } 104862306a36Sopenharmony_ci 104962306a36Sopenharmony_ci kfree(map); 105062306a36Sopenharmony_ci 105162306a36Sopenharmony_ci return 0; 105262306a36Sopenharmony_ci} 105362306a36Sopenharmony_ci 105462306a36Sopenharmony_cistatic int qcom_pcie_get_resources_2_9_0(struct qcom_pcie *pcie) 105562306a36Sopenharmony_ci{ 105662306a36Sopenharmony_ci struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0; 105762306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 105862306a36Sopenharmony_ci struct device *dev = pci->dev; 105962306a36Sopenharmony_ci int ret; 106062306a36Sopenharmony_ci 106162306a36Sopenharmony_ci res->clks[0].id = "iface"; 106262306a36Sopenharmony_ci res->clks[1].id = "axi_m"; 106362306a36Sopenharmony_ci res->clks[2].id = "axi_s"; 106462306a36Sopenharmony_ci res->clks[3].id = "axi_bridge"; 106562306a36Sopenharmony_ci res->clks[4].id = "rchng"; 106662306a36Sopenharmony_ci 106762306a36Sopenharmony_ci ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks); 106862306a36Sopenharmony_ci if (ret < 0) 106962306a36Sopenharmony_ci return ret; 107062306a36Sopenharmony_ci 107162306a36Sopenharmony_ci res->rst = devm_reset_control_array_get_exclusive(dev); 107262306a36Sopenharmony_ci if (IS_ERR(res->rst)) 107362306a36Sopenharmony_ci return PTR_ERR(res->rst); 107462306a36Sopenharmony_ci 107562306a36Sopenharmony_ci return 0; 107662306a36Sopenharmony_ci} 107762306a36Sopenharmony_ci 107862306a36Sopenharmony_cistatic void qcom_pcie_deinit_2_9_0(struct qcom_pcie *pcie) 107962306a36Sopenharmony_ci{ 108062306a36Sopenharmony_ci struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0; 108162306a36Sopenharmony_ci 108262306a36Sopenharmony_ci clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks); 108362306a36Sopenharmony_ci} 108462306a36Sopenharmony_ci 108562306a36Sopenharmony_cistatic int qcom_pcie_init_2_9_0(struct qcom_pcie *pcie) 108662306a36Sopenharmony_ci{ 108762306a36Sopenharmony_ci struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0; 108862306a36Sopenharmony_ci struct device *dev = pcie->pci->dev; 108962306a36Sopenharmony_ci int ret; 109062306a36Sopenharmony_ci 109162306a36Sopenharmony_ci ret = reset_control_assert(res->rst); 109262306a36Sopenharmony_ci if (ret) { 109362306a36Sopenharmony_ci dev_err(dev, "reset assert failed (%d)\n", ret); 109462306a36Sopenharmony_ci return ret; 109562306a36Sopenharmony_ci } 109662306a36Sopenharmony_ci 109762306a36Sopenharmony_ci /* 109862306a36Sopenharmony_ci * Delay periods before and after reset deassert are working values 109962306a36Sopenharmony_ci * from downstream Codeaurora kernel 110062306a36Sopenharmony_ci */ 110162306a36Sopenharmony_ci usleep_range(2000, 2500); 110262306a36Sopenharmony_ci 110362306a36Sopenharmony_ci ret = reset_control_deassert(res->rst); 110462306a36Sopenharmony_ci if (ret) { 110562306a36Sopenharmony_ci dev_err(dev, "reset deassert failed (%d)\n", ret); 110662306a36Sopenharmony_ci return ret; 110762306a36Sopenharmony_ci } 110862306a36Sopenharmony_ci 110962306a36Sopenharmony_ci usleep_range(2000, 2500); 111062306a36Sopenharmony_ci 111162306a36Sopenharmony_ci return clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks); 111262306a36Sopenharmony_ci} 111362306a36Sopenharmony_ci 111462306a36Sopenharmony_cistatic int qcom_pcie_post_init_2_9_0(struct qcom_pcie *pcie) 111562306a36Sopenharmony_ci{ 111662306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 111762306a36Sopenharmony_ci u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP); 111862306a36Sopenharmony_ci u32 val; 111962306a36Sopenharmony_ci int i; 112062306a36Sopenharmony_ci 112162306a36Sopenharmony_ci writel(SLV_ADDR_SPACE_SZ, 112262306a36Sopenharmony_ci pcie->parf + PARF_SLV_ADDR_SPACE_SIZE); 112362306a36Sopenharmony_ci 112462306a36Sopenharmony_ci val = readl(pcie->parf + PARF_PHY_CTRL); 112562306a36Sopenharmony_ci val &= ~PHY_TEST_PWR_DOWN; 112662306a36Sopenharmony_ci writel(val, pcie->parf + PARF_PHY_CTRL); 112762306a36Sopenharmony_ci 112862306a36Sopenharmony_ci writel(0, pcie->parf + PARF_DBI_BASE_ADDR); 112962306a36Sopenharmony_ci 113062306a36Sopenharmony_ci writel(DEVICE_TYPE_RC, pcie->parf + PARF_DEVICE_TYPE); 113162306a36Sopenharmony_ci writel(BYPASS | MSTR_AXI_CLK_EN | AHB_CLK_EN, 113262306a36Sopenharmony_ci pcie->parf + PARF_MHI_CLOCK_RESET_CTRL); 113362306a36Sopenharmony_ci writel(GEN3_RELATED_OFF_RXEQ_RGRDLESS_RXTS | 113462306a36Sopenharmony_ci GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL, 113562306a36Sopenharmony_ci pci->dbi_base + GEN3_RELATED_OFF); 113662306a36Sopenharmony_ci 113762306a36Sopenharmony_ci writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS | 113862306a36Sopenharmony_ci SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS | 113962306a36Sopenharmony_ci AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS, 114062306a36Sopenharmony_ci pcie->parf + PARF_SYS_CTRL); 114162306a36Sopenharmony_ci 114262306a36Sopenharmony_ci writel(0, pcie->parf + PARF_Q2A_FLUSH); 114362306a36Sopenharmony_ci 114462306a36Sopenharmony_ci dw_pcie_dbi_ro_wr_en(pci); 114562306a36Sopenharmony_ci 114662306a36Sopenharmony_ci writel(PCIE_CAP_SLOT_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP); 114762306a36Sopenharmony_ci 114862306a36Sopenharmony_ci val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP); 114962306a36Sopenharmony_ci val &= ~PCI_EXP_LNKCAP_ASPMS; 115062306a36Sopenharmony_ci writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP); 115162306a36Sopenharmony_ci 115262306a36Sopenharmony_ci writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset + 115362306a36Sopenharmony_ci PCI_EXP_DEVCTL2); 115462306a36Sopenharmony_ci 115562306a36Sopenharmony_ci dw_pcie_dbi_ro_wr_dis(pci); 115662306a36Sopenharmony_ci 115762306a36Sopenharmony_ci for (i = 0; i < 256; i++) 115862306a36Sopenharmony_ci writel(0, pcie->parf + PARF_BDF_TO_SID_TABLE_N + (4 * i)); 115962306a36Sopenharmony_ci 116062306a36Sopenharmony_ci return 0; 116162306a36Sopenharmony_ci} 116262306a36Sopenharmony_ci 116362306a36Sopenharmony_cistatic int qcom_pcie_link_up(struct dw_pcie *pci) 116462306a36Sopenharmony_ci{ 116562306a36Sopenharmony_ci u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP); 116662306a36Sopenharmony_ci u16 val = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA); 116762306a36Sopenharmony_ci 116862306a36Sopenharmony_ci return !!(val & PCI_EXP_LNKSTA_DLLLA); 116962306a36Sopenharmony_ci} 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_cistatic int qcom_pcie_host_init(struct dw_pcie_rp *pp) 117262306a36Sopenharmony_ci{ 117362306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 117462306a36Sopenharmony_ci struct qcom_pcie *pcie = to_qcom_pcie(pci); 117562306a36Sopenharmony_ci int ret; 117662306a36Sopenharmony_ci 117762306a36Sopenharmony_ci qcom_ep_reset_assert(pcie); 117862306a36Sopenharmony_ci 117962306a36Sopenharmony_ci ret = pcie->cfg->ops->init(pcie); 118062306a36Sopenharmony_ci if (ret) 118162306a36Sopenharmony_ci return ret; 118262306a36Sopenharmony_ci 118362306a36Sopenharmony_ci ret = phy_set_mode_ext(pcie->phy, PHY_MODE_PCIE, PHY_MODE_PCIE_RC); 118462306a36Sopenharmony_ci if (ret) 118562306a36Sopenharmony_ci goto err_deinit; 118662306a36Sopenharmony_ci 118762306a36Sopenharmony_ci ret = phy_power_on(pcie->phy); 118862306a36Sopenharmony_ci if (ret) 118962306a36Sopenharmony_ci goto err_deinit; 119062306a36Sopenharmony_ci 119162306a36Sopenharmony_ci if (pcie->cfg->ops->post_init) { 119262306a36Sopenharmony_ci ret = pcie->cfg->ops->post_init(pcie); 119362306a36Sopenharmony_ci if (ret) 119462306a36Sopenharmony_ci goto err_disable_phy; 119562306a36Sopenharmony_ci } 119662306a36Sopenharmony_ci 119762306a36Sopenharmony_ci qcom_ep_reset_deassert(pcie); 119862306a36Sopenharmony_ci 119962306a36Sopenharmony_ci if (pcie->cfg->ops->config_sid) { 120062306a36Sopenharmony_ci ret = pcie->cfg->ops->config_sid(pcie); 120162306a36Sopenharmony_ci if (ret) 120262306a36Sopenharmony_ci goto err_assert_reset; 120362306a36Sopenharmony_ci } 120462306a36Sopenharmony_ci 120562306a36Sopenharmony_ci return 0; 120662306a36Sopenharmony_ci 120762306a36Sopenharmony_cierr_assert_reset: 120862306a36Sopenharmony_ci qcom_ep_reset_assert(pcie); 120962306a36Sopenharmony_cierr_disable_phy: 121062306a36Sopenharmony_ci phy_power_off(pcie->phy); 121162306a36Sopenharmony_cierr_deinit: 121262306a36Sopenharmony_ci pcie->cfg->ops->deinit(pcie); 121362306a36Sopenharmony_ci 121462306a36Sopenharmony_ci return ret; 121562306a36Sopenharmony_ci} 121662306a36Sopenharmony_ci 121762306a36Sopenharmony_cistatic void qcom_pcie_host_deinit(struct dw_pcie_rp *pp) 121862306a36Sopenharmony_ci{ 121962306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 122062306a36Sopenharmony_ci struct qcom_pcie *pcie = to_qcom_pcie(pci); 122162306a36Sopenharmony_ci 122262306a36Sopenharmony_ci qcom_ep_reset_assert(pcie); 122362306a36Sopenharmony_ci phy_power_off(pcie->phy); 122462306a36Sopenharmony_ci pcie->cfg->ops->deinit(pcie); 122562306a36Sopenharmony_ci} 122662306a36Sopenharmony_ci 122762306a36Sopenharmony_cistatic const struct dw_pcie_host_ops qcom_pcie_dw_ops = { 122862306a36Sopenharmony_ci .host_init = qcom_pcie_host_init, 122962306a36Sopenharmony_ci .host_deinit = qcom_pcie_host_deinit, 123062306a36Sopenharmony_ci}; 123162306a36Sopenharmony_ci 123262306a36Sopenharmony_ci/* Qcom IP rev.: 2.1.0 Synopsys IP rev.: 4.01a */ 123362306a36Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_1_0 = { 123462306a36Sopenharmony_ci .get_resources = qcom_pcie_get_resources_2_1_0, 123562306a36Sopenharmony_ci .init = qcom_pcie_init_2_1_0, 123662306a36Sopenharmony_ci .post_init = qcom_pcie_post_init_2_1_0, 123762306a36Sopenharmony_ci .deinit = qcom_pcie_deinit_2_1_0, 123862306a36Sopenharmony_ci .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable, 123962306a36Sopenharmony_ci}; 124062306a36Sopenharmony_ci 124162306a36Sopenharmony_ci/* Qcom IP rev.: 1.0.0 Synopsys IP rev.: 4.11a */ 124262306a36Sopenharmony_cistatic const struct qcom_pcie_ops ops_1_0_0 = { 124362306a36Sopenharmony_ci .get_resources = qcom_pcie_get_resources_1_0_0, 124462306a36Sopenharmony_ci .init = qcom_pcie_init_1_0_0, 124562306a36Sopenharmony_ci .post_init = qcom_pcie_post_init_1_0_0, 124662306a36Sopenharmony_ci .deinit = qcom_pcie_deinit_1_0_0, 124762306a36Sopenharmony_ci .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable, 124862306a36Sopenharmony_ci}; 124962306a36Sopenharmony_ci 125062306a36Sopenharmony_ci/* Qcom IP rev.: 2.3.2 Synopsys IP rev.: 4.21a */ 125162306a36Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_3_2 = { 125262306a36Sopenharmony_ci .get_resources = qcom_pcie_get_resources_2_3_2, 125362306a36Sopenharmony_ci .init = qcom_pcie_init_2_3_2, 125462306a36Sopenharmony_ci .post_init = qcom_pcie_post_init_2_3_2, 125562306a36Sopenharmony_ci .deinit = qcom_pcie_deinit_2_3_2, 125662306a36Sopenharmony_ci .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable, 125762306a36Sopenharmony_ci}; 125862306a36Sopenharmony_ci 125962306a36Sopenharmony_ci/* Qcom IP rev.: 2.4.0 Synopsys IP rev.: 4.20a */ 126062306a36Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_4_0 = { 126162306a36Sopenharmony_ci .get_resources = qcom_pcie_get_resources_2_4_0, 126262306a36Sopenharmony_ci .init = qcom_pcie_init_2_4_0, 126362306a36Sopenharmony_ci .post_init = qcom_pcie_post_init_2_3_2, 126462306a36Sopenharmony_ci .deinit = qcom_pcie_deinit_2_4_0, 126562306a36Sopenharmony_ci .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable, 126662306a36Sopenharmony_ci}; 126762306a36Sopenharmony_ci 126862306a36Sopenharmony_ci/* Qcom IP rev.: 2.3.3 Synopsys IP rev.: 4.30a */ 126962306a36Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_3_3 = { 127062306a36Sopenharmony_ci .get_resources = qcom_pcie_get_resources_2_3_3, 127162306a36Sopenharmony_ci .init = qcom_pcie_init_2_3_3, 127262306a36Sopenharmony_ci .post_init = qcom_pcie_post_init_2_3_3, 127362306a36Sopenharmony_ci .deinit = qcom_pcie_deinit_2_3_3, 127462306a36Sopenharmony_ci .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable, 127562306a36Sopenharmony_ci}; 127662306a36Sopenharmony_ci 127762306a36Sopenharmony_ci/* Qcom IP rev.: 2.7.0 Synopsys IP rev.: 4.30a */ 127862306a36Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_7_0 = { 127962306a36Sopenharmony_ci .get_resources = qcom_pcie_get_resources_2_7_0, 128062306a36Sopenharmony_ci .init = qcom_pcie_init_2_7_0, 128162306a36Sopenharmony_ci .post_init = qcom_pcie_post_init_2_7_0, 128262306a36Sopenharmony_ci .deinit = qcom_pcie_deinit_2_7_0, 128362306a36Sopenharmony_ci .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable, 128462306a36Sopenharmony_ci}; 128562306a36Sopenharmony_ci 128662306a36Sopenharmony_ci/* Qcom IP rev.: 1.9.0 */ 128762306a36Sopenharmony_cistatic const struct qcom_pcie_ops ops_1_9_0 = { 128862306a36Sopenharmony_ci .get_resources = qcom_pcie_get_resources_2_7_0, 128962306a36Sopenharmony_ci .init = qcom_pcie_init_2_7_0, 129062306a36Sopenharmony_ci .post_init = qcom_pcie_post_init_2_7_0, 129162306a36Sopenharmony_ci .deinit = qcom_pcie_deinit_2_7_0, 129262306a36Sopenharmony_ci .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable, 129362306a36Sopenharmony_ci .config_sid = qcom_pcie_config_sid_1_9_0, 129462306a36Sopenharmony_ci}; 129562306a36Sopenharmony_ci 129662306a36Sopenharmony_ci/* Qcom IP rev.: 2.9.0 Synopsys IP rev.: 5.00a */ 129762306a36Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_9_0 = { 129862306a36Sopenharmony_ci .get_resources = qcom_pcie_get_resources_2_9_0, 129962306a36Sopenharmony_ci .init = qcom_pcie_init_2_9_0, 130062306a36Sopenharmony_ci .post_init = qcom_pcie_post_init_2_9_0, 130162306a36Sopenharmony_ci .deinit = qcom_pcie_deinit_2_9_0, 130262306a36Sopenharmony_ci .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable, 130362306a36Sopenharmony_ci}; 130462306a36Sopenharmony_ci 130562306a36Sopenharmony_cistatic const struct qcom_pcie_cfg cfg_1_0_0 = { 130662306a36Sopenharmony_ci .ops = &ops_1_0_0, 130762306a36Sopenharmony_ci}; 130862306a36Sopenharmony_ci 130962306a36Sopenharmony_cistatic const struct qcom_pcie_cfg cfg_1_9_0 = { 131062306a36Sopenharmony_ci .ops = &ops_1_9_0, 131162306a36Sopenharmony_ci}; 131262306a36Sopenharmony_ci 131362306a36Sopenharmony_cistatic const struct qcom_pcie_cfg cfg_2_1_0 = { 131462306a36Sopenharmony_ci .ops = &ops_2_1_0, 131562306a36Sopenharmony_ci}; 131662306a36Sopenharmony_ci 131762306a36Sopenharmony_cistatic const struct qcom_pcie_cfg cfg_2_3_2 = { 131862306a36Sopenharmony_ci .ops = &ops_2_3_2, 131962306a36Sopenharmony_ci}; 132062306a36Sopenharmony_ci 132162306a36Sopenharmony_cistatic const struct qcom_pcie_cfg cfg_2_3_3 = { 132262306a36Sopenharmony_ci .ops = &ops_2_3_3, 132362306a36Sopenharmony_ci}; 132462306a36Sopenharmony_ci 132562306a36Sopenharmony_cistatic const struct qcom_pcie_cfg cfg_2_4_0 = { 132662306a36Sopenharmony_ci .ops = &ops_2_4_0, 132762306a36Sopenharmony_ci}; 132862306a36Sopenharmony_ci 132962306a36Sopenharmony_cistatic const struct qcom_pcie_cfg cfg_2_7_0 = { 133062306a36Sopenharmony_ci .ops = &ops_2_7_0, 133162306a36Sopenharmony_ci}; 133262306a36Sopenharmony_ci 133362306a36Sopenharmony_cistatic const struct qcom_pcie_cfg cfg_2_9_0 = { 133462306a36Sopenharmony_ci .ops = &ops_2_9_0, 133562306a36Sopenharmony_ci}; 133662306a36Sopenharmony_ci 133762306a36Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = { 133862306a36Sopenharmony_ci .link_up = qcom_pcie_link_up, 133962306a36Sopenharmony_ci .start_link = qcom_pcie_start_link, 134062306a36Sopenharmony_ci}; 134162306a36Sopenharmony_ci 134262306a36Sopenharmony_cistatic int qcom_pcie_icc_init(struct qcom_pcie *pcie) 134362306a36Sopenharmony_ci{ 134462306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 134562306a36Sopenharmony_ci int ret; 134662306a36Sopenharmony_ci 134762306a36Sopenharmony_ci pcie->icc_mem = devm_of_icc_get(pci->dev, "pcie-mem"); 134862306a36Sopenharmony_ci if (IS_ERR(pcie->icc_mem)) 134962306a36Sopenharmony_ci return PTR_ERR(pcie->icc_mem); 135062306a36Sopenharmony_ci 135162306a36Sopenharmony_ci /* 135262306a36Sopenharmony_ci * Some Qualcomm platforms require interconnect bandwidth constraints 135362306a36Sopenharmony_ci * to be set before enabling interconnect clocks. 135462306a36Sopenharmony_ci * 135562306a36Sopenharmony_ci * Set an initial peak bandwidth corresponding to single-lane Gen 1 135662306a36Sopenharmony_ci * for the pcie-mem path. 135762306a36Sopenharmony_ci */ 135862306a36Sopenharmony_ci ret = icc_set_bw(pcie->icc_mem, 0, MBps_to_icc(250)); 135962306a36Sopenharmony_ci if (ret) { 136062306a36Sopenharmony_ci dev_err(pci->dev, "failed to set interconnect bandwidth: %d\n", 136162306a36Sopenharmony_ci ret); 136262306a36Sopenharmony_ci return ret; 136362306a36Sopenharmony_ci } 136462306a36Sopenharmony_ci 136562306a36Sopenharmony_ci return 0; 136662306a36Sopenharmony_ci} 136762306a36Sopenharmony_ci 136862306a36Sopenharmony_cistatic void qcom_pcie_icc_update(struct qcom_pcie *pcie) 136962306a36Sopenharmony_ci{ 137062306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 137162306a36Sopenharmony_ci u32 offset, status, bw; 137262306a36Sopenharmony_ci int speed, width; 137362306a36Sopenharmony_ci int ret; 137462306a36Sopenharmony_ci 137562306a36Sopenharmony_ci if (!pcie->icc_mem) 137662306a36Sopenharmony_ci return; 137762306a36Sopenharmony_ci 137862306a36Sopenharmony_ci offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP); 137962306a36Sopenharmony_ci status = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA); 138062306a36Sopenharmony_ci 138162306a36Sopenharmony_ci /* Only update constraints if link is up. */ 138262306a36Sopenharmony_ci if (!(status & PCI_EXP_LNKSTA_DLLLA)) 138362306a36Sopenharmony_ci return; 138462306a36Sopenharmony_ci 138562306a36Sopenharmony_ci speed = FIELD_GET(PCI_EXP_LNKSTA_CLS, status); 138662306a36Sopenharmony_ci width = FIELD_GET(PCI_EXP_LNKSTA_NLW, status); 138762306a36Sopenharmony_ci 138862306a36Sopenharmony_ci switch (speed) { 138962306a36Sopenharmony_ci case 1: 139062306a36Sopenharmony_ci bw = MBps_to_icc(250); 139162306a36Sopenharmony_ci break; 139262306a36Sopenharmony_ci case 2: 139362306a36Sopenharmony_ci bw = MBps_to_icc(500); 139462306a36Sopenharmony_ci break; 139562306a36Sopenharmony_ci default: 139662306a36Sopenharmony_ci WARN_ON_ONCE(1); 139762306a36Sopenharmony_ci fallthrough; 139862306a36Sopenharmony_ci case 3: 139962306a36Sopenharmony_ci bw = MBps_to_icc(985); 140062306a36Sopenharmony_ci break; 140162306a36Sopenharmony_ci } 140262306a36Sopenharmony_ci 140362306a36Sopenharmony_ci ret = icc_set_bw(pcie->icc_mem, 0, width * bw); 140462306a36Sopenharmony_ci if (ret) { 140562306a36Sopenharmony_ci dev_err(pci->dev, "failed to set interconnect bandwidth: %d\n", 140662306a36Sopenharmony_ci ret); 140762306a36Sopenharmony_ci } 140862306a36Sopenharmony_ci} 140962306a36Sopenharmony_ci 141062306a36Sopenharmony_cistatic int qcom_pcie_link_transition_count(struct seq_file *s, void *data) 141162306a36Sopenharmony_ci{ 141262306a36Sopenharmony_ci struct qcom_pcie *pcie = (struct qcom_pcie *)dev_get_drvdata(s->private); 141362306a36Sopenharmony_ci 141462306a36Sopenharmony_ci seq_printf(s, "L0s transition count: %u\n", 141562306a36Sopenharmony_ci readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L0S)); 141662306a36Sopenharmony_ci 141762306a36Sopenharmony_ci seq_printf(s, "L1 transition count: %u\n", 141862306a36Sopenharmony_ci readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L1)); 141962306a36Sopenharmony_ci 142062306a36Sopenharmony_ci seq_printf(s, "L1.1 transition count: %u\n", 142162306a36Sopenharmony_ci readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1)); 142262306a36Sopenharmony_ci 142362306a36Sopenharmony_ci seq_printf(s, "L1.2 transition count: %u\n", 142462306a36Sopenharmony_ci readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2)); 142562306a36Sopenharmony_ci 142662306a36Sopenharmony_ci seq_printf(s, "L2 transition count: %u\n", 142762306a36Sopenharmony_ci readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L2)); 142862306a36Sopenharmony_ci 142962306a36Sopenharmony_ci return 0; 143062306a36Sopenharmony_ci} 143162306a36Sopenharmony_ci 143262306a36Sopenharmony_cistatic void qcom_pcie_init_debugfs(struct qcom_pcie *pcie) 143362306a36Sopenharmony_ci{ 143462306a36Sopenharmony_ci struct dw_pcie *pci = pcie->pci; 143562306a36Sopenharmony_ci struct device *dev = pci->dev; 143662306a36Sopenharmony_ci char *name; 143762306a36Sopenharmony_ci 143862306a36Sopenharmony_ci name = devm_kasprintf(dev, GFP_KERNEL, "%pOFP", dev->of_node); 143962306a36Sopenharmony_ci if (!name) 144062306a36Sopenharmony_ci return; 144162306a36Sopenharmony_ci 144262306a36Sopenharmony_ci pcie->debugfs = debugfs_create_dir(name, NULL); 144362306a36Sopenharmony_ci debugfs_create_devm_seqfile(dev, "link_transition_count", pcie->debugfs, 144462306a36Sopenharmony_ci qcom_pcie_link_transition_count); 144562306a36Sopenharmony_ci} 144662306a36Sopenharmony_ci 144762306a36Sopenharmony_cistatic int qcom_pcie_probe(struct platform_device *pdev) 144862306a36Sopenharmony_ci{ 144962306a36Sopenharmony_ci const struct qcom_pcie_cfg *pcie_cfg; 145062306a36Sopenharmony_ci struct device *dev = &pdev->dev; 145162306a36Sopenharmony_ci struct qcom_pcie *pcie; 145262306a36Sopenharmony_ci struct dw_pcie_rp *pp; 145362306a36Sopenharmony_ci struct resource *res; 145462306a36Sopenharmony_ci struct dw_pcie *pci; 145562306a36Sopenharmony_ci int ret; 145662306a36Sopenharmony_ci 145762306a36Sopenharmony_ci pcie_cfg = of_device_get_match_data(dev); 145862306a36Sopenharmony_ci if (!pcie_cfg || !pcie_cfg->ops) { 145962306a36Sopenharmony_ci dev_err(dev, "Invalid platform data\n"); 146062306a36Sopenharmony_ci return -EINVAL; 146162306a36Sopenharmony_ci } 146262306a36Sopenharmony_ci 146362306a36Sopenharmony_ci pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL); 146462306a36Sopenharmony_ci if (!pcie) 146562306a36Sopenharmony_ci return -ENOMEM; 146662306a36Sopenharmony_ci 146762306a36Sopenharmony_ci pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL); 146862306a36Sopenharmony_ci if (!pci) 146962306a36Sopenharmony_ci return -ENOMEM; 147062306a36Sopenharmony_ci 147162306a36Sopenharmony_ci pm_runtime_enable(dev); 147262306a36Sopenharmony_ci ret = pm_runtime_get_sync(dev); 147362306a36Sopenharmony_ci if (ret < 0) 147462306a36Sopenharmony_ci goto err_pm_runtime_put; 147562306a36Sopenharmony_ci 147662306a36Sopenharmony_ci pci->dev = dev; 147762306a36Sopenharmony_ci pci->ops = &dw_pcie_ops; 147862306a36Sopenharmony_ci pp = &pci->pp; 147962306a36Sopenharmony_ci 148062306a36Sopenharmony_ci pcie->pci = pci; 148162306a36Sopenharmony_ci 148262306a36Sopenharmony_ci pcie->cfg = pcie_cfg; 148362306a36Sopenharmony_ci 148462306a36Sopenharmony_ci pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_HIGH); 148562306a36Sopenharmony_ci if (IS_ERR(pcie->reset)) { 148662306a36Sopenharmony_ci ret = PTR_ERR(pcie->reset); 148762306a36Sopenharmony_ci goto err_pm_runtime_put; 148862306a36Sopenharmony_ci } 148962306a36Sopenharmony_ci 149062306a36Sopenharmony_ci pcie->parf = devm_platform_ioremap_resource_byname(pdev, "parf"); 149162306a36Sopenharmony_ci if (IS_ERR(pcie->parf)) { 149262306a36Sopenharmony_ci ret = PTR_ERR(pcie->parf); 149362306a36Sopenharmony_ci goto err_pm_runtime_put; 149462306a36Sopenharmony_ci } 149562306a36Sopenharmony_ci 149662306a36Sopenharmony_ci pcie->elbi = devm_platform_ioremap_resource_byname(pdev, "elbi"); 149762306a36Sopenharmony_ci if (IS_ERR(pcie->elbi)) { 149862306a36Sopenharmony_ci ret = PTR_ERR(pcie->elbi); 149962306a36Sopenharmony_ci goto err_pm_runtime_put; 150062306a36Sopenharmony_ci } 150162306a36Sopenharmony_ci 150262306a36Sopenharmony_ci /* MHI region is optional */ 150362306a36Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mhi"); 150462306a36Sopenharmony_ci if (res) { 150562306a36Sopenharmony_ci pcie->mhi = devm_ioremap_resource(dev, res); 150662306a36Sopenharmony_ci if (IS_ERR(pcie->mhi)) { 150762306a36Sopenharmony_ci ret = PTR_ERR(pcie->mhi); 150862306a36Sopenharmony_ci goto err_pm_runtime_put; 150962306a36Sopenharmony_ci } 151062306a36Sopenharmony_ci } 151162306a36Sopenharmony_ci 151262306a36Sopenharmony_ci pcie->phy = devm_phy_optional_get(dev, "pciephy"); 151362306a36Sopenharmony_ci if (IS_ERR(pcie->phy)) { 151462306a36Sopenharmony_ci ret = PTR_ERR(pcie->phy); 151562306a36Sopenharmony_ci goto err_pm_runtime_put; 151662306a36Sopenharmony_ci } 151762306a36Sopenharmony_ci 151862306a36Sopenharmony_ci ret = qcom_pcie_icc_init(pcie); 151962306a36Sopenharmony_ci if (ret) 152062306a36Sopenharmony_ci goto err_pm_runtime_put; 152162306a36Sopenharmony_ci 152262306a36Sopenharmony_ci ret = pcie->cfg->ops->get_resources(pcie); 152362306a36Sopenharmony_ci if (ret) 152462306a36Sopenharmony_ci goto err_pm_runtime_put; 152562306a36Sopenharmony_ci 152662306a36Sopenharmony_ci pp->ops = &qcom_pcie_dw_ops; 152762306a36Sopenharmony_ci 152862306a36Sopenharmony_ci ret = phy_init(pcie->phy); 152962306a36Sopenharmony_ci if (ret) 153062306a36Sopenharmony_ci goto err_pm_runtime_put; 153162306a36Sopenharmony_ci 153262306a36Sopenharmony_ci platform_set_drvdata(pdev, pcie); 153362306a36Sopenharmony_ci 153462306a36Sopenharmony_ci ret = dw_pcie_host_init(pp); 153562306a36Sopenharmony_ci if (ret) { 153662306a36Sopenharmony_ci dev_err(dev, "cannot initialize host\n"); 153762306a36Sopenharmony_ci goto err_phy_exit; 153862306a36Sopenharmony_ci } 153962306a36Sopenharmony_ci 154062306a36Sopenharmony_ci qcom_pcie_icc_update(pcie); 154162306a36Sopenharmony_ci 154262306a36Sopenharmony_ci if (pcie->mhi) 154362306a36Sopenharmony_ci qcom_pcie_init_debugfs(pcie); 154462306a36Sopenharmony_ci 154562306a36Sopenharmony_ci return 0; 154662306a36Sopenharmony_ci 154762306a36Sopenharmony_cierr_phy_exit: 154862306a36Sopenharmony_ci phy_exit(pcie->phy); 154962306a36Sopenharmony_cierr_pm_runtime_put: 155062306a36Sopenharmony_ci pm_runtime_put(dev); 155162306a36Sopenharmony_ci pm_runtime_disable(dev); 155262306a36Sopenharmony_ci 155362306a36Sopenharmony_ci return ret; 155462306a36Sopenharmony_ci} 155562306a36Sopenharmony_ci 155662306a36Sopenharmony_cistatic int qcom_pcie_suspend_noirq(struct device *dev) 155762306a36Sopenharmony_ci{ 155862306a36Sopenharmony_ci struct qcom_pcie *pcie = dev_get_drvdata(dev); 155962306a36Sopenharmony_ci int ret; 156062306a36Sopenharmony_ci 156162306a36Sopenharmony_ci /* 156262306a36Sopenharmony_ci * Set minimum bandwidth required to keep data path functional during 156362306a36Sopenharmony_ci * suspend. 156462306a36Sopenharmony_ci */ 156562306a36Sopenharmony_ci ret = icc_set_bw(pcie->icc_mem, 0, kBps_to_icc(1)); 156662306a36Sopenharmony_ci if (ret) { 156762306a36Sopenharmony_ci dev_err(dev, "Failed to set interconnect bandwidth: %d\n", ret); 156862306a36Sopenharmony_ci return ret; 156962306a36Sopenharmony_ci } 157062306a36Sopenharmony_ci 157162306a36Sopenharmony_ci /* 157262306a36Sopenharmony_ci * Turn OFF the resources only for controllers without active PCIe 157362306a36Sopenharmony_ci * devices. For controllers with active devices, the resources are kept 157462306a36Sopenharmony_ci * ON and the link is expected to be in L0/L1 (sub)states. 157562306a36Sopenharmony_ci * 157662306a36Sopenharmony_ci * Turning OFF the resources for controllers with active PCIe devices 157762306a36Sopenharmony_ci * will trigger access violation during the end of the suspend cycle, 157862306a36Sopenharmony_ci * as kernel tries to access the PCIe devices config space for masking 157962306a36Sopenharmony_ci * MSIs. 158062306a36Sopenharmony_ci * 158162306a36Sopenharmony_ci * Also, it is not desirable to put the link into L2/L3 state as that 158262306a36Sopenharmony_ci * implies VDD supply will be removed and the devices may go into 158362306a36Sopenharmony_ci * powerdown state. This will affect the lifetime of the storage devices 158462306a36Sopenharmony_ci * like NVMe. 158562306a36Sopenharmony_ci */ 158662306a36Sopenharmony_ci if (!dw_pcie_link_up(pcie->pci)) { 158762306a36Sopenharmony_ci qcom_pcie_host_deinit(&pcie->pci->pp); 158862306a36Sopenharmony_ci pcie->suspended = true; 158962306a36Sopenharmony_ci } 159062306a36Sopenharmony_ci 159162306a36Sopenharmony_ci return 0; 159262306a36Sopenharmony_ci} 159362306a36Sopenharmony_ci 159462306a36Sopenharmony_cistatic int qcom_pcie_resume_noirq(struct device *dev) 159562306a36Sopenharmony_ci{ 159662306a36Sopenharmony_ci struct qcom_pcie *pcie = dev_get_drvdata(dev); 159762306a36Sopenharmony_ci int ret; 159862306a36Sopenharmony_ci 159962306a36Sopenharmony_ci if (pcie->suspended) { 160062306a36Sopenharmony_ci ret = qcom_pcie_host_init(&pcie->pci->pp); 160162306a36Sopenharmony_ci if (ret) 160262306a36Sopenharmony_ci return ret; 160362306a36Sopenharmony_ci 160462306a36Sopenharmony_ci pcie->suspended = false; 160562306a36Sopenharmony_ci } 160662306a36Sopenharmony_ci 160762306a36Sopenharmony_ci qcom_pcie_icc_update(pcie); 160862306a36Sopenharmony_ci 160962306a36Sopenharmony_ci return 0; 161062306a36Sopenharmony_ci} 161162306a36Sopenharmony_ci 161262306a36Sopenharmony_cistatic const struct of_device_id qcom_pcie_match[] = { 161362306a36Sopenharmony_ci { .compatible = "qcom,pcie-apq8064", .data = &cfg_2_1_0 }, 161462306a36Sopenharmony_ci { .compatible = "qcom,pcie-apq8084", .data = &cfg_1_0_0 }, 161562306a36Sopenharmony_ci { .compatible = "qcom,pcie-ipq4019", .data = &cfg_2_4_0 }, 161662306a36Sopenharmony_ci { .compatible = "qcom,pcie-ipq6018", .data = &cfg_2_9_0 }, 161762306a36Sopenharmony_ci { .compatible = "qcom,pcie-ipq8064", .data = &cfg_2_1_0 }, 161862306a36Sopenharmony_ci { .compatible = "qcom,pcie-ipq8064-v2", .data = &cfg_2_1_0 }, 161962306a36Sopenharmony_ci { .compatible = "qcom,pcie-ipq8074", .data = &cfg_2_3_3 }, 162062306a36Sopenharmony_ci { .compatible = "qcom,pcie-ipq8074-gen3", .data = &cfg_2_9_0 }, 162162306a36Sopenharmony_ci { .compatible = "qcom,pcie-msm8996", .data = &cfg_2_3_2 }, 162262306a36Sopenharmony_ci { .compatible = "qcom,pcie-qcs404", .data = &cfg_2_4_0 }, 162362306a36Sopenharmony_ci { .compatible = "qcom,pcie-sa8540p", .data = &cfg_1_9_0 }, 162462306a36Sopenharmony_ci { .compatible = "qcom,pcie-sa8775p", .data = &cfg_1_9_0}, 162562306a36Sopenharmony_ci { .compatible = "qcom,pcie-sc7280", .data = &cfg_1_9_0 }, 162662306a36Sopenharmony_ci { .compatible = "qcom,pcie-sc8180x", .data = &cfg_1_9_0 }, 162762306a36Sopenharmony_ci { .compatible = "qcom,pcie-sc8280xp", .data = &cfg_1_9_0 }, 162862306a36Sopenharmony_ci { .compatible = "qcom,pcie-sdm845", .data = &cfg_2_7_0 }, 162962306a36Sopenharmony_ci { .compatible = "qcom,pcie-sdx55", .data = &cfg_1_9_0 }, 163062306a36Sopenharmony_ci { .compatible = "qcom,pcie-sm8150", .data = &cfg_1_9_0 }, 163162306a36Sopenharmony_ci { .compatible = "qcom,pcie-sm8250", .data = &cfg_1_9_0 }, 163262306a36Sopenharmony_ci { .compatible = "qcom,pcie-sm8350", .data = &cfg_1_9_0 }, 163362306a36Sopenharmony_ci { .compatible = "qcom,pcie-sm8450-pcie0", .data = &cfg_1_9_0 }, 163462306a36Sopenharmony_ci { .compatible = "qcom,pcie-sm8450-pcie1", .data = &cfg_1_9_0 }, 163562306a36Sopenharmony_ci { .compatible = "qcom,pcie-sm8550", .data = &cfg_1_9_0 }, 163662306a36Sopenharmony_ci { } 163762306a36Sopenharmony_ci}; 163862306a36Sopenharmony_ci 163962306a36Sopenharmony_cistatic void qcom_fixup_class(struct pci_dev *dev) 164062306a36Sopenharmony_ci{ 164162306a36Sopenharmony_ci dev->class = PCI_CLASS_BRIDGE_PCI_NORMAL; 164262306a36Sopenharmony_ci} 164362306a36Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0101, qcom_fixup_class); 164462306a36Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0104, qcom_fixup_class); 164562306a36Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0106, qcom_fixup_class); 164662306a36Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0107, qcom_fixup_class); 164762306a36Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0302, qcom_fixup_class); 164862306a36Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1000, qcom_fixup_class); 164962306a36Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1001, qcom_fixup_class); 165062306a36Sopenharmony_ci 165162306a36Sopenharmony_cistatic const struct dev_pm_ops qcom_pcie_pm_ops = { 165262306a36Sopenharmony_ci NOIRQ_SYSTEM_SLEEP_PM_OPS(qcom_pcie_suspend_noirq, qcom_pcie_resume_noirq) 165362306a36Sopenharmony_ci}; 165462306a36Sopenharmony_ci 165562306a36Sopenharmony_cistatic struct platform_driver qcom_pcie_driver = { 165662306a36Sopenharmony_ci .probe = qcom_pcie_probe, 165762306a36Sopenharmony_ci .driver = { 165862306a36Sopenharmony_ci .name = "qcom-pcie", 165962306a36Sopenharmony_ci .suppress_bind_attrs = true, 166062306a36Sopenharmony_ci .of_match_table = qcom_pcie_match, 166162306a36Sopenharmony_ci .pm = &qcom_pcie_pm_ops, 166262306a36Sopenharmony_ci .probe_type = PROBE_PREFER_ASYNCHRONOUS, 166362306a36Sopenharmony_ci }, 166462306a36Sopenharmony_ci}; 166562306a36Sopenharmony_cibuiltin_platform_driver(qcom_pcie_driver); 1666