162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Qualcomm PCIe Endpoint controller driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2020, The Linux Foundation. All rights reserved.
662306a36Sopenharmony_ci * Author: Siddartha Mohanadoss <smohanad@codeaurora.org
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Copyright (c) 2021, Linaro Ltd.
962306a36Sopenharmony_ci * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/clk.h>
1362306a36Sopenharmony_ci#include <linux/debugfs.h>
1462306a36Sopenharmony_ci#include <linux/delay.h>
1562306a36Sopenharmony_ci#include <linux/gpio/consumer.h>
1662306a36Sopenharmony_ci#include <linux/interconnect.h>
1762306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1862306a36Sopenharmony_ci#include <linux/phy/pcie.h>
1962306a36Sopenharmony_ci#include <linux/phy/phy.h>
2062306a36Sopenharmony_ci#include <linux/platform_device.h>
2162306a36Sopenharmony_ci#include <linux/pm_domain.h>
2262306a36Sopenharmony_ci#include <linux/regmap.h>
2362306a36Sopenharmony_ci#include <linux/reset.h>
2462306a36Sopenharmony_ci#include <linux/module.h>
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#include "pcie-designware.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/* PARF registers */
2962306a36Sopenharmony_ci#define PARF_SYS_CTRL				0x00
3062306a36Sopenharmony_ci#define PARF_DB_CTRL				0x10
3162306a36Sopenharmony_ci#define PARF_PM_CTRL				0x20
3262306a36Sopenharmony_ci#define PARF_MHI_CLOCK_RESET_CTRL		0x174
3362306a36Sopenharmony_ci#define PARF_MHI_BASE_ADDR_LOWER		0x178
3462306a36Sopenharmony_ci#define PARF_MHI_BASE_ADDR_UPPER		0x17c
3562306a36Sopenharmony_ci#define PARF_DEBUG_INT_EN			0x190
3662306a36Sopenharmony_ci#define PARF_AXI_MSTR_RD_HALT_NO_WRITES		0x1a4
3762306a36Sopenharmony_ci#define PARF_AXI_MSTR_WR_ADDR_HALT		0x1a8
3862306a36Sopenharmony_ci#define PARF_Q2A_FLUSH				0x1ac
3962306a36Sopenharmony_ci#define PARF_LTSSM				0x1b0
4062306a36Sopenharmony_ci#define PARF_CFG_BITS				0x210
4162306a36Sopenharmony_ci#define PARF_INT_ALL_STATUS			0x224
4262306a36Sopenharmony_ci#define PARF_INT_ALL_CLEAR			0x228
4362306a36Sopenharmony_ci#define PARF_INT_ALL_MASK			0x22c
4462306a36Sopenharmony_ci#define PARF_SLV_ADDR_MSB_CTRL			0x2c0
4562306a36Sopenharmony_ci#define PARF_DBI_BASE_ADDR			0x350
4662306a36Sopenharmony_ci#define PARF_DBI_BASE_ADDR_HI			0x354
4762306a36Sopenharmony_ci#define PARF_SLV_ADDR_SPACE_SIZE		0x358
4862306a36Sopenharmony_ci#define PARF_SLV_ADDR_SPACE_SIZE_HI		0x35c
4962306a36Sopenharmony_ci#define PARF_ATU_BASE_ADDR			0x634
5062306a36Sopenharmony_ci#define PARF_ATU_BASE_ADDR_HI			0x638
5162306a36Sopenharmony_ci#define PARF_SRIS_MODE				0x644
5262306a36Sopenharmony_ci#define PARF_DEBUG_CNT_PM_LINKST_IN_L2		0xc04
5362306a36Sopenharmony_ci#define PARF_DEBUG_CNT_PM_LINKST_IN_L1		0xc0c
5462306a36Sopenharmony_ci#define PARF_DEBUG_CNT_PM_LINKST_IN_L0S		0xc10
5562306a36Sopenharmony_ci#define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1	0xc84
5662306a36Sopenharmony_ci#define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2	0xc88
5762306a36Sopenharmony_ci#define PARF_DEVICE_TYPE			0x1000
5862306a36Sopenharmony_ci#define PARF_BDF_TO_SID_CFG			0x2c00
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci/* PARF_INT_ALL_{STATUS/CLEAR/MASK} register fields */
6162306a36Sopenharmony_ci#define PARF_INT_ALL_LINK_DOWN			BIT(1)
6262306a36Sopenharmony_ci#define PARF_INT_ALL_BME			BIT(2)
6362306a36Sopenharmony_ci#define PARF_INT_ALL_PM_TURNOFF			BIT(3)
6462306a36Sopenharmony_ci#define PARF_INT_ALL_DEBUG			BIT(4)
6562306a36Sopenharmony_ci#define PARF_INT_ALL_LTR			BIT(5)
6662306a36Sopenharmony_ci#define PARF_INT_ALL_MHI_Q6			BIT(6)
6762306a36Sopenharmony_ci#define PARF_INT_ALL_MHI_A7			BIT(7)
6862306a36Sopenharmony_ci#define PARF_INT_ALL_DSTATE_CHANGE		BIT(8)
6962306a36Sopenharmony_ci#define PARF_INT_ALL_L1SUB_TIMEOUT		BIT(9)
7062306a36Sopenharmony_ci#define PARF_INT_ALL_MMIO_WRITE			BIT(10)
7162306a36Sopenharmony_ci#define PARF_INT_ALL_CFG_WRITE			BIT(11)
7262306a36Sopenharmony_ci#define PARF_INT_ALL_BRIDGE_FLUSH_N		BIT(12)
7362306a36Sopenharmony_ci#define PARF_INT_ALL_LINK_UP			BIT(13)
7462306a36Sopenharmony_ci#define PARF_INT_ALL_AER_LEGACY			BIT(14)
7562306a36Sopenharmony_ci#define PARF_INT_ALL_PLS_ERR			BIT(15)
7662306a36Sopenharmony_ci#define PARF_INT_ALL_PME_LEGACY			BIT(16)
7762306a36Sopenharmony_ci#define PARF_INT_ALL_PLS_PME			BIT(17)
7862306a36Sopenharmony_ci#define PARF_INT_ALL_EDMA			BIT(22)
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci/* PARF_BDF_TO_SID_CFG register fields */
8162306a36Sopenharmony_ci#define PARF_BDF_TO_SID_BYPASS			BIT(0)
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci/* PARF_DEBUG_INT_EN register fields */
8462306a36Sopenharmony_ci#define PARF_DEBUG_INT_PM_DSTATE_CHANGE		BIT(1)
8562306a36Sopenharmony_ci#define PARF_DEBUG_INT_CFG_BUS_MASTER_EN	BIT(2)
8662306a36Sopenharmony_ci#define PARF_DEBUG_INT_RADM_PM_TURNOFF		BIT(3)
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci/* PARF_DEVICE_TYPE register fields */
8962306a36Sopenharmony_ci#define PARF_DEVICE_TYPE_EP			0x0
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci/* PARF_PM_CTRL register fields */
9262306a36Sopenharmony_ci#define PARF_PM_CTRL_REQ_EXIT_L1		BIT(1)
9362306a36Sopenharmony_ci#define PARF_PM_CTRL_READY_ENTR_L23		BIT(2)
9462306a36Sopenharmony_ci#define PARF_PM_CTRL_REQ_NOT_ENTR_L1		BIT(5)
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci/* PARF_MHI_CLOCK_RESET_CTRL fields */
9762306a36Sopenharmony_ci#define PARF_MSTR_AXI_CLK_EN			BIT(1)
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci/* PARF_AXI_MSTR_RD_HALT_NO_WRITES register fields */
10062306a36Sopenharmony_ci#define PARF_AXI_MSTR_RD_HALT_NO_WRITE_EN	BIT(0)
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci/* PARF_AXI_MSTR_WR_ADDR_HALT register fields */
10362306a36Sopenharmony_ci#define PARF_AXI_MSTR_WR_ADDR_HALT_EN		BIT(31)
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci/* PARF_Q2A_FLUSH register fields */
10662306a36Sopenharmony_ci#define PARF_Q2A_FLUSH_EN			BIT(16)
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci/* PARF_SYS_CTRL register fields */
10962306a36Sopenharmony_ci#define PARF_SYS_CTRL_AUX_PWR_DET		BIT(4)
11062306a36Sopenharmony_ci#define PARF_SYS_CTRL_CORE_CLK_CGC_DIS		BIT(6)
11162306a36Sopenharmony_ci#define PARF_SYS_CTRL_MSTR_ACLK_CGC_DIS		BIT(10)
11262306a36Sopenharmony_ci#define PARF_SYS_CTRL_SLV_DBI_WAKE_DISABLE	BIT(11)
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci/* PARF_DB_CTRL register fields */
11562306a36Sopenharmony_ci#define PARF_DB_CTRL_INSR_DBNCR_BLOCK		BIT(0)
11662306a36Sopenharmony_ci#define PARF_DB_CTRL_RMVL_DBNCR_BLOCK		BIT(1)
11762306a36Sopenharmony_ci#define PARF_DB_CTRL_DBI_WKP_BLOCK		BIT(4)
11862306a36Sopenharmony_ci#define PARF_DB_CTRL_SLV_WKP_BLOCK		BIT(5)
11962306a36Sopenharmony_ci#define PARF_DB_CTRL_MST_WKP_BLOCK		BIT(6)
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci/* PARF_CFG_BITS register fields */
12262306a36Sopenharmony_ci#define PARF_CFG_BITS_REQ_EXIT_L1SS_MSI_LTR_EN	BIT(1)
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci/* ELBI registers */
12562306a36Sopenharmony_ci#define ELBI_SYS_STTS				0x08
12662306a36Sopenharmony_ci#define ELBI_CS2_ENABLE				0xa4
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci/* DBI registers */
12962306a36Sopenharmony_ci#define DBI_CON_STATUS				0x44
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci/* DBI register fields */
13262306a36Sopenharmony_ci#define DBI_CON_STATUS_POWER_STATE_MASK		GENMASK(1, 0)
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci#define XMLH_LINK_UP				0x400
13562306a36Sopenharmony_ci#define CORE_RESET_TIME_US_MIN			1000
13662306a36Sopenharmony_ci#define CORE_RESET_TIME_US_MAX			1005
13762306a36Sopenharmony_ci#define WAKE_DELAY_US				2000 /* 2 ms */
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci#define PCIE_GEN1_BW_MBPS			250
14062306a36Sopenharmony_ci#define PCIE_GEN2_BW_MBPS			500
14162306a36Sopenharmony_ci#define PCIE_GEN3_BW_MBPS			985
14262306a36Sopenharmony_ci#define PCIE_GEN4_BW_MBPS			1969
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci#define to_pcie_ep(x)				dev_get_drvdata((x)->dev)
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cienum qcom_pcie_ep_link_status {
14762306a36Sopenharmony_ci	QCOM_PCIE_EP_LINK_DISABLED,
14862306a36Sopenharmony_ci	QCOM_PCIE_EP_LINK_ENABLED,
14962306a36Sopenharmony_ci	QCOM_PCIE_EP_LINK_UP,
15062306a36Sopenharmony_ci	QCOM_PCIE_EP_LINK_DOWN,
15162306a36Sopenharmony_ci};
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci/**
15462306a36Sopenharmony_ci * struct qcom_pcie_ep - Qualcomm PCIe Endpoint Controller
15562306a36Sopenharmony_ci * @pci: Designware PCIe controller struct
15662306a36Sopenharmony_ci * @parf: Qualcomm PCIe specific PARF register base
15762306a36Sopenharmony_ci * @elbi: Designware PCIe specific ELBI register base
15862306a36Sopenharmony_ci * @mmio: MMIO register base
15962306a36Sopenharmony_ci * @perst_map: PERST regmap
16062306a36Sopenharmony_ci * @mmio_res: MMIO region resource
16162306a36Sopenharmony_ci * @core_reset: PCIe Endpoint core reset
16262306a36Sopenharmony_ci * @reset: PERST# GPIO
16362306a36Sopenharmony_ci * @wake: WAKE# GPIO
16462306a36Sopenharmony_ci * @phy: PHY controller block
16562306a36Sopenharmony_ci * @debugfs: PCIe Endpoint Debugfs directory
16662306a36Sopenharmony_ci * @icc_mem: Handle to an interconnect path between PCIe and MEM
16762306a36Sopenharmony_ci * @clks: PCIe clocks
16862306a36Sopenharmony_ci * @num_clks: PCIe clocks count
16962306a36Sopenharmony_ci * @perst_en: Flag for PERST enable
17062306a36Sopenharmony_ci * @perst_sep_en: Flag for PERST separation enable
17162306a36Sopenharmony_ci * @link_status: PCIe Link status
17262306a36Sopenharmony_ci * @global_irq: Qualcomm PCIe specific Global IRQ
17362306a36Sopenharmony_ci * @perst_irq: PERST# IRQ
17462306a36Sopenharmony_ci */
17562306a36Sopenharmony_cistruct qcom_pcie_ep {
17662306a36Sopenharmony_ci	struct dw_pcie pci;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	void __iomem *parf;
17962306a36Sopenharmony_ci	void __iomem *elbi;
18062306a36Sopenharmony_ci	void __iomem *mmio;
18162306a36Sopenharmony_ci	struct regmap *perst_map;
18262306a36Sopenharmony_ci	struct resource *mmio_res;
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	struct reset_control *core_reset;
18562306a36Sopenharmony_ci	struct gpio_desc *reset;
18662306a36Sopenharmony_ci	struct gpio_desc *wake;
18762306a36Sopenharmony_ci	struct phy *phy;
18862306a36Sopenharmony_ci	struct dentry *debugfs;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	struct icc_path *icc_mem;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	struct clk_bulk_data *clks;
19362306a36Sopenharmony_ci	int num_clks;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	u32 perst_en;
19662306a36Sopenharmony_ci	u32 perst_sep_en;
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	enum qcom_pcie_ep_link_status link_status;
19962306a36Sopenharmony_ci	int global_irq;
20062306a36Sopenharmony_ci	int perst_irq;
20162306a36Sopenharmony_ci};
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic int qcom_pcie_ep_core_reset(struct qcom_pcie_ep *pcie_ep)
20462306a36Sopenharmony_ci{
20562306a36Sopenharmony_ci	struct dw_pcie *pci = &pcie_ep->pci;
20662306a36Sopenharmony_ci	struct device *dev = pci->dev;
20762306a36Sopenharmony_ci	int ret;
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	ret = reset_control_assert(pcie_ep->core_reset);
21062306a36Sopenharmony_ci	if (ret) {
21162306a36Sopenharmony_ci		dev_err(dev, "Cannot assert core reset\n");
21262306a36Sopenharmony_ci		return ret;
21362306a36Sopenharmony_ci	}
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci	usleep_range(CORE_RESET_TIME_US_MIN, CORE_RESET_TIME_US_MAX);
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	ret = reset_control_deassert(pcie_ep->core_reset);
21862306a36Sopenharmony_ci	if (ret) {
21962306a36Sopenharmony_ci		dev_err(dev, "Cannot de-assert core reset\n");
22062306a36Sopenharmony_ci		return ret;
22162306a36Sopenharmony_ci	}
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci	usleep_range(CORE_RESET_TIME_US_MIN, CORE_RESET_TIME_US_MAX);
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	return 0;
22662306a36Sopenharmony_ci}
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci/*
22962306a36Sopenharmony_ci * Delatch PERST_EN and PERST_SEPARATION_ENABLE with TCSR to avoid
23062306a36Sopenharmony_ci * device reset during host reboot and hibernation. The driver is
23162306a36Sopenharmony_ci * expected to handle this situation.
23262306a36Sopenharmony_ci */
23362306a36Sopenharmony_cistatic void qcom_pcie_ep_configure_tcsr(struct qcom_pcie_ep *pcie_ep)
23462306a36Sopenharmony_ci{
23562306a36Sopenharmony_ci	if (pcie_ep->perst_map) {
23662306a36Sopenharmony_ci		regmap_write(pcie_ep->perst_map, pcie_ep->perst_en, 0);
23762306a36Sopenharmony_ci		regmap_write(pcie_ep->perst_map, pcie_ep->perst_sep_en, 0);
23862306a36Sopenharmony_ci	}
23962306a36Sopenharmony_ci}
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic int qcom_pcie_dw_link_up(struct dw_pcie *pci)
24262306a36Sopenharmony_ci{
24362306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
24462306a36Sopenharmony_ci	u32 reg;
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	reg = readl_relaxed(pcie_ep->elbi + ELBI_SYS_STTS);
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	return reg & XMLH_LINK_UP;
24962306a36Sopenharmony_ci}
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic int qcom_pcie_dw_start_link(struct dw_pcie *pci)
25262306a36Sopenharmony_ci{
25362306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	enable_irq(pcie_ep->perst_irq);
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	return 0;
25862306a36Sopenharmony_ci}
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_cistatic void qcom_pcie_dw_stop_link(struct dw_pcie *pci)
26162306a36Sopenharmony_ci{
26262306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	disable_irq(pcie_ep->perst_irq);
26562306a36Sopenharmony_ci}
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_cistatic void qcom_pcie_dw_write_dbi2(struct dw_pcie *pci, void __iomem *base,
26862306a36Sopenharmony_ci				    u32 reg, size_t size, u32 val)
26962306a36Sopenharmony_ci{
27062306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
27162306a36Sopenharmony_ci	int ret;
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci	writel(1, pcie_ep->elbi + ELBI_CS2_ENABLE);
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	ret = dw_pcie_write(pci->dbi_base2 + reg, size, val);
27662306a36Sopenharmony_ci	if (ret)
27762306a36Sopenharmony_ci		dev_err(pci->dev, "Failed to write DBI2 register (0x%x): %d\n", reg, ret);
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	writel(0, pcie_ep->elbi + ELBI_CS2_ENABLE);
28062306a36Sopenharmony_ci}
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic void qcom_pcie_ep_icc_update(struct qcom_pcie_ep *pcie_ep)
28362306a36Sopenharmony_ci{
28462306a36Sopenharmony_ci	struct dw_pcie *pci = &pcie_ep->pci;
28562306a36Sopenharmony_ci	u32 offset, status, bw;
28662306a36Sopenharmony_ci	int speed, width;
28762306a36Sopenharmony_ci	int ret;
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	if (!pcie_ep->icc_mem)
29062306a36Sopenharmony_ci		return;
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
29362306a36Sopenharmony_ci	status = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	speed = FIELD_GET(PCI_EXP_LNKSTA_CLS, status);
29662306a36Sopenharmony_ci	width = FIELD_GET(PCI_EXP_LNKSTA_NLW, status);
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	switch (speed) {
29962306a36Sopenharmony_ci	case 1:
30062306a36Sopenharmony_ci		bw = MBps_to_icc(PCIE_GEN1_BW_MBPS);
30162306a36Sopenharmony_ci		break;
30262306a36Sopenharmony_ci	case 2:
30362306a36Sopenharmony_ci		bw = MBps_to_icc(PCIE_GEN2_BW_MBPS);
30462306a36Sopenharmony_ci		break;
30562306a36Sopenharmony_ci	case 3:
30662306a36Sopenharmony_ci		bw = MBps_to_icc(PCIE_GEN3_BW_MBPS);
30762306a36Sopenharmony_ci		break;
30862306a36Sopenharmony_ci	default:
30962306a36Sopenharmony_ci		dev_warn(pci->dev, "using default GEN4 bandwidth\n");
31062306a36Sopenharmony_ci		fallthrough;
31162306a36Sopenharmony_ci	case 4:
31262306a36Sopenharmony_ci		bw = MBps_to_icc(PCIE_GEN4_BW_MBPS);
31362306a36Sopenharmony_ci		break;
31462306a36Sopenharmony_ci	}
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	ret = icc_set_bw(pcie_ep->icc_mem, 0, width * bw);
31762306a36Sopenharmony_ci	if (ret)
31862306a36Sopenharmony_ci		dev_err(pci->dev, "failed to set interconnect bandwidth: %d\n",
31962306a36Sopenharmony_ci			ret);
32062306a36Sopenharmony_ci}
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_cistatic int qcom_pcie_enable_resources(struct qcom_pcie_ep *pcie_ep)
32362306a36Sopenharmony_ci{
32462306a36Sopenharmony_ci	struct dw_pcie *pci = &pcie_ep->pci;
32562306a36Sopenharmony_ci	int ret;
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci	ret = clk_bulk_prepare_enable(pcie_ep->num_clks, pcie_ep->clks);
32862306a36Sopenharmony_ci	if (ret)
32962306a36Sopenharmony_ci		return ret;
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	ret = qcom_pcie_ep_core_reset(pcie_ep);
33262306a36Sopenharmony_ci	if (ret)
33362306a36Sopenharmony_ci		goto err_disable_clk;
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	ret = phy_init(pcie_ep->phy);
33662306a36Sopenharmony_ci	if (ret)
33762306a36Sopenharmony_ci		goto err_disable_clk;
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	ret = phy_set_mode_ext(pcie_ep->phy, PHY_MODE_PCIE, PHY_MODE_PCIE_EP);
34062306a36Sopenharmony_ci	if (ret)
34162306a36Sopenharmony_ci		goto err_phy_exit;
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	ret = phy_power_on(pcie_ep->phy);
34462306a36Sopenharmony_ci	if (ret)
34562306a36Sopenharmony_ci		goto err_phy_exit;
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	/*
34862306a36Sopenharmony_ci	 * Some Qualcomm platforms require interconnect bandwidth constraints
34962306a36Sopenharmony_ci	 * to be set before enabling interconnect clocks.
35062306a36Sopenharmony_ci	 *
35162306a36Sopenharmony_ci	 * Set an initial peak bandwidth corresponding to single-lane Gen 1
35262306a36Sopenharmony_ci	 * for the pcie-mem path.
35362306a36Sopenharmony_ci	 */
35462306a36Sopenharmony_ci	ret = icc_set_bw(pcie_ep->icc_mem, 0, MBps_to_icc(PCIE_GEN1_BW_MBPS));
35562306a36Sopenharmony_ci	if (ret) {
35662306a36Sopenharmony_ci		dev_err(pci->dev, "failed to set interconnect bandwidth: %d\n",
35762306a36Sopenharmony_ci			ret);
35862306a36Sopenharmony_ci		goto err_phy_off;
35962306a36Sopenharmony_ci	}
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	return 0;
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_cierr_phy_off:
36462306a36Sopenharmony_ci	phy_power_off(pcie_ep->phy);
36562306a36Sopenharmony_cierr_phy_exit:
36662306a36Sopenharmony_ci	phy_exit(pcie_ep->phy);
36762306a36Sopenharmony_cierr_disable_clk:
36862306a36Sopenharmony_ci	clk_bulk_disable_unprepare(pcie_ep->num_clks, pcie_ep->clks);
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	return ret;
37162306a36Sopenharmony_ci}
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_cistatic void qcom_pcie_disable_resources(struct qcom_pcie_ep *pcie_ep)
37462306a36Sopenharmony_ci{
37562306a36Sopenharmony_ci	icc_set_bw(pcie_ep->icc_mem, 0, 0);
37662306a36Sopenharmony_ci	phy_power_off(pcie_ep->phy);
37762306a36Sopenharmony_ci	phy_exit(pcie_ep->phy);
37862306a36Sopenharmony_ci	clk_bulk_disable_unprepare(pcie_ep->num_clks, pcie_ep->clks);
37962306a36Sopenharmony_ci}
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic int qcom_pcie_perst_deassert(struct dw_pcie *pci)
38262306a36Sopenharmony_ci{
38362306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
38462306a36Sopenharmony_ci	struct device *dev = pci->dev;
38562306a36Sopenharmony_ci	u32 val, offset;
38662306a36Sopenharmony_ci	int ret;
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci	ret = qcom_pcie_enable_resources(pcie_ep);
38962306a36Sopenharmony_ci	if (ret) {
39062306a36Sopenharmony_ci		dev_err(dev, "Failed to enable resources: %d\n", ret);
39162306a36Sopenharmony_ci		return ret;
39262306a36Sopenharmony_ci	}
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_ci	/* Assert WAKE# to RC to indicate device is ready */
39562306a36Sopenharmony_ci	gpiod_set_value_cansleep(pcie_ep->wake, 1);
39662306a36Sopenharmony_ci	usleep_range(WAKE_DELAY_US, WAKE_DELAY_US + 500);
39762306a36Sopenharmony_ci	gpiod_set_value_cansleep(pcie_ep->wake, 0);
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci	qcom_pcie_ep_configure_tcsr(pcie_ep);
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	/* Disable BDF to SID mapping */
40262306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_BDF_TO_SID_CFG);
40362306a36Sopenharmony_ci	val |= PARF_BDF_TO_SID_BYPASS;
40462306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_BDF_TO_SID_CFG);
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci	/* Enable debug IRQ */
40762306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_DEBUG_INT_EN);
40862306a36Sopenharmony_ci	val |= PARF_DEBUG_INT_RADM_PM_TURNOFF |
40962306a36Sopenharmony_ci	       PARF_DEBUG_INT_CFG_BUS_MASTER_EN |
41062306a36Sopenharmony_ci	       PARF_DEBUG_INT_PM_DSTATE_CHANGE;
41162306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_DEBUG_INT_EN);
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_ci	/* Configure PCIe to endpoint mode */
41462306a36Sopenharmony_ci	writel_relaxed(PARF_DEVICE_TYPE_EP, pcie_ep->parf + PARF_DEVICE_TYPE);
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci	/* Allow entering L1 state */
41762306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_PM_CTRL);
41862306a36Sopenharmony_ci	val &= ~PARF_PM_CTRL_REQ_NOT_ENTR_L1;
41962306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_PM_CTRL);
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	/* Read halts write */
42262306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_AXI_MSTR_RD_HALT_NO_WRITES);
42362306a36Sopenharmony_ci	val &= ~PARF_AXI_MSTR_RD_HALT_NO_WRITE_EN;
42462306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_AXI_MSTR_RD_HALT_NO_WRITES);
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_ci	/* Write after write halt */
42762306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
42862306a36Sopenharmony_ci	val |= PARF_AXI_MSTR_WR_ADDR_HALT_EN;
42962306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci	/* Q2A flush disable */
43262306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_Q2A_FLUSH);
43362306a36Sopenharmony_ci	val &= ~PARF_Q2A_FLUSH_EN;
43462306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_Q2A_FLUSH);
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci	/*
43762306a36Sopenharmony_ci	 * Disable Master AXI clock during idle.  Do not allow DBI access
43862306a36Sopenharmony_ci	 * to take the core out of L1.  Disable core clock gating that
43962306a36Sopenharmony_ci	 * gates PIPE clock from propagating to core clock.  Report to the
44062306a36Sopenharmony_ci	 * host that Vaux is present.
44162306a36Sopenharmony_ci	 */
44262306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_SYS_CTRL);
44362306a36Sopenharmony_ci	val &= ~PARF_SYS_CTRL_MSTR_ACLK_CGC_DIS;
44462306a36Sopenharmony_ci	val |= PARF_SYS_CTRL_SLV_DBI_WAKE_DISABLE |
44562306a36Sopenharmony_ci	       PARF_SYS_CTRL_CORE_CLK_CGC_DIS |
44662306a36Sopenharmony_ci	       PARF_SYS_CTRL_AUX_PWR_DET;
44762306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_SYS_CTRL);
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci	/* Disable the debouncers */
45062306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_DB_CTRL);
45162306a36Sopenharmony_ci	val |= PARF_DB_CTRL_INSR_DBNCR_BLOCK | PARF_DB_CTRL_RMVL_DBNCR_BLOCK |
45262306a36Sopenharmony_ci	       PARF_DB_CTRL_DBI_WKP_BLOCK | PARF_DB_CTRL_SLV_WKP_BLOCK |
45362306a36Sopenharmony_ci	       PARF_DB_CTRL_MST_WKP_BLOCK;
45462306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_DB_CTRL);
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_ci	/* Request to exit from L1SS for MSI and LTR MSG */
45762306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_CFG_BITS);
45862306a36Sopenharmony_ci	val |= PARF_CFG_BITS_REQ_EXIT_L1SS_MSI_LTR_EN;
45962306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_CFG_BITS);
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci	dw_pcie_dbi_ro_wr_en(pci);
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci	/* Set the L0s Exit Latency to 2us-4us = 0x6 */
46462306a36Sopenharmony_ci	offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
46562306a36Sopenharmony_ci	val = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP);
46662306a36Sopenharmony_ci	val &= ~PCI_EXP_LNKCAP_L0SEL;
46762306a36Sopenharmony_ci	val |= FIELD_PREP(PCI_EXP_LNKCAP_L0SEL, 0x6);
46862306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, val);
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_ci	/* Set the L1 Exit Latency to be 32us-64 us = 0x6 */
47162306a36Sopenharmony_ci	offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
47262306a36Sopenharmony_ci	val = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP);
47362306a36Sopenharmony_ci	val &= ~PCI_EXP_LNKCAP_L1EL;
47462306a36Sopenharmony_ci	val |= FIELD_PREP(PCI_EXP_LNKCAP_L1EL, 0x6);
47562306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, val);
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	dw_pcie_dbi_ro_wr_dis(pci);
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_ci	writel_relaxed(0, pcie_ep->parf + PARF_INT_ALL_MASK);
48062306a36Sopenharmony_ci	val = PARF_INT_ALL_LINK_DOWN | PARF_INT_ALL_BME |
48162306a36Sopenharmony_ci	      PARF_INT_ALL_PM_TURNOFF | PARF_INT_ALL_DSTATE_CHANGE |
48262306a36Sopenharmony_ci	      PARF_INT_ALL_LINK_UP | PARF_INT_ALL_EDMA;
48362306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_INT_ALL_MASK);
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci	ret = dw_pcie_ep_init_complete(&pcie_ep->pci.ep);
48662306a36Sopenharmony_ci	if (ret) {
48762306a36Sopenharmony_ci		dev_err(dev, "Failed to complete initialization: %d\n", ret);
48862306a36Sopenharmony_ci		goto err_disable_resources;
48962306a36Sopenharmony_ci	}
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	/*
49262306a36Sopenharmony_ci	 * The physical address of the MMIO region which is exposed as the BAR
49362306a36Sopenharmony_ci	 * should be written to MHI BASE registers.
49462306a36Sopenharmony_ci	 */
49562306a36Sopenharmony_ci	writel_relaxed(pcie_ep->mmio_res->start,
49662306a36Sopenharmony_ci		       pcie_ep->parf + PARF_MHI_BASE_ADDR_LOWER);
49762306a36Sopenharmony_ci	writel_relaxed(0, pcie_ep->parf + PARF_MHI_BASE_ADDR_UPPER);
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci	/* Gate Master AXI clock to MHI bus during L1SS */
50062306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_MHI_CLOCK_RESET_CTRL);
50162306a36Sopenharmony_ci	val &= ~PARF_MSTR_AXI_CLK_EN;
50262306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_MHI_CLOCK_RESET_CTRL);
50362306a36Sopenharmony_ci
50462306a36Sopenharmony_ci	dw_pcie_ep_init_notify(&pcie_ep->pci.ep);
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	/* Enable LTSSM */
50762306a36Sopenharmony_ci	val = readl_relaxed(pcie_ep->parf + PARF_LTSSM);
50862306a36Sopenharmony_ci	val |= BIT(8);
50962306a36Sopenharmony_ci	writel_relaxed(val, pcie_ep->parf + PARF_LTSSM);
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	return 0;
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_cierr_disable_resources:
51462306a36Sopenharmony_ci	qcom_pcie_disable_resources(pcie_ep);
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	return ret;
51762306a36Sopenharmony_ci}
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_cistatic void qcom_pcie_perst_assert(struct dw_pcie *pci)
52062306a36Sopenharmony_ci{
52162306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
52262306a36Sopenharmony_ci	struct device *dev = pci->dev;
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	if (pcie_ep->link_status == QCOM_PCIE_EP_LINK_DISABLED) {
52562306a36Sopenharmony_ci		dev_dbg(dev, "Link is already disabled\n");
52662306a36Sopenharmony_ci		return;
52762306a36Sopenharmony_ci	}
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_ci	qcom_pcie_disable_resources(pcie_ep);
53062306a36Sopenharmony_ci	pcie_ep->link_status = QCOM_PCIE_EP_LINK_DISABLED;
53162306a36Sopenharmony_ci}
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci/* Common DWC controller ops */
53462306a36Sopenharmony_cistatic const struct dw_pcie_ops pci_ops = {
53562306a36Sopenharmony_ci	.link_up = qcom_pcie_dw_link_up,
53662306a36Sopenharmony_ci	.start_link = qcom_pcie_dw_start_link,
53762306a36Sopenharmony_ci	.stop_link = qcom_pcie_dw_stop_link,
53862306a36Sopenharmony_ci	.write_dbi2 = qcom_pcie_dw_write_dbi2,
53962306a36Sopenharmony_ci};
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_cistatic int qcom_pcie_ep_get_io_resources(struct platform_device *pdev,
54262306a36Sopenharmony_ci					 struct qcom_pcie_ep *pcie_ep)
54362306a36Sopenharmony_ci{
54462306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
54562306a36Sopenharmony_ci	struct dw_pcie *pci = &pcie_ep->pci;
54662306a36Sopenharmony_ci	struct device_node *syscon;
54762306a36Sopenharmony_ci	struct resource *res;
54862306a36Sopenharmony_ci	int ret;
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci	pcie_ep->parf = devm_platform_ioremap_resource_byname(pdev, "parf");
55162306a36Sopenharmony_ci	if (IS_ERR(pcie_ep->parf))
55262306a36Sopenharmony_ci		return PTR_ERR(pcie_ep->parf);
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
55562306a36Sopenharmony_ci	pci->dbi_base = devm_pci_remap_cfg_resource(dev, res);
55662306a36Sopenharmony_ci	if (IS_ERR(pci->dbi_base))
55762306a36Sopenharmony_ci		return PTR_ERR(pci->dbi_base);
55862306a36Sopenharmony_ci	pci->dbi_base2 = pci->dbi_base;
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "elbi");
56162306a36Sopenharmony_ci	pcie_ep->elbi = devm_pci_remap_cfg_resource(dev, res);
56262306a36Sopenharmony_ci	if (IS_ERR(pcie_ep->elbi))
56362306a36Sopenharmony_ci		return PTR_ERR(pcie_ep->elbi);
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	pcie_ep->mmio_res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
56662306a36Sopenharmony_ci							 "mmio");
56762306a36Sopenharmony_ci	if (!pcie_ep->mmio_res) {
56862306a36Sopenharmony_ci		dev_err(dev, "Failed to get mmio resource\n");
56962306a36Sopenharmony_ci		return -EINVAL;
57062306a36Sopenharmony_ci	}
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	pcie_ep->mmio = devm_pci_remap_cfg_resource(dev, pcie_ep->mmio_res);
57362306a36Sopenharmony_ci	if (IS_ERR(pcie_ep->mmio))
57462306a36Sopenharmony_ci		return PTR_ERR(pcie_ep->mmio);
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_ci	syscon = of_parse_phandle(dev->of_node, "qcom,perst-regs", 0);
57762306a36Sopenharmony_ci	if (!syscon) {
57862306a36Sopenharmony_ci		dev_dbg(dev, "PERST separation not available\n");
57962306a36Sopenharmony_ci		return 0;
58062306a36Sopenharmony_ci	}
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_ci	pcie_ep->perst_map = syscon_node_to_regmap(syscon);
58362306a36Sopenharmony_ci	of_node_put(syscon);
58462306a36Sopenharmony_ci	if (IS_ERR(pcie_ep->perst_map))
58562306a36Sopenharmony_ci		return PTR_ERR(pcie_ep->perst_map);
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci	ret = of_property_read_u32_index(dev->of_node, "qcom,perst-regs",
58862306a36Sopenharmony_ci					 1, &pcie_ep->perst_en);
58962306a36Sopenharmony_ci	if (ret < 0) {
59062306a36Sopenharmony_ci		dev_err(dev, "No Perst Enable offset in syscon\n");
59162306a36Sopenharmony_ci		return ret;
59262306a36Sopenharmony_ci	}
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	ret = of_property_read_u32_index(dev->of_node, "qcom,perst-regs",
59562306a36Sopenharmony_ci					 2, &pcie_ep->perst_sep_en);
59662306a36Sopenharmony_ci	if (ret < 0) {
59762306a36Sopenharmony_ci		dev_err(dev, "No Perst Separation Enable offset in syscon\n");
59862306a36Sopenharmony_ci		return ret;
59962306a36Sopenharmony_ci	}
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	return 0;
60262306a36Sopenharmony_ci}
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_cistatic int qcom_pcie_ep_get_resources(struct platform_device *pdev,
60562306a36Sopenharmony_ci				      struct qcom_pcie_ep *pcie_ep)
60662306a36Sopenharmony_ci{
60762306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
60862306a36Sopenharmony_ci	int ret;
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	ret = qcom_pcie_ep_get_io_resources(pdev, pcie_ep);
61162306a36Sopenharmony_ci	if (ret) {
61262306a36Sopenharmony_ci		dev_err(dev, "Failed to get io resources %d\n", ret);
61362306a36Sopenharmony_ci		return ret;
61462306a36Sopenharmony_ci	}
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_ci	pcie_ep->num_clks = devm_clk_bulk_get_all(dev, &pcie_ep->clks);
61762306a36Sopenharmony_ci	if (pcie_ep->num_clks < 0) {
61862306a36Sopenharmony_ci		dev_err(dev, "Failed to get clocks\n");
61962306a36Sopenharmony_ci		return pcie_ep->num_clks;
62062306a36Sopenharmony_ci	}
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci	pcie_ep->core_reset = devm_reset_control_get_exclusive(dev, "core");
62362306a36Sopenharmony_ci	if (IS_ERR(pcie_ep->core_reset))
62462306a36Sopenharmony_ci		return PTR_ERR(pcie_ep->core_reset);
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci	pcie_ep->reset = devm_gpiod_get(dev, "reset", GPIOD_IN);
62762306a36Sopenharmony_ci	if (IS_ERR(pcie_ep->reset))
62862306a36Sopenharmony_ci		return PTR_ERR(pcie_ep->reset);
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci	pcie_ep->wake = devm_gpiod_get_optional(dev, "wake", GPIOD_OUT_LOW);
63162306a36Sopenharmony_ci	if (IS_ERR(pcie_ep->wake))
63262306a36Sopenharmony_ci		return PTR_ERR(pcie_ep->wake);
63362306a36Sopenharmony_ci
63462306a36Sopenharmony_ci	pcie_ep->phy = devm_phy_optional_get(dev, "pciephy");
63562306a36Sopenharmony_ci	if (IS_ERR(pcie_ep->phy))
63662306a36Sopenharmony_ci		ret = PTR_ERR(pcie_ep->phy);
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_ci	pcie_ep->icc_mem = devm_of_icc_get(dev, "pcie-mem");
63962306a36Sopenharmony_ci	if (IS_ERR(pcie_ep->icc_mem))
64062306a36Sopenharmony_ci		ret = PTR_ERR(pcie_ep->icc_mem);
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_ci	return ret;
64362306a36Sopenharmony_ci}
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_ci/* TODO: Notify clients about PCIe state change */
64662306a36Sopenharmony_cistatic irqreturn_t qcom_pcie_ep_global_irq_thread(int irq, void *data)
64762306a36Sopenharmony_ci{
64862306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = data;
64962306a36Sopenharmony_ci	struct dw_pcie *pci = &pcie_ep->pci;
65062306a36Sopenharmony_ci	struct device *dev = pci->dev;
65162306a36Sopenharmony_ci	u32 status = readl_relaxed(pcie_ep->parf + PARF_INT_ALL_STATUS);
65262306a36Sopenharmony_ci	u32 mask = readl_relaxed(pcie_ep->parf + PARF_INT_ALL_MASK);
65362306a36Sopenharmony_ci	u32 dstate, val;
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci	writel_relaxed(status, pcie_ep->parf + PARF_INT_ALL_CLEAR);
65662306a36Sopenharmony_ci	status &= mask;
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci	if (FIELD_GET(PARF_INT_ALL_LINK_DOWN, status)) {
65962306a36Sopenharmony_ci		dev_dbg(dev, "Received Linkdown event\n");
66062306a36Sopenharmony_ci		pcie_ep->link_status = QCOM_PCIE_EP_LINK_DOWN;
66162306a36Sopenharmony_ci		pci_epc_linkdown(pci->ep.epc);
66262306a36Sopenharmony_ci	} else if (FIELD_GET(PARF_INT_ALL_BME, status)) {
66362306a36Sopenharmony_ci		dev_dbg(dev, "Received BME event. Link is enabled!\n");
66462306a36Sopenharmony_ci		pcie_ep->link_status = QCOM_PCIE_EP_LINK_ENABLED;
66562306a36Sopenharmony_ci		qcom_pcie_ep_icc_update(pcie_ep);
66662306a36Sopenharmony_ci		pci_epc_bme_notify(pci->ep.epc);
66762306a36Sopenharmony_ci	} else if (FIELD_GET(PARF_INT_ALL_PM_TURNOFF, status)) {
66862306a36Sopenharmony_ci		dev_dbg(dev, "Received PM Turn-off event! Entering L23\n");
66962306a36Sopenharmony_ci		val = readl_relaxed(pcie_ep->parf + PARF_PM_CTRL);
67062306a36Sopenharmony_ci		val |= PARF_PM_CTRL_READY_ENTR_L23;
67162306a36Sopenharmony_ci		writel_relaxed(val, pcie_ep->parf + PARF_PM_CTRL);
67262306a36Sopenharmony_ci	} else if (FIELD_GET(PARF_INT_ALL_DSTATE_CHANGE, status)) {
67362306a36Sopenharmony_ci		dstate = dw_pcie_readl_dbi(pci, DBI_CON_STATUS) &
67462306a36Sopenharmony_ci					   DBI_CON_STATUS_POWER_STATE_MASK;
67562306a36Sopenharmony_ci		dev_dbg(dev, "Received D%d state event\n", dstate);
67662306a36Sopenharmony_ci		if (dstate == 3) {
67762306a36Sopenharmony_ci			val = readl_relaxed(pcie_ep->parf + PARF_PM_CTRL);
67862306a36Sopenharmony_ci			val |= PARF_PM_CTRL_REQ_EXIT_L1;
67962306a36Sopenharmony_ci			writel_relaxed(val, pcie_ep->parf + PARF_PM_CTRL);
68062306a36Sopenharmony_ci		}
68162306a36Sopenharmony_ci	} else if (FIELD_GET(PARF_INT_ALL_LINK_UP, status)) {
68262306a36Sopenharmony_ci		dev_dbg(dev, "Received Linkup event. Enumeration complete!\n");
68362306a36Sopenharmony_ci		dw_pcie_ep_linkup(&pci->ep);
68462306a36Sopenharmony_ci		pcie_ep->link_status = QCOM_PCIE_EP_LINK_UP;
68562306a36Sopenharmony_ci	} else {
68662306a36Sopenharmony_ci		dev_err(dev, "Received unknown event: %d\n", status);
68762306a36Sopenharmony_ci	}
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_ci	return IRQ_HANDLED;
69062306a36Sopenharmony_ci}
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_cistatic irqreturn_t qcom_pcie_ep_perst_irq_thread(int irq, void *data)
69362306a36Sopenharmony_ci{
69462306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = data;
69562306a36Sopenharmony_ci	struct dw_pcie *pci = &pcie_ep->pci;
69662306a36Sopenharmony_ci	struct device *dev = pci->dev;
69762306a36Sopenharmony_ci	u32 perst;
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_ci	perst = gpiod_get_value(pcie_ep->reset);
70062306a36Sopenharmony_ci	if (perst) {
70162306a36Sopenharmony_ci		dev_dbg(dev, "PERST asserted by host. Shutting down the PCIe link!\n");
70262306a36Sopenharmony_ci		qcom_pcie_perst_assert(pci);
70362306a36Sopenharmony_ci	} else {
70462306a36Sopenharmony_ci		dev_dbg(dev, "PERST de-asserted by host. Starting link training!\n");
70562306a36Sopenharmony_ci		qcom_pcie_perst_deassert(pci);
70662306a36Sopenharmony_ci	}
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ci	irq_set_irq_type(gpiod_to_irq(pcie_ep->reset),
70962306a36Sopenharmony_ci			 (perst ? IRQF_TRIGGER_HIGH : IRQF_TRIGGER_LOW));
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci	return IRQ_HANDLED;
71262306a36Sopenharmony_ci}
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_cistatic int qcom_pcie_ep_enable_irq_resources(struct platform_device *pdev,
71562306a36Sopenharmony_ci					     struct qcom_pcie_ep *pcie_ep)
71662306a36Sopenharmony_ci{
71762306a36Sopenharmony_ci	int ret;
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_ci	pcie_ep->global_irq = platform_get_irq_byname(pdev, "global");
72062306a36Sopenharmony_ci	if (pcie_ep->global_irq < 0)
72162306a36Sopenharmony_ci		return pcie_ep->global_irq;
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	ret = devm_request_threaded_irq(&pdev->dev, pcie_ep->global_irq, NULL,
72462306a36Sopenharmony_ci					qcom_pcie_ep_global_irq_thread,
72562306a36Sopenharmony_ci					IRQF_ONESHOT,
72662306a36Sopenharmony_ci					"global_irq", pcie_ep);
72762306a36Sopenharmony_ci	if (ret) {
72862306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to request Global IRQ\n");
72962306a36Sopenharmony_ci		return ret;
73062306a36Sopenharmony_ci	}
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	pcie_ep->perst_irq = gpiod_to_irq(pcie_ep->reset);
73362306a36Sopenharmony_ci	irq_set_status_flags(pcie_ep->perst_irq, IRQ_NOAUTOEN);
73462306a36Sopenharmony_ci	ret = devm_request_threaded_irq(&pdev->dev, pcie_ep->perst_irq, NULL,
73562306a36Sopenharmony_ci					qcom_pcie_ep_perst_irq_thread,
73662306a36Sopenharmony_ci					IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
73762306a36Sopenharmony_ci					"perst_irq", pcie_ep);
73862306a36Sopenharmony_ci	if (ret) {
73962306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to request PERST IRQ\n");
74062306a36Sopenharmony_ci		disable_irq(pcie_ep->global_irq);
74162306a36Sopenharmony_ci		return ret;
74262306a36Sopenharmony_ci	}
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci	return 0;
74562306a36Sopenharmony_ci}
74662306a36Sopenharmony_ci
74762306a36Sopenharmony_cistatic int qcom_pcie_ep_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
74862306a36Sopenharmony_ci				  enum pci_epc_irq_type type, u16 interrupt_num)
74962306a36Sopenharmony_ci{
75062306a36Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
75162306a36Sopenharmony_ci
75262306a36Sopenharmony_ci	switch (type) {
75362306a36Sopenharmony_ci	case PCI_EPC_IRQ_LEGACY:
75462306a36Sopenharmony_ci		return dw_pcie_ep_raise_legacy_irq(ep, func_no);
75562306a36Sopenharmony_ci	case PCI_EPC_IRQ_MSI:
75662306a36Sopenharmony_ci		return dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
75762306a36Sopenharmony_ci	default:
75862306a36Sopenharmony_ci		dev_err(pci->dev, "Unknown IRQ type\n");
75962306a36Sopenharmony_ci		return -EINVAL;
76062306a36Sopenharmony_ci	}
76162306a36Sopenharmony_ci}
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_cistatic int qcom_pcie_ep_link_transition_count(struct seq_file *s, void *data)
76462306a36Sopenharmony_ci{
76562306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = (struct qcom_pcie_ep *)
76662306a36Sopenharmony_ci				     dev_get_drvdata(s->private);
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci	seq_printf(s, "L0s transition count: %u\n",
76962306a36Sopenharmony_ci		   readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_PM_LINKST_IN_L0S));
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_ci	seq_printf(s, "L1 transition count: %u\n",
77262306a36Sopenharmony_ci		   readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_PM_LINKST_IN_L1));
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_ci	seq_printf(s, "L1.1 transition count: %u\n",
77562306a36Sopenharmony_ci		   readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1));
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_ci	seq_printf(s, "L1.2 transition count: %u\n",
77862306a36Sopenharmony_ci		   readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2));
77962306a36Sopenharmony_ci
78062306a36Sopenharmony_ci	seq_printf(s, "L2 transition count: %u\n",
78162306a36Sopenharmony_ci		   readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_PM_LINKST_IN_L2));
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci	return 0;
78462306a36Sopenharmony_ci}
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_cistatic void qcom_pcie_ep_init_debugfs(struct qcom_pcie_ep *pcie_ep)
78762306a36Sopenharmony_ci{
78862306a36Sopenharmony_ci	struct dw_pcie *pci = &pcie_ep->pci;
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_ci	debugfs_create_devm_seqfile(pci->dev, "link_transition_count", pcie_ep->debugfs,
79162306a36Sopenharmony_ci				    qcom_pcie_ep_link_transition_count);
79262306a36Sopenharmony_ci}
79362306a36Sopenharmony_ci
79462306a36Sopenharmony_cistatic const struct pci_epc_features qcom_pcie_epc_features = {
79562306a36Sopenharmony_ci	.linkup_notifier = true,
79662306a36Sopenharmony_ci	.core_init_notifier = true,
79762306a36Sopenharmony_ci	.msi_capable = true,
79862306a36Sopenharmony_ci	.msix_capable = false,
79962306a36Sopenharmony_ci	.align = SZ_4K,
80062306a36Sopenharmony_ci};
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_cistatic const struct pci_epc_features *
80362306a36Sopenharmony_ciqcom_pcie_epc_get_features(struct dw_pcie_ep *pci_ep)
80462306a36Sopenharmony_ci{
80562306a36Sopenharmony_ci	return &qcom_pcie_epc_features;
80662306a36Sopenharmony_ci}
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_cistatic void qcom_pcie_ep_init(struct dw_pcie_ep *ep)
80962306a36Sopenharmony_ci{
81062306a36Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
81162306a36Sopenharmony_ci	enum pci_barno bar;
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_ci	for (bar = BAR_0; bar <= BAR_5; bar++)
81462306a36Sopenharmony_ci		dw_pcie_ep_reset_bar(pci, bar);
81562306a36Sopenharmony_ci}
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_cistatic const struct dw_pcie_ep_ops pci_ep_ops = {
81862306a36Sopenharmony_ci	.ep_init = qcom_pcie_ep_init,
81962306a36Sopenharmony_ci	.raise_irq = qcom_pcie_ep_raise_irq,
82062306a36Sopenharmony_ci	.get_features = qcom_pcie_epc_get_features,
82162306a36Sopenharmony_ci};
82262306a36Sopenharmony_ci
82362306a36Sopenharmony_cistatic int qcom_pcie_ep_probe(struct platform_device *pdev)
82462306a36Sopenharmony_ci{
82562306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
82662306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep;
82762306a36Sopenharmony_ci	char *name;
82862306a36Sopenharmony_ci	int ret;
82962306a36Sopenharmony_ci
83062306a36Sopenharmony_ci	pcie_ep = devm_kzalloc(dev, sizeof(*pcie_ep), GFP_KERNEL);
83162306a36Sopenharmony_ci	if (!pcie_ep)
83262306a36Sopenharmony_ci		return -ENOMEM;
83362306a36Sopenharmony_ci
83462306a36Sopenharmony_ci	pcie_ep->pci.dev = dev;
83562306a36Sopenharmony_ci	pcie_ep->pci.ops = &pci_ops;
83662306a36Sopenharmony_ci	pcie_ep->pci.ep.ops = &pci_ep_ops;
83762306a36Sopenharmony_ci	pcie_ep->pci.edma.nr_irqs = 1;
83862306a36Sopenharmony_ci	platform_set_drvdata(pdev, pcie_ep);
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_ci	ret = qcom_pcie_ep_get_resources(pdev, pcie_ep);
84162306a36Sopenharmony_ci	if (ret)
84262306a36Sopenharmony_ci		return ret;
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_ci	ret = qcom_pcie_enable_resources(pcie_ep);
84562306a36Sopenharmony_ci	if (ret) {
84662306a36Sopenharmony_ci		dev_err(dev, "Failed to enable resources: %d\n", ret);
84762306a36Sopenharmony_ci		return ret;
84862306a36Sopenharmony_ci	}
84962306a36Sopenharmony_ci
85062306a36Sopenharmony_ci	ret = dw_pcie_ep_init(&pcie_ep->pci.ep);
85162306a36Sopenharmony_ci	if (ret) {
85262306a36Sopenharmony_ci		dev_err(dev, "Failed to initialize endpoint: %d\n", ret);
85362306a36Sopenharmony_ci		goto err_disable_resources;
85462306a36Sopenharmony_ci	}
85562306a36Sopenharmony_ci
85662306a36Sopenharmony_ci	ret = qcom_pcie_ep_enable_irq_resources(pdev, pcie_ep);
85762306a36Sopenharmony_ci	if (ret)
85862306a36Sopenharmony_ci		goto err_disable_resources;
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_ci	name = devm_kasprintf(dev, GFP_KERNEL, "%pOFP", dev->of_node);
86162306a36Sopenharmony_ci	if (!name) {
86262306a36Sopenharmony_ci		ret = -ENOMEM;
86362306a36Sopenharmony_ci		goto err_disable_irqs;
86462306a36Sopenharmony_ci	}
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ci	pcie_ep->debugfs = debugfs_create_dir(name, NULL);
86762306a36Sopenharmony_ci	qcom_pcie_ep_init_debugfs(pcie_ep);
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_ci	return 0;
87062306a36Sopenharmony_ci
87162306a36Sopenharmony_cierr_disable_irqs:
87262306a36Sopenharmony_ci	disable_irq(pcie_ep->global_irq);
87362306a36Sopenharmony_ci	disable_irq(pcie_ep->perst_irq);
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_cierr_disable_resources:
87662306a36Sopenharmony_ci	qcom_pcie_disable_resources(pcie_ep);
87762306a36Sopenharmony_ci
87862306a36Sopenharmony_ci	return ret;
87962306a36Sopenharmony_ci}
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_cistatic void qcom_pcie_ep_remove(struct platform_device *pdev)
88262306a36Sopenharmony_ci{
88362306a36Sopenharmony_ci	struct qcom_pcie_ep *pcie_ep = platform_get_drvdata(pdev);
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_ci	disable_irq(pcie_ep->global_irq);
88662306a36Sopenharmony_ci	disable_irq(pcie_ep->perst_irq);
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_ci	debugfs_remove_recursive(pcie_ep->debugfs);
88962306a36Sopenharmony_ci
89062306a36Sopenharmony_ci	if (pcie_ep->link_status == QCOM_PCIE_EP_LINK_DISABLED)
89162306a36Sopenharmony_ci		return;
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_ci	qcom_pcie_disable_resources(pcie_ep);
89462306a36Sopenharmony_ci}
89562306a36Sopenharmony_ci
89662306a36Sopenharmony_cistatic const struct of_device_id qcom_pcie_ep_match[] = {
89762306a36Sopenharmony_ci	{ .compatible = "qcom,sdx55-pcie-ep", },
89862306a36Sopenharmony_ci	{ .compatible = "qcom,sm8450-pcie-ep", },
89962306a36Sopenharmony_ci	{ }
90062306a36Sopenharmony_ci};
90162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, qcom_pcie_ep_match);
90262306a36Sopenharmony_ci
90362306a36Sopenharmony_cistatic struct platform_driver qcom_pcie_ep_driver = {
90462306a36Sopenharmony_ci	.probe	= qcom_pcie_ep_probe,
90562306a36Sopenharmony_ci	.remove_new = qcom_pcie_ep_remove,
90662306a36Sopenharmony_ci	.driver	= {
90762306a36Sopenharmony_ci		.name = "qcom-pcie-ep",
90862306a36Sopenharmony_ci		.of_match_table	= qcom_pcie_ep_match,
90962306a36Sopenharmony_ci	},
91062306a36Sopenharmony_ci};
91162306a36Sopenharmony_cibuiltin_platform_driver(qcom_pcie_ep_driver);
91262306a36Sopenharmony_ci
91362306a36Sopenharmony_ciMODULE_AUTHOR("Siddartha Mohanadoss <smohanad@codeaurora.org>");
91462306a36Sopenharmony_ciMODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
91562306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm PCIe Endpoint controller driver");
91662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
917