162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Synopsys DesignWare PCIe host controller driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 Samsung Electronics Co., Ltd. 662306a36Sopenharmony_ci * https://www.samsung.com 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Author: Jingoo Han <jg1.han@samsung.com> 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/iopoll.h> 1262306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h> 1362306a36Sopenharmony_ci#include <linux/irqdomain.h> 1462306a36Sopenharmony_ci#include <linux/msi.h> 1562306a36Sopenharmony_ci#include <linux/of_address.h> 1662306a36Sopenharmony_ci#include <linux/of_pci.h> 1762306a36Sopenharmony_ci#include <linux/pci_regs.h> 1862306a36Sopenharmony_ci#include <linux/platform_device.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#include "../../pci.h" 2162306a36Sopenharmony_ci#include "pcie-designware.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic struct pci_ops dw_pcie_ops; 2462306a36Sopenharmony_cistatic struct pci_ops dw_child_pcie_ops; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cistatic void dw_msi_ack_irq(struct irq_data *d) 2762306a36Sopenharmony_ci{ 2862306a36Sopenharmony_ci irq_chip_ack_parent(d); 2962306a36Sopenharmony_ci} 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_cistatic void dw_msi_mask_irq(struct irq_data *d) 3262306a36Sopenharmony_ci{ 3362306a36Sopenharmony_ci pci_msi_mask_irq(d); 3462306a36Sopenharmony_ci irq_chip_mask_parent(d); 3562306a36Sopenharmony_ci} 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic void dw_msi_unmask_irq(struct irq_data *d) 3862306a36Sopenharmony_ci{ 3962306a36Sopenharmony_ci pci_msi_unmask_irq(d); 4062306a36Sopenharmony_ci irq_chip_unmask_parent(d); 4162306a36Sopenharmony_ci} 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic struct irq_chip dw_pcie_msi_irq_chip = { 4462306a36Sopenharmony_ci .name = "PCI-MSI", 4562306a36Sopenharmony_ci .irq_ack = dw_msi_ack_irq, 4662306a36Sopenharmony_ci .irq_mask = dw_msi_mask_irq, 4762306a36Sopenharmony_ci .irq_unmask = dw_msi_unmask_irq, 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic struct msi_domain_info dw_pcie_msi_domain_info = { 5162306a36Sopenharmony_ci .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS | 5262306a36Sopenharmony_ci MSI_FLAG_PCI_MSIX | MSI_FLAG_MULTI_PCI_MSI), 5362306a36Sopenharmony_ci .chip = &dw_pcie_msi_irq_chip, 5462306a36Sopenharmony_ci}; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci/* MSI int handler */ 5762306a36Sopenharmony_ciirqreturn_t dw_handle_msi_irq(struct dw_pcie_rp *pp) 5862306a36Sopenharmony_ci{ 5962306a36Sopenharmony_ci int i, pos; 6062306a36Sopenharmony_ci unsigned long val; 6162306a36Sopenharmony_ci u32 status, num_ctrls; 6262306a36Sopenharmony_ci irqreturn_t ret = IRQ_NONE; 6362306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci num_ctrls = pp->num_vectors / MAX_MSI_IRQS_PER_CTRL; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci for (i = 0; i < num_ctrls; i++) { 6862306a36Sopenharmony_ci status = dw_pcie_readl_dbi(pci, PCIE_MSI_INTR0_STATUS + 6962306a36Sopenharmony_ci (i * MSI_REG_CTRL_BLOCK_SIZE)); 7062306a36Sopenharmony_ci if (!status) 7162306a36Sopenharmony_ci continue; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci ret = IRQ_HANDLED; 7462306a36Sopenharmony_ci val = status; 7562306a36Sopenharmony_ci pos = 0; 7662306a36Sopenharmony_ci while ((pos = find_next_bit(&val, MAX_MSI_IRQS_PER_CTRL, 7762306a36Sopenharmony_ci pos)) != MAX_MSI_IRQS_PER_CTRL) { 7862306a36Sopenharmony_ci generic_handle_domain_irq(pp->irq_domain, 7962306a36Sopenharmony_ci (i * MAX_MSI_IRQS_PER_CTRL) + 8062306a36Sopenharmony_ci pos); 8162306a36Sopenharmony_ci pos++; 8262306a36Sopenharmony_ci } 8362306a36Sopenharmony_ci } 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci return ret; 8662306a36Sopenharmony_ci} 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci/* Chained MSI interrupt service routine */ 8962306a36Sopenharmony_cistatic void dw_chained_msi_isr(struct irq_desc *desc) 9062306a36Sopenharmony_ci{ 9162306a36Sopenharmony_ci struct irq_chip *chip = irq_desc_get_chip(desc); 9262306a36Sopenharmony_ci struct dw_pcie_rp *pp; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci chained_irq_enter(chip, desc); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci pp = irq_desc_get_handler_data(desc); 9762306a36Sopenharmony_ci dw_handle_msi_irq(pp); 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci chained_irq_exit(chip, desc); 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic void dw_pci_setup_msi_msg(struct irq_data *d, struct msi_msg *msg) 10362306a36Sopenharmony_ci{ 10462306a36Sopenharmony_ci struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(d); 10562306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 10662306a36Sopenharmony_ci u64 msi_target; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci msi_target = (u64)pp->msi_data; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci msg->address_lo = lower_32_bits(msi_target); 11162306a36Sopenharmony_ci msg->address_hi = upper_32_bits(msi_target); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci msg->data = d->hwirq; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci dev_dbg(pci->dev, "msi#%d address_hi %#x address_lo %#x\n", 11662306a36Sopenharmony_ci (int)d->hwirq, msg->address_hi, msg->address_lo); 11762306a36Sopenharmony_ci} 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic int dw_pci_msi_set_affinity(struct irq_data *d, 12062306a36Sopenharmony_ci const struct cpumask *mask, bool force) 12162306a36Sopenharmony_ci{ 12262306a36Sopenharmony_ci return -EINVAL; 12362306a36Sopenharmony_ci} 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic void dw_pci_bottom_mask(struct irq_data *d) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(d); 12862306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 12962306a36Sopenharmony_ci unsigned int res, bit, ctrl; 13062306a36Sopenharmony_ci unsigned long flags; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci raw_spin_lock_irqsave(&pp->lock, flags); 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci ctrl = d->hwirq / MAX_MSI_IRQS_PER_CTRL; 13562306a36Sopenharmony_ci res = ctrl * MSI_REG_CTRL_BLOCK_SIZE; 13662306a36Sopenharmony_ci bit = d->hwirq % MAX_MSI_IRQS_PER_CTRL; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci pp->irq_mask[ctrl] |= BIT(bit); 13962306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_MASK + res, pp->irq_mask[ctrl]); 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pp->lock, flags); 14262306a36Sopenharmony_ci} 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic void dw_pci_bottom_unmask(struct irq_data *d) 14562306a36Sopenharmony_ci{ 14662306a36Sopenharmony_ci struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(d); 14762306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 14862306a36Sopenharmony_ci unsigned int res, bit, ctrl; 14962306a36Sopenharmony_ci unsigned long flags; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci raw_spin_lock_irqsave(&pp->lock, flags); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci ctrl = d->hwirq / MAX_MSI_IRQS_PER_CTRL; 15462306a36Sopenharmony_ci res = ctrl * MSI_REG_CTRL_BLOCK_SIZE; 15562306a36Sopenharmony_ci bit = d->hwirq % MAX_MSI_IRQS_PER_CTRL; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci pp->irq_mask[ctrl] &= ~BIT(bit); 15862306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_MASK + res, pp->irq_mask[ctrl]); 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pp->lock, flags); 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_cistatic void dw_pci_bottom_ack(struct irq_data *d) 16462306a36Sopenharmony_ci{ 16562306a36Sopenharmony_ci struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(d); 16662306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 16762306a36Sopenharmony_ci unsigned int res, bit, ctrl; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci ctrl = d->hwirq / MAX_MSI_IRQS_PER_CTRL; 17062306a36Sopenharmony_ci res = ctrl * MSI_REG_CTRL_BLOCK_SIZE; 17162306a36Sopenharmony_ci bit = d->hwirq % MAX_MSI_IRQS_PER_CTRL; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_STATUS + res, BIT(bit)); 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic struct irq_chip dw_pci_msi_bottom_irq_chip = { 17762306a36Sopenharmony_ci .name = "DWPCI-MSI", 17862306a36Sopenharmony_ci .irq_ack = dw_pci_bottom_ack, 17962306a36Sopenharmony_ci .irq_compose_msi_msg = dw_pci_setup_msi_msg, 18062306a36Sopenharmony_ci .irq_set_affinity = dw_pci_msi_set_affinity, 18162306a36Sopenharmony_ci .irq_mask = dw_pci_bottom_mask, 18262306a36Sopenharmony_ci .irq_unmask = dw_pci_bottom_unmask, 18362306a36Sopenharmony_ci}; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_cistatic int dw_pcie_irq_domain_alloc(struct irq_domain *domain, 18662306a36Sopenharmony_ci unsigned int virq, unsigned int nr_irqs, 18762306a36Sopenharmony_ci void *args) 18862306a36Sopenharmony_ci{ 18962306a36Sopenharmony_ci struct dw_pcie_rp *pp = domain->host_data; 19062306a36Sopenharmony_ci unsigned long flags; 19162306a36Sopenharmony_ci u32 i; 19262306a36Sopenharmony_ci int bit; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci raw_spin_lock_irqsave(&pp->lock, flags); 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci bit = bitmap_find_free_region(pp->msi_irq_in_use, pp->num_vectors, 19762306a36Sopenharmony_ci order_base_2(nr_irqs)); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pp->lock, flags); 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci if (bit < 0) 20262306a36Sopenharmony_ci return -ENOSPC; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci for (i = 0; i < nr_irqs; i++) 20562306a36Sopenharmony_ci irq_domain_set_info(domain, virq + i, bit + i, 20662306a36Sopenharmony_ci pp->msi_irq_chip, 20762306a36Sopenharmony_ci pp, handle_edge_irq, 20862306a36Sopenharmony_ci NULL, NULL); 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci return 0; 21162306a36Sopenharmony_ci} 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistatic void dw_pcie_irq_domain_free(struct irq_domain *domain, 21462306a36Sopenharmony_ci unsigned int virq, unsigned int nr_irqs) 21562306a36Sopenharmony_ci{ 21662306a36Sopenharmony_ci struct irq_data *d = irq_domain_get_irq_data(domain, virq); 21762306a36Sopenharmony_ci struct dw_pcie_rp *pp = domain->host_data; 21862306a36Sopenharmony_ci unsigned long flags; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci raw_spin_lock_irqsave(&pp->lock, flags); 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci bitmap_release_region(pp->msi_irq_in_use, d->hwirq, 22362306a36Sopenharmony_ci order_base_2(nr_irqs)); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pp->lock, flags); 22662306a36Sopenharmony_ci} 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_cistatic const struct irq_domain_ops dw_pcie_msi_domain_ops = { 22962306a36Sopenharmony_ci .alloc = dw_pcie_irq_domain_alloc, 23062306a36Sopenharmony_ci .free = dw_pcie_irq_domain_free, 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ciint dw_pcie_allocate_domains(struct dw_pcie_rp *pp) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 23662306a36Sopenharmony_ci struct fwnode_handle *fwnode = of_node_to_fwnode(pci->dev->of_node); 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci pp->irq_domain = irq_domain_create_linear(fwnode, pp->num_vectors, 23962306a36Sopenharmony_ci &dw_pcie_msi_domain_ops, pp); 24062306a36Sopenharmony_ci if (!pp->irq_domain) { 24162306a36Sopenharmony_ci dev_err(pci->dev, "Failed to create IRQ domain\n"); 24262306a36Sopenharmony_ci return -ENOMEM; 24362306a36Sopenharmony_ci } 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci irq_domain_update_bus_token(pp->irq_domain, DOMAIN_BUS_NEXUS); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci pp->msi_domain = pci_msi_create_irq_domain(fwnode, 24862306a36Sopenharmony_ci &dw_pcie_msi_domain_info, 24962306a36Sopenharmony_ci pp->irq_domain); 25062306a36Sopenharmony_ci if (!pp->msi_domain) { 25162306a36Sopenharmony_ci dev_err(pci->dev, "Failed to create MSI domain\n"); 25262306a36Sopenharmony_ci irq_domain_remove(pp->irq_domain); 25362306a36Sopenharmony_ci return -ENOMEM; 25462306a36Sopenharmony_ci } 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci return 0; 25762306a36Sopenharmony_ci} 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic void dw_pcie_free_msi(struct dw_pcie_rp *pp) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci u32 ctrl; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci for (ctrl = 0; ctrl < MAX_MSI_CTRLS; ctrl++) { 26462306a36Sopenharmony_ci if (pp->msi_irq[ctrl] > 0) 26562306a36Sopenharmony_ci irq_set_chained_handler_and_data(pp->msi_irq[ctrl], 26662306a36Sopenharmony_ci NULL, NULL); 26762306a36Sopenharmony_ci } 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci irq_domain_remove(pp->msi_domain); 27062306a36Sopenharmony_ci irq_domain_remove(pp->irq_domain); 27162306a36Sopenharmony_ci} 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_cistatic void dw_pcie_msi_init(struct dw_pcie_rp *pp) 27462306a36Sopenharmony_ci{ 27562306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 27662306a36Sopenharmony_ci u64 msi_target = (u64)pp->msi_data; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci if (!pci_msi_enabled() || !pp->has_msi_ctrl) 27962306a36Sopenharmony_ci return; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci /* Program the msi_data */ 28262306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCIE_MSI_ADDR_LO, lower_32_bits(msi_target)); 28362306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCIE_MSI_ADDR_HI, upper_32_bits(msi_target)); 28462306a36Sopenharmony_ci} 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_cistatic int dw_pcie_parse_split_msi_irq(struct dw_pcie_rp *pp) 28762306a36Sopenharmony_ci{ 28862306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 28962306a36Sopenharmony_ci struct device *dev = pci->dev; 29062306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(dev); 29162306a36Sopenharmony_ci u32 ctrl, max_vectors; 29262306a36Sopenharmony_ci int irq; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci /* Parse any "msiX" IRQs described in the devicetree */ 29562306a36Sopenharmony_ci for (ctrl = 0; ctrl < MAX_MSI_CTRLS; ctrl++) { 29662306a36Sopenharmony_ci char msi_name[] = "msiX"; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci msi_name[3] = '0' + ctrl; 29962306a36Sopenharmony_ci irq = platform_get_irq_byname_optional(pdev, msi_name); 30062306a36Sopenharmony_ci if (irq == -ENXIO) 30162306a36Sopenharmony_ci break; 30262306a36Sopenharmony_ci if (irq < 0) 30362306a36Sopenharmony_ci return dev_err_probe(dev, irq, 30462306a36Sopenharmony_ci "Failed to parse MSI IRQ '%s'\n", 30562306a36Sopenharmony_ci msi_name); 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci pp->msi_irq[ctrl] = irq; 30862306a36Sopenharmony_ci } 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci /* If no "msiX" IRQs, caller should fallback to "msi" IRQ */ 31162306a36Sopenharmony_ci if (ctrl == 0) 31262306a36Sopenharmony_ci return -ENXIO; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci max_vectors = ctrl * MAX_MSI_IRQS_PER_CTRL; 31562306a36Sopenharmony_ci if (pp->num_vectors > max_vectors) { 31662306a36Sopenharmony_ci dev_warn(dev, "Exceeding number of MSI vectors, limiting to %u\n", 31762306a36Sopenharmony_ci max_vectors); 31862306a36Sopenharmony_ci pp->num_vectors = max_vectors; 31962306a36Sopenharmony_ci } 32062306a36Sopenharmony_ci if (!pp->num_vectors) 32162306a36Sopenharmony_ci pp->num_vectors = max_vectors; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci return 0; 32462306a36Sopenharmony_ci} 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_cistatic int dw_pcie_msi_host_init(struct dw_pcie_rp *pp) 32762306a36Sopenharmony_ci{ 32862306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 32962306a36Sopenharmony_ci struct device *dev = pci->dev; 33062306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(dev); 33162306a36Sopenharmony_ci u64 *msi_vaddr; 33262306a36Sopenharmony_ci int ret; 33362306a36Sopenharmony_ci u32 ctrl, num_ctrls; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci for (ctrl = 0; ctrl < MAX_MSI_CTRLS; ctrl++) 33662306a36Sopenharmony_ci pp->irq_mask[ctrl] = ~0; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci if (!pp->msi_irq[0]) { 33962306a36Sopenharmony_ci ret = dw_pcie_parse_split_msi_irq(pp); 34062306a36Sopenharmony_ci if (ret < 0 && ret != -ENXIO) 34162306a36Sopenharmony_ci return ret; 34262306a36Sopenharmony_ci } 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci if (!pp->num_vectors) 34562306a36Sopenharmony_ci pp->num_vectors = MSI_DEF_NUM_VECTORS; 34662306a36Sopenharmony_ci num_ctrls = pp->num_vectors / MAX_MSI_IRQS_PER_CTRL; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci if (!pp->msi_irq[0]) { 34962306a36Sopenharmony_ci pp->msi_irq[0] = platform_get_irq_byname_optional(pdev, "msi"); 35062306a36Sopenharmony_ci if (pp->msi_irq[0] < 0) { 35162306a36Sopenharmony_ci pp->msi_irq[0] = platform_get_irq(pdev, 0); 35262306a36Sopenharmony_ci if (pp->msi_irq[0] < 0) 35362306a36Sopenharmony_ci return pp->msi_irq[0]; 35462306a36Sopenharmony_ci } 35562306a36Sopenharmony_ci } 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci dev_dbg(dev, "Using %d MSI vectors\n", pp->num_vectors); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci pp->msi_irq_chip = &dw_pci_msi_bottom_irq_chip; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci ret = dw_pcie_allocate_domains(pp); 36262306a36Sopenharmony_ci if (ret) 36362306a36Sopenharmony_ci return ret; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci for (ctrl = 0; ctrl < num_ctrls; ctrl++) { 36662306a36Sopenharmony_ci if (pp->msi_irq[ctrl] > 0) 36762306a36Sopenharmony_ci irq_set_chained_handler_and_data(pp->msi_irq[ctrl], 36862306a36Sopenharmony_ci dw_chained_msi_isr, pp); 36962306a36Sopenharmony_ci } 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci /* 37262306a36Sopenharmony_ci * Even though the iMSI-RX Module supports 64-bit addresses some 37362306a36Sopenharmony_ci * peripheral PCIe devices may lack 64-bit message support. In 37462306a36Sopenharmony_ci * order not to miss MSI TLPs from those devices the MSI target 37562306a36Sopenharmony_ci * address has to be within the lowest 4GB. 37662306a36Sopenharmony_ci * 37762306a36Sopenharmony_ci * Note until there is a better alternative found the reservation is 37862306a36Sopenharmony_ci * done by allocating from the artificially limited DMA-coherent 37962306a36Sopenharmony_ci * memory. 38062306a36Sopenharmony_ci */ 38162306a36Sopenharmony_ci ret = dma_set_coherent_mask(dev, DMA_BIT_MASK(32)); 38262306a36Sopenharmony_ci if (ret) 38362306a36Sopenharmony_ci dev_warn(dev, "Failed to set DMA mask to 32-bit. Devices with only 32-bit MSI support may not work properly\n"); 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci msi_vaddr = dmam_alloc_coherent(dev, sizeof(u64), &pp->msi_data, 38662306a36Sopenharmony_ci GFP_KERNEL); 38762306a36Sopenharmony_ci if (!msi_vaddr) { 38862306a36Sopenharmony_ci dev_err(dev, "Failed to alloc and map MSI data\n"); 38962306a36Sopenharmony_ci dw_pcie_free_msi(pp); 39062306a36Sopenharmony_ci return -ENOMEM; 39162306a36Sopenharmony_ci } 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci return 0; 39462306a36Sopenharmony_ci} 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ciint dw_pcie_host_init(struct dw_pcie_rp *pp) 39762306a36Sopenharmony_ci{ 39862306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 39962306a36Sopenharmony_ci struct device *dev = pci->dev; 40062306a36Sopenharmony_ci struct device_node *np = dev->of_node; 40162306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(dev); 40262306a36Sopenharmony_ci struct resource_entry *win; 40362306a36Sopenharmony_ci struct pci_host_bridge *bridge; 40462306a36Sopenharmony_ci struct resource *res; 40562306a36Sopenharmony_ci int ret; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci raw_spin_lock_init(&pp->lock); 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci ret = dw_pcie_get_resources(pci); 41062306a36Sopenharmony_ci if (ret) 41162306a36Sopenharmony_ci return ret; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config"); 41462306a36Sopenharmony_ci if (res) { 41562306a36Sopenharmony_ci pp->cfg0_size = resource_size(res); 41662306a36Sopenharmony_ci pp->cfg0_base = res->start; 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci pp->va_cfg0_base = devm_pci_remap_cfg_resource(dev, res); 41962306a36Sopenharmony_ci if (IS_ERR(pp->va_cfg0_base)) 42062306a36Sopenharmony_ci return PTR_ERR(pp->va_cfg0_base); 42162306a36Sopenharmony_ci } else { 42262306a36Sopenharmony_ci dev_err(dev, "Missing *config* reg space\n"); 42362306a36Sopenharmony_ci return -ENODEV; 42462306a36Sopenharmony_ci } 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci bridge = devm_pci_alloc_host_bridge(dev, 0); 42762306a36Sopenharmony_ci if (!bridge) 42862306a36Sopenharmony_ci return -ENOMEM; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci pp->bridge = bridge; 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci /* Get the I/O range from DT */ 43362306a36Sopenharmony_ci win = resource_list_first_type(&bridge->windows, IORESOURCE_IO); 43462306a36Sopenharmony_ci if (win) { 43562306a36Sopenharmony_ci pp->io_size = resource_size(win->res); 43662306a36Sopenharmony_ci pp->io_bus_addr = win->res->start - win->offset; 43762306a36Sopenharmony_ci pp->io_base = pci_pio_to_address(win->res->start); 43862306a36Sopenharmony_ci } 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci /* Set default bus ops */ 44162306a36Sopenharmony_ci bridge->ops = &dw_pcie_ops; 44262306a36Sopenharmony_ci bridge->child_ops = &dw_child_pcie_ops; 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci if (pp->ops->host_init) { 44562306a36Sopenharmony_ci ret = pp->ops->host_init(pp); 44662306a36Sopenharmony_ci if (ret) 44762306a36Sopenharmony_ci return ret; 44862306a36Sopenharmony_ci } 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci if (pci_msi_enabled()) { 45162306a36Sopenharmony_ci pp->has_msi_ctrl = !(pp->ops->msi_host_init || 45262306a36Sopenharmony_ci of_property_read_bool(np, "msi-parent") || 45362306a36Sopenharmony_ci of_property_read_bool(np, "msi-map")); 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci /* 45662306a36Sopenharmony_ci * For the has_msi_ctrl case the default assignment is handled 45762306a36Sopenharmony_ci * in the dw_pcie_msi_host_init(). 45862306a36Sopenharmony_ci */ 45962306a36Sopenharmony_ci if (!pp->has_msi_ctrl && !pp->num_vectors) { 46062306a36Sopenharmony_ci pp->num_vectors = MSI_DEF_NUM_VECTORS; 46162306a36Sopenharmony_ci } else if (pp->num_vectors > MAX_MSI_IRQS) { 46262306a36Sopenharmony_ci dev_err(dev, "Invalid number of vectors\n"); 46362306a36Sopenharmony_ci ret = -EINVAL; 46462306a36Sopenharmony_ci goto err_deinit_host; 46562306a36Sopenharmony_ci } 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci if (pp->ops->msi_host_init) { 46862306a36Sopenharmony_ci ret = pp->ops->msi_host_init(pp); 46962306a36Sopenharmony_ci if (ret < 0) 47062306a36Sopenharmony_ci goto err_deinit_host; 47162306a36Sopenharmony_ci } else if (pp->has_msi_ctrl) { 47262306a36Sopenharmony_ci ret = dw_pcie_msi_host_init(pp); 47362306a36Sopenharmony_ci if (ret < 0) 47462306a36Sopenharmony_ci goto err_deinit_host; 47562306a36Sopenharmony_ci } 47662306a36Sopenharmony_ci } 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci dw_pcie_version_detect(pci); 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci dw_pcie_iatu_detect(pci); 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci ret = dw_pcie_edma_detect(pci); 48362306a36Sopenharmony_ci if (ret) 48462306a36Sopenharmony_ci goto err_free_msi; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci ret = dw_pcie_setup_rc(pp); 48762306a36Sopenharmony_ci if (ret) 48862306a36Sopenharmony_ci goto err_remove_edma; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci if (!dw_pcie_link_up(pci)) { 49162306a36Sopenharmony_ci ret = dw_pcie_start_link(pci); 49262306a36Sopenharmony_ci if (ret) 49362306a36Sopenharmony_ci goto err_remove_edma; 49462306a36Sopenharmony_ci } 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci /* Ignore errors, the link may come up later */ 49762306a36Sopenharmony_ci dw_pcie_wait_for_link(pci); 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_ci bridge->sysdata = pp; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci ret = pci_host_probe(bridge); 50262306a36Sopenharmony_ci if (ret) 50362306a36Sopenharmony_ci goto err_stop_link; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci return 0; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_cierr_stop_link: 50862306a36Sopenharmony_ci dw_pcie_stop_link(pci); 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_cierr_remove_edma: 51162306a36Sopenharmony_ci dw_pcie_edma_remove(pci); 51262306a36Sopenharmony_ci 51362306a36Sopenharmony_cierr_free_msi: 51462306a36Sopenharmony_ci if (pp->has_msi_ctrl) 51562306a36Sopenharmony_ci dw_pcie_free_msi(pp); 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_cierr_deinit_host: 51862306a36Sopenharmony_ci if (pp->ops->host_deinit) 51962306a36Sopenharmony_ci pp->ops->host_deinit(pp); 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci return ret; 52262306a36Sopenharmony_ci} 52362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_pcie_host_init); 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_civoid dw_pcie_host_deinit(struct dw_pcie_rp *pp) 52662306a36Sopenharmony_ci{ 52762306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci pci_stop_root_bus(pp->bridge->bus); 53062306a36Sopenharmony_ci pci_remove_root_bus(pp->bridge->bus); 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_ci dw_pcie_stop_link(pci); 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci dw_pcie_edma_remove(pci); 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci if (pp->has_msi_ctrl) 53762306a36Sopenharmony_ci dw_pcie_free_msi(pp); 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci if (pp->ops->host_deinit) 54062306a36Sopenharmony_ci pp->ops->host_deinit(pp); 54162306a36Sopenharmony_ci} 54262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_pcie_host_deinit); 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_cistatic void __iomem *dw_pcie_other_conf_map_bus(struct pci_bus *bus, 54562306a36Sopenharmony_ci unsigned int devfn, int where) 54662306a36Sopenharmony_ci{ 54762306a36Sopenharmony_ci struct dw_pcie_rp *pp = bus->sysdata; 54862306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 54962306a36Sopenharmony_ci int type, ret; 55062306a36Sopenharmony_ci u32 busdev; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci /* 55362306a36Sopenharmony_ci * Checking whether the link is up here is a last line of defense 55462306a36Sopenharmony_ci * against platforms that forward errors on the system bus as 55562306a36Sopenharmony_ci * SError upon PCI configuration transactions issued when the link 55662306a36Sopenharmony_ci * is down. This check is racy by definition and does not stop 55762306a36Sopenharmony_ci * the system from triggering an SError if the link goes down 55862306a36Sopenharmony_ci * after this check is performed. 55962306a36Sopenharmony_ci */ 56062306a36Sopenharmony_ci if (!dw_pcie_link_up(pci)) 56162306a36Sopenharmony_ci return NULL; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) | 56462306a36Sopenharmony_ci PCIE_ATU_FUNC(PCI_FUNC(devfn)); 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_ci if (pci_is_root_bus(bus->parent)) 56762306a36Sopenharmony_ci type = PCIE_ATU_TYPE_CFG0; 56862306a36Sopenharmony_ci else 56962306a36Sopenharmony_ci type = PCIE_ATU_TYPE_CFG1; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci ret = dw_pcie_prog_outbound_atu(pci, 0, type, pp->cfg0_base, busdev, 57262306a36Sopenharmony_ci pp->cfg0_size); 57362306a36Sopenharmony_ci if (ret) 57462306a36Sopenharmony_ci return NULL; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci return pp->va_cfg0_base + where; 57762306a36Sopenharmony_ci} 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_cistatic int dw_pcie_rd_other_conf(struct pci_bus *bus, unsigned int devfn, 58062306a36Sopenharmony_ci int where, int size, u32 *val) 58162306a36Sopenharmony_ci{ 58262306a36Sopenharmony_ci struct dw_pcie_rp *pp = bus->sysdata; 58362306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 58462306a36Sopenharmony_ci int ret; 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_ci ret = pci_generic_config_read(bus, devfn, where, size, val); 58762306a36Sopenharmony_ci if (ret != PCIBIOS_SUCCESSFUL) 58862306a36Sopenharmony_ci return ret; 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci if (pp->cfg0_io_shared) { 59162306a36Sopenharmony_ci ret = dw_pcie_prog_outbound_atu(pci, 0, PCIE_ATU_TYPE_IO, 59262306a36Sopenharmony_ci pp->io_base, pp->io_bus_addr, 59362306a36Sopenharmony_ci pp->io_size); 59462306a36Sopenharmony_ci if (ret) 59562306a36Sopenharmony_ci return PCIBIOS_SET_FAILED; 59662306a36Sopenharmony_ci } 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci return PCIBIOS_SUCCESSFUL; 59962306a36Sopenharmony_ci} 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_cistatic int dw_pcie_wr_other_conf(struct pci_bus *bus, unsigned int devfn, 60262306a36Sopenharmony_ci int where, int size, u32 val) 60362306a36Sopenharmony_ci{ 60462306a36Sopenharmony_ci struct dw_pcie_rp *pp = bus->sysdata; 60562306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 60662306a36Sopenharmony_ci int ret; 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_ci ret = pci_generic_config_write(bus, devfn, where, size, val); 60962306a36Sopenharmony_ci if (ret != PCIBIOS_SUCCESSFUL) 61062306a36Sopenharmony_ci return ret; 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci if (pp->cfg0_io_shared) { 61362306a36Sopenharmony_ci ret = dw_pcie_prog_outbound_atu(pci, 0, PCIE_ATU_TYPE_IO, 61462306a36Sopenharmony_ci pp->io_base, pp->io_bus_addr, 61562306a36Sopenharmony_ci pp->io_size); 61662306a36Sopenharmony_ci if (ret) 61762306a36Sopenharmony_ci return PCIBIOS_SET_FAILED; 61862306a36Sopenharmony_ci } 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_ci return PCIBIOS_SUCCESSFUL; 62162306a36Sopenharmony_ci} 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_cistatic struct pci_ops dw_child_pcie_ops = { 62462306a36Sopenharmony_ci .map_bus = dw_pcie_other_conf_map_bus, 62562306a36Sopenharmony_ci .read = dw_pcie_rd_other_conf, 62662306a36Sopenharmony_ci .write = dw_pcie_wr_other_conf, 62762306a36Sopenharmony_ci}; 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_civoid __iomem *dw_pcie_own_conf_map_bus(struct pci_bus *bus, unsigned int devfn, int where) 63062306a36Sopenharmony_ci{ 63162306a36Sopenharmony_ci struct dw_pcie_rp *pp = bus->sysdata; 63262306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci if (PCI_SLOT(devfn) > 0) 63562306a36Sopenharmony_ci return NULL; 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_ci return pci->dbi_base + where; 63862306a36Sopenharmony_ci} 63962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_pcie_own_conf_map_bus); 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_cistatic struct pci_ops dw_pcie_ops = { 64262306a36Sopenharmony_ci .map_bus = dw_pcie_own_conf_map_bus, 64362306a36Sopenharmony_ci .read = pci_generic_config_read, 64462306a36Sopenharmony_ci .write = pci_generic_config_write, 64562306a36Sopenharmony_ci}; 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_cistatic int dw_pcie_iatu_setup(struct dw_pcie_rp *pp) 64862306a36Sopenharmony_ci{ 64962306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 65062306a36Sopenharmony_ci struct resource_entry *entry; 65162306a36Sopenharmony_ci int i, ret; 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_ci /* Note the very first outbound ATU is used for CFG IOs */ 65462306a36Sopenharmony_ci if (!pci->num_ob_windows) { 65562306a36Sopenharmony_ci dev_err(pci->dev, "No outbound iATU found\n"); 65662306a36Sopenharmony_ci return -EINVAL; 65762306a36Sopenharmony_ci } 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci /* 66062306a36Sopenharmony_ci * Ensure all out/inbound windows are disabled before proceeding with 66162306a36Sopenharmony_ci * the MEM/IO (dma-)ranges setups. 66262306a36Sopenharmony_ci */ 66362306a36Sopenharmony_ci for (i = 0; i < pci->num_ob_windows; i++) 66462306a36Sopenharmony_ci dw_pcie_disable_atu(pci, PCIE_ATU_REGION_DIR_OB, i); 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_ci for (i = 0; i < pci->num_ib_windows; i++) 66762306a36Sopenharmony_ci dw_pcie_disable_atu(pci, PCIE_ATU_REGION_DIR_IB, i); 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_ci i = 0; 67062306a36Sopenharmony_ci resource_list_for_each_entry(entry, &pp->bridge->windows) { 67162306a36Sopenharmony_ci if (resource_type(entry->res) != IORESOURCE_MEM) 67262306a36Sopenharmony_ci continue; 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_ci if (pci->num_ob_windows <= ++i) 67562306a36Sopenharmony_ci break; 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci ret = dw_pcie_prog_outbound_atu(pci, i, PCIE_ATU_TYPE_MEM, 67862306a36Sopenharmony_ci entry->res->start, 67962306a36Sopenharmony_ci entry->res->start - entry->offset, 68062306a36Sopenharmony_ci resource_size(entry->res)); 68162306a36Sopenharmony_ci if (ret) { 68262306a36Sopenharmony_ci dev_err(pci->dev, "Failed to set MEM range %pr\n", 68362306a36Sopenharmony_ci entry->res); 68462306a36Sopenharmony_ci return ret; 68562306a36Sopenharmony_ci } 68662306a36Sopenharmony_ci } 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci if (pp->io_size) { 68962306a36Sopenharmony_ci if (pci->num_ob_windows > ++i) { 69062306a36Sopenharmony_ci ret = dw_pcie_prog_outbound_atu(pci, i, PCIE_ATU_TYPE_IO, 69162306a36Sopenharmony_ci pp->io_base, 69262306a36Sopenharmony_ci pp->io_bus_addr, 69362306a36Sopenharmony_ci pp->io_size); 69462306a36Sopenharmony_ci if (ret) { 69562306a36Sopenharmony_ci dev_err(pci->dev, "Failed to set IO range %pr\n", 69662306a36Sopenharmony_ci entry->res); 69762306a36Sopenharmony_ci return ret; 69862306a36Sopenharmony_ci } 69962306a36Sopenharmony_ci } else { 70062306a36Sopenharmony_ci pp->cfg0_io_shared = true; 70162306a36Sopenharmony_ci } 70262306a36Sopenharmony_ci } 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_ci if (pci->num_ob_windows <= i) 70562306a36Sopenharmony_ci dev_warn(pci->dev, "Ranges exceed outbound iATU size (%d)\n", 70662306a36Sopenharmony_ci pci->num_ob_windows); 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci i = 0; 70962306a36Sopenharmony_ci resource_list_for_each_entry(entry, &pp->bridge->dma_ranges) { 71062306a36Sopenharmony_ci if (resource_type(entry->res) != IORESOURCE_MEM) 71162306a36Sopenharmony_ci continue; 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci if (pci->num_ib_windows <= i) 71462306a36Sopenharmony_ci break; 71562306a36Sopenharmony_ci 71662306a36Sopenharmony_ci ret = dw_pcie_prog_inbound_atu(pci, i++, PCIE_ATU_TYPE_MEM, 71762306a36Sopenharmony_ci entry->res->start, 71862306a36Sopenharmony_ci entry->res->start - entry->offset, 71962306a36Sopenharmony_ci resource_size(entry->res)); 72062306a36Sopenharmony_ci if (ret) { 72162306a36Sopenharmony_ci dev_err(pci->dev, "Failed to set DMA range %pr\n", 72262306a36Sopenharmony_ci entry->res); 72362306a36Sopenharmony_ci return ret; 72462306a36Sopenharmony_ci } 72562306a36Sopenharmony_ci } 72662306a36Sopenharmony_ci 72762306a36Sopenharmony_ci if (pci->num_ib_windows <= i) 72862306a36Sopenharmony_ci dev_warn(pci->dev, "Dma-ranges exceed inbound iATU size (%u)\n", 72962306a36Sopenharmony_ci pci->num_ib_windows); 73062306a36Sopenharmony_ci 73162306a36Sopenharmony_ci return 0; 73262306a36Sopenharmony_ci} 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_ciint dw_pcie_setup_rc(struct dw_pcie_rp *pp) 73562306a36Sopenharmony_ci{ 73662306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 73762306a36Sopenharmony_ci u32 val, ctrl, num_ctrls; 73862306a36Sopenharmony_ci int ret; 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_ci /* 74162306a36Sopenharmony_ci * Enable DBI read-only registers for writing/updating configuration. 74262306a36Sopenharmony_ci * Write permission gets disabled towards the end of this function. 74362306a36Sopenharmony_ci */ 74462306a36Sopenharmony_ci dw_pcie_dbi_ro_wr_en(pci); 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci dw_pcie_setup(pci); 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci if (pp->has_msi_ctrl) { 74962306a36Sopenharmony_ci num_ctrls = pp->num_vectors / MAX_MSI_IRQS_PER_CTRL; 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_ci /* Initialize IRQ Status array */ 75262306a36Sopenharmony_ci for (ctrl = 0; ctrl < num_ctrls; ctrl++) { 75362306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_MASK + 75462306a36Sopenharmony_ci (ctrl * MSI_REG_CTRL_BLOCK_SIZE), 75562306a36Sopenharmony_ci pp->irq_mask[ctrl]); 75662306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_ENABLE + 75762306a36Sopenharmony_ci (ctrl * MSI_REG_CTRL_BLOCK_SIZE), 75862306a36Sopenharmony_ci ~0); 75962306a36Sopenharmony_ci } 76062306a36Sopenharmony_ci } 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_ci dw_pcie_msi_init(pp); 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_ci /* Setup RC BARs */ 76562306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 0x00000004); 76662306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_1, 0x00000000); 76762306a36Sopenharmony_ci 76862306a36Sopenharmony_ci /* Setup interrupt pins */ 76962306a36Sopenharmony_ci val = dw_pcie_readl_dbi(pci, PCI_INTERRUPT_LINE); 77062306a36Sopenharmony_ci val &= 0xffff00ff; 77162306a36Sopenharmony_ci val |= 0x00000100; 77262306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCI_INTERRUPT_LINE, val); 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_ci /* Setup bus numbers */ 77562306a36Sopenharmony_ci val = dw_pcie_readl_dbi(pci, PCI_PRIMARY_BUS); 77662306a36Sopenharmony_ci val &= 0xff000000; 77762306a36Sopenharmony_ci val |= 0x00ff0100; 77862306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCI_PRIMARY_BUS, val); 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci /* Setup command register */ 78162306a36Sopenharmony_ci val = dw_pcie_readl_dbi(pci, PCI_COMMAND); 78262306a36Sopenharmony_ci val &= 0xffff0000; 78362306a36Sopenharmony_ci val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY | 78462306a36Sopenharmony_ci PCI_COMMAND_MASTER | PCI_COMMAND_SERR; 78562306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCI_COMMAND, val); 78662306a36Sopenharmony_ci 78762306a36Sopenharmony_ci /* 78862306a36Sopenharmony_ci * If the platform provides its own child bus config accesses, it means 78962306a36Sopenharmony_ci * the platform uses its own address translation component rather than 79062306a36Sopenharmony_ci * ATU, so we should not program the ATU here. 79162306a36Sopenharmony_ci */ 79262306a36Sopenharmony_ci if (pp->bridge->child_ops == &dw_child_pcie_ops) { 79362306a36Sopenharmony_ci ret = dw_pcie_iatu_setup(pp); 79462306a36Sopenharmony_ci if (ret) 79562306a36Sopenharmony_ci return ret; 79662306a36Sopenharmony_ci } 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 0); 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_ci /* Program correct class for RC */ 80162306a36Sopenharmony_ci dw_pcie_writew_dbi(pci, PCI_CLASS_DEVICE, PCI_CLASS_BRIDGE_PCI); 80262306a36Sopenharmony_ci 80362306a36Sopenharmony_ci val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL); 80462306a36Sopenharmony_ci val |= PORT_LOGIC_SPEED_CHANGE; 80562306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val); 80662306a36Sopenharmony_ci 80762306a36Sopenharmony_ci dw_pcie_dbi_ro_wr_dis(pci); 80862306a36Sopenharmony_ci 80962306a36Sopenharmony_ci return 0; 81062306a36Sopenharmony_ci} 81162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_pcie_setup_rc); 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_ciint dw_pcie_suspend_noirq(struct dw_pcie *pci) 81462306a36Sopenharmony_ci{ 81562306a36Sopenharmony_ci u8 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP); 81662306a36Sopenharmony_ci u32 val; 81762306a36Sopenharmony_ci int ret; 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci /* 82062306a36Sopenharmony_ci * If L1SS is supported, then do not put the link into L2 as some 82162306a36Sopenharmony_ci * devices such as NVMe expect low resume latency. 82262306a36Sopenharmony_ci */ 82362306a36Sopenharmony_ci if (dw_pcie_readw_dbi(pci, offset + PCI_EXP_LNKCTL) & PCI_EXP_LNKCTL_ASPM_L1) 82462306a36Sopenharmony_ci return 0; 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_ci if (dw_pcie_get_ltssm(pci) <= DW_PCIE_LTSSM_DETECT_ACT) 82762306a36Sopenharmony_ci return 0; 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_ci if (!pci->pp.ops->pme_turn_off) 83062306a36Sopenharmony_ci return 0; 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_ci pci->pp.ops->pme_turn_off(&pci->pp); 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci ret = read_poll_timeout(dw_pcie_get_ltssm, val, val == DW_PCIE_LTSSM_L2_IDLE, 83562306a36Sopenharmony_ci PCIE_PME_TO_L2_TIMEOUT_US/10, 83662306a36Sopenharmony_ci PCIE_PME_TO_L2_TIMEOUT_US, false, pci); 83762306a36Sopenharmony_ci if (ret) { 83862306a36Sopenharmony_ci dev_err(pci->dev, "Timeout waiting for L2 entry! LTSSM: 0x%x\n", val); 83962306a36Sopenharmony_ci return ret; 84062306a36Sopenharmony_ci } 84162306a36Sopenharmony_ci 84262306a36Sopenharmony_ci if (pci->pp.ops->host_deinit) 84362306a36Sopenharmony_ci pci->pp.ops->host_deinit(&pci->pp); 84462306a36Sopenharmony_ci 84562306a36Sopenharmony_ci pci->suspended = true; 84662306a36Sopenharmony_ci 84762306a36Sopenharmony_ci return ret; 84862306a36Sopenharmony_ci} 84962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_pcie_suspend_noirq); 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_ciint dw_pcie_resume_noirq(struct dw_pcie *pci) 85262306a36Sopenharmony_ci{ 85362306a36Sopenharmony_ci int ret; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_ci if (!pci->suspended) 85662306a36Sopenharmony_ci return 0; 85762306a36Sopenharmony_ci 85862306a36Sopenharmony_ci pci->suspended = false; 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_ci if (pci->pp.ops->host_init) { 86162306a36Sopenharmony_ci ret = pci->pp.ops->host_init(&pci->pp); 86262306a36Sopenharmony_ci if (ret) { 86362306a36Sopenharmony_ci dev_err(pci->dev, "Host init failed: %d\n", ret); 86462306a36Sopenharmony_ci return ret; 86562306a36Sopenharmony_ci } 86662306a36Sopenharmony_ci } 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_ci dw_pcie_setup_rc(&pci->pp); 86962306a36Sopenharmony_ci 87062306a36Sopenharmony_ci ret = dw_pcie_start_link(pci); 87162306a36Sopenharmony_ci if (ret) 87262306a36Sopenharmony_ci return ret; 87362306a36Sopenharmony_ci 87462306a36Sopenharmony_ci ret = dw_pcie_wait_for_link(pci); 87562306a36Sopenharmony_ci if (ret) 87662306a36Sopenharmony_ci return ret; 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_ci return ret; 87962306a36Sopenharmony_ci} 88062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_pcie_resume_noirq); 881