162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * PCIe host controller driver for Amlogic MESON SoCs 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2018 Amlogic, inc. 662306a36Sopenharmony_ci * Author: Yue Wang <yue.wang@amlogic.com> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/clk.h> 1062306a36Sopenharmony_ci#include <linux/delay.h> 1162306a36Sopenharmony_ci#include <linux/gpio/consumer.h> 1262306a36Sopenharmony_ci#include <linux/of_gpio.h> 1362306a36Sopenharmony_ci#include <linux/pci.h> 1462306a36Sopenharmony_ci#include <linux/platform_device.h> 1562306a36Sopenharmony_ci#include <linux/reset.h> 1662306a36Sopenharmony_ci#include <linux/resource.h> 1762306a36Sopenharmony_ci#include <linux/types.h> 1862306a36Sopenharmony_ci#include <linux/phy/phy.h> 1962306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 2062306a36Sopenharmony_ci#include <linux/module.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#include "pcie-designware.h" 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#define to_meson_pcie(x) dev_get_drvdata((x)->dev) 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define PCIE_CAP_MAX_PAYLOAD_SIZE(x) ((x) << 5) 2762306a36Sopenharmony_ci#define PCIE_CAP_MAX_READ_REQ_SIZE(x) ((x) << 12) 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci/* PCIe specific config registers */ 3062306a36Sopenharmony_ci#define PCIE_CFG0 0x0 3162306a36Sopenharmony_ci#define APP_LTSSM_ENABLE BIT(7) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define PCIE_CFG_STATUS12 0x30 3462306a36Sopenharmony_ci#define IS_SMLH_LINK_UP(x) ((x) & (1 << 6)) 3562306a36Sopenharmony_ci#define IS_RDLH_LINK_UP(x) ((x) & (1 << 16)) 3662306a36Sopenharmony_ci#define IS_LTSSM_UP(x) ((((x) >> 10) & 0x1f) == 0x11) 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define PCIE_CFG_STATUS17 0x44 3962306a36Sopenharmony_ci#define PM_CURRENT_STATE(x) (((x) >> 7) & 0x1) 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci#define WAIT_LINKUP_TIMEOUT 4000 4262306a36Sopenharmony_ci#define PORT_CLK_RATE 100000000UL 4362306a36Sopenharmony_ci#define MAX_PAYLOAD_SIZE 256 4462306a36Sopenharmony_ci#define MAX_READ_REQ_SIZE 256 4562306a36Sopenharmony_ci#define PCIE_RESET_DELAY 500 4662306a36Sopenharmony_ci#define PCIE_SHARED_RESET 1 4762306a36Sopenharmony_ci#define PCIE_NORMAL_RESET 0 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cienum pcie_data_rate { 5062306a36Sopenharmony_ci PCIE_GEN1, 5162306a36Sopenharmony_ci PCIE_GEN2, 5262306a36Sopenharmony_ci PCIE_GEN3, 5362306a36Sopenharmony_ci PCIE_GEN4 5462306a36Sopenharmony_ci}; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistruct meson_pcie_clk_res { 5762306a36Sopenharmony_ci struct clk *clk; 5862306a36Sopenharmony_ci struct clk *port_clk; 5962306a36Sopenharmony_ci struct clk *general_clk; 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistruct meson_pcie_rc_reset { 6362306a36Sopenharmony_ci struct reset_control *port; 6462306a36Sopenharmony_ci struct reset_control *apb; 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistruct meson_pcie { 6862306a36Sopenharmony_ci struct dw_pcie pci; 6962306a36Sopenharmony_ci void __iomem *cfg_base; 7062306a36Sopenharmony_ci struct meson_pcie_clk_res clk_res; 7162306a36Sopenharmony_ci struct meson_pcie_rc_reset mrst; 7262306a36Sopenharmony_ci struct gpio_desc *reset_gpio; 7362306a36Sopenharmony_ci struct phy *phy; 7462306a36Sopenharmony_ci}; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_cistatic struct reset_control *meson_pcie_get_reset(struct meson_pcie *mp, 7762306a36Sopenharmony_ci const char *id, 7862306a36Sopenharmony_ci u32 reset_type) 7962306a36Sopenharmony_ci{ 8062306a36Sopenharmony_ci struct device *dev = mp->pci.dev; 8162306a36Sopenharmony_ci struct reset_control *reset; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci if (reset_type == PCIE_SHARED_RESET) 8462306a36Sopenharmony_ci reset = devm_reset_control_get_shared(dev, id); 8562306a36Sopenharmony_ci else 8662306a36Sopenharmony_ci reset = devm_reset_control_get(dev, id); 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci return reset; 8962306a36Sopenharmony_ci} 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_cistatic int meson_pcie_get_resets(struct meson_pcie *mp) 9262306a36Sopenharmony_ci{ 9362306a36Sopenharmony_ci struct meson_pcie_rc_reset *mrst = &mp->mrst; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci mrst->port = meson_pcie_get_reset(mp, "port", PCIE_NORMAL_RESET); 9662306a36Sopenharmony_ci if (IS_ERR(mrst->port)) 9762306a36Sopenharmony_ci return PTR_ERR(mrst->port); 9862306a36Sopenharmony_ci reset_control_deassert(mrst->port); 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci mrst->apb = meson_pcie_get_reset(mp, "apb", PCIE_SHARED_RESET); 10162306a36Sopenharmony_ci if (IS_ERR(mrst->apb)) 10262306a36Sopenharmony_ci return PTR_ERR(mrst->apb); 10362306a36Sopenharmony_ci reset_control_deassert(mrst->apb); 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci return 0; 10662306a36Sopenharmony_ci} 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_cistatic int meson_pcie_get_mems(struct platform_device *pdev, 10962306a36Sopenharmony_ci struct meson_pcie *mp) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci struct dw_pcie *pci = &mp->pci; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci pci->dbi_base = devm_platform_ioremap_resource_byname(pdev, "elbi"); 11462306a36Sopenharmony_ci if (IS_ERR(pci->dbi_base)) 11562306a36Sopenharmony_ci return PTR_ERR(pci->dbi_base); 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci mp->cfg_base = devm_platform_ioremap_resource_byname(pdev, "cfg"); 11862306a36Sopenharmony_ci if (IS_ERR(mp->cfg_base)) 11962306a36Sopenharmony_ci return PTR_ERR(mp->cfg_base); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci return 0; 12262306a36Sopenharmony_ci} 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic int meson_pcie_power_on(struct meson_pcie *mp) 12562306a36Sopenharmony_ci{ 12662306a36Sopenharmony_ci int ret = 0; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci ret = phy_init(mp->phy); 12962306a36Sopenharmony_ci if (ret) 13062306a36Sopenharmony_ci return ret; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci ret = phy_power_on(mp->phy); 13362306a36Sopenharmony_ci if (ret) { 13462306a36Sopenharmony_ci phy_exit(mp->phy); 13562306a36Sopenharmony_ci return ret; 13662306a36Sopenharmony_ci } 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci return 0; 13962306a36Sopenharmony_ci} 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic void meson_pcie_power_off(struct meson_pcie *mp) 14262306a36Sopenharmony_ci{ 14362306a36Sopenharmony_ci phy_power_off(mp->phy); 14462306a36Sopenharmony_ci phy_exit(mp->phy); 14562306a36Sopenharmony_ci} 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_cistatic int meson_pcie_reset(struct meson_pcie *mp) 14862306a36Sopenharmony_ci{ 14962306a36Sopenharmony_ci struct meson_pcie_rc_reset *mrst = &mp->mrst; 15062306a36Sopenharmony_ci int ret = 0; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci ret = phy_reset(mp->phy); 15362306a36Sopenharmony_ci if (ret) 15462306a36Sopenharmony_ci return ret; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci reset_control_assert(mrst->port); 15762306a36Sopenharmony_ci reset_control_assert(mrst->apb); 15862306a36Sopenharmony_ci udelay(PCIE_RESET_DELAY); 15962306a36Sopenharmony_ci reset_control_deassert(mrst->port); 16062306a36Sopenharmony_ci reset_control_deassert(mrst->apb); 16162306a36Sopenharmony_ci udelay(PCIE_RESET_DELAY); 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci return 0; 16462306a36Sopenharmony_ci} 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic inline void meson_pcie_disable_clock(void *data) 16762306a36Sopenharmony_ci{ 16862306a36Sopenharmony_ci struct clk *clk = data; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci clk_disable_unprepare(clk); 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic inline struct clk *meson_pcie_probe_clock(struct device *dev, 17462306a36Sopenharmony_ci const char *id, u64 rate) 17562306a36Sopenharmony_ci{ 17662306a36Sopenharmony_ci struct clk *clk; 17762306a36Sopenharmony_ci int ret; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci clk = devm_clk_get(dev, id); 18062306a36Sopenharmony_ci if (IS_ERR(clk)) 18162306a36Sopenharmony_ci return clk; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci if (rate) { 18462306a36Sopenharmony_ci ret = clk_set_rate(clk, rate); 18562306a36Sopenharmony_ci if (ret) { 18662306a36Sopenharmony_ci dev_err(dev, "set clk rate failed, ret = %d\n", ret); 18762306a36Sopenharmony_ci return ERR_PTR(ret); 18862306a36Sopenharmony_ci } 18962306a36Sopenharmony_ci } 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci ret = clk_prepare_enable(clk); 19262306a36Sopenharmony_ci if (ret) { 19362306a36Sopenharmony_ci dev_err(dev, "couldn't enable clk\n"); 19462306a36Sopenharmony_ci return ERR_PTR(ret); 19562306a36Sopenharmony_ci } 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci devm_add_action_or_reset(dev, meson_pcie_disable_clock, clk); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci return clk; 20062306a36Sopenharmony_ci} 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic int meson_pcie_probe_clocks(struct meson_pcie *mp) 20362306a36Sopenharmony_ci{ 20462306a36Sopenharmony_ci struct device *dev = mp->pci.dev; 20562306a36Sopenharmony_ci struct meson_pcie_clk_res *res = &mp->clk_res; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci res->port_clk = meson_pcie_probe_clock(dev, "port", PORT_CLK_RATE); 20862306a36Sopenharmony_ci if (IS_ERR(res->port_clk)) 20962306a36Sopenharmony_ci return PTR_ERR(res->port_clk); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci res->general_clk = meson_pcie_probe_clock(dev, "general", 0); 21262306a36Sopenharmony_ci if (IS_ERR(res->general_clk)) 21362306a36Sopenharmony_ci return PTR_ERR(res->general_clk); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci res->clk = meson_pcie_probe_clock(dev, "pclk", 0); 21662306a36Sopenharmony_ci if (IS_ERR(res->clk)) 21762306a36Sopenharmony_ci return PTR_ERR(res->clk); 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci return 0; 22062306a36Sopenharmony_ci} 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic inline u32 meson_cfg_readl(struct meson_pcie *mp, u32 reg) 22362306a36Sopenharmony_ci{ 22462306a36Sopenharmony_ci return readl(mp->cfg_base + reg); 22562306a36Sopenharmony_ci} 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_cistatic inline void meson_cfg_writel(struct meson_pcie *mp, u32 val, u32 reg) 22862306a36Sopenharmony_ci{ 22962306a36Sopenharmony_ci writel(val, mp->cfg_base + reg); 23062306a36Sopenharmony_ci} 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic void meson_pcie_assert_reset(struct meson_pcie *mp) 23362306a36Sopenharmony_ci{ 23462306a36Sopenharmony_ci gpiod_set_value_cansleep(mp->reset_gpio, 1); 23562306a36Sopenharmony_ci udelay(500); 23662306a36Sopenharmony_ci gpiod_set_value_cansleep(mp->reset_gpio, 0); 23762306a36Sopenharmony_ci} 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic void meson_pcie_ltssm_enable(struct meson_pcie *mp) 24062306a36Sopenharmony_ci{ 24162306a36Sopenharmony_ci u32 val; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci val = meson_cfg_readl(mp, PCIE_CFG0); 24462306a36Sopenharmony_ci val |= APP_LTSSM_ENABLE; 24562306a36Sopenharmony_ci meson_cfg_writel(mp, val, PCIE_CFG0); 24662306a36Sopenharmony_ci} 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_cistatic int meson_size_to_payload(struct meson_pcie *mp, int size) 24962306a36Sopenharmony_ci{ 25062306a36Sopenharmony_ci struct device *dev = mp->pci.dev; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci /* 25362306a36Sopenharmony_ci * dwc supports 2^(val+7) payload size, which val is 0~5 default to 1. 25462306a36Sopenharmony_ci * So if input size is not 2^order alignment or less than 2^7 or bigger 25562306a36Sopenharmony_ci * than 2^12, just set to default size 2^(1+7). 25662306a36Sopenharmony_ci */ 25762306a36Sopenharmony_ci if (!is_power_of_2(size) || size < 128 || size > 4096) { 25862306a36Sopenharmony_ci dev_warn(dev, "payload size %d, set to default 256\n", size); 25962306a36Sopenharmony_ci return 1; 26062306a36Sopenharmony_ci } 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci return fls(size) - 8; 26362306a36Sopenharmony_ci} 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cistatic void meson_set_max_payload(struct meson_pcie *mp, int size) 26662306a36Sopenharmony_ci{ 26762306a36Sopenharmony_ci struct dw_pcie *pci = &mp->pci; 26862306a36Sopenharmony_ci u32 val; 26962306a36Sopenharmony_ci u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP); 27062306a36Sopenharmony_ci int max_payload_size = meson_size_to_payload(mp, size); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci val = dw_pcie_readl_dbi(pci, offset + PCI_EXP_DEVCTL); 27362306a36Sopenharmony_ci val &= ~PCI_EXP_DEVCTL_PAYLOAD; 27462306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, offset + PCI_EXP_DEVCTL, val); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci val = dw_pcie_readl_dbi(pci, offset + PCI_EXP_DEVCTL); 27762306a36Sopenharmony_ci val |= PCIE_CAP_MAX_PAYLOAD_SIZE(max_payload_size); 27862306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, offset + PCI_EXP_DEVCTL, val); 27962306a36Sopenharmony_ci} 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistatic void meson_set_max_rd_req_size(struct meson_pcie *mp, int size) 28262306a36Sopenharmony_ci{ 28362306a36Sopenharmony_ci struct dw_pcie *pci = &mp->pci; 28462306a36Sopenharmony_ci u32 val; 28562306a36Sopenharmony_ci u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP); 28662306a36Sopenharmony_ci int max_rd_req_size = meson_size_to_payload(mp, size); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci val = dw_pcie_readl_dbi(pci, offset + PCI_EXP_DEVCTL); 28962306a36Sopenharmony_ci val &= ~PCI_EXP_DEVCTL_READRQ; 29062306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, offset + PCI_EXP_DEVCTL, val); 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci val = dw_pcie_readl_dbi(pci, offset + PCI_EXP_DEVCTL); 29362306a36Sopenharmony_ci val |= PCIE_CAP_MAX_READ_REQ_SIZE(max_rd_req_size); 29462306a36Sopenharmony_ci dw_pcie_writel_dbi(pci, offset + PCI_EXP_DEVCTL, val); 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic int meson_pcie_start_link(struct dw_pcie *pci) 29862306a36Sopenharmony_ci{ 29962306a36Sopenharmony_ci struct meson_pcie *mp = to_meson_pcie(pci); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci meson_pcie_ltssm_enable(mp); 30262306a36Sopenharmony_ci meson_pcie_assert_reset(mp); 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci return 0; 30562306a36Sopenharmony_ci} 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_cistatic int meson_pcie_rd_own_conf(struct pci_bus *bus, u32 devfn, 30862306a36Sopenharmony_ci int where, int size, u32 *val) 30962306a36Sopenharmony_ci{ 31062306a36Sopenharmony_ci int ret; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci ret = pci_generic_config_read(bus, devfn, where, size, val); 31362306a36Sopenharmony_ci if (ret != PCIBIOS_SUCCESSFUL) 31462306a36Sopenharmony_ci return ret; 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci /* 31762306a36Sopenharmony_ci * There is a bug in the MESON AXG PCIe controller whereby software 31862306a36Sopenharmony_ci * cannot program the PCI_CLASS_DEVICE register, so we must fabricate 31962306a36Sopenharmony_ci * the return value in the config accessors. 32062306a36Sopenharmony_ci */ 32162306a36Sopenharmony_ci if ((where & ~3) == PCI_CLASS_REVISION) { 32262306a36Sopenharmony_ci if (size <= 2) 32362306a36Sopenharmony_ci *val = (*val & ((1 << (size * 8)) - 1)) << (8 * (where & 3)); 32462306a36Sopenharmony_ci *val &= ~0xffffff00; 32562306a36Sopenharmony_ci *val |= PCI_CLASS_BRIDGE_PCI_NORMAL << 8; 32662306a36Sopenharmony_ci if (size <= 2) 32762306a36Sopenharmony_ci *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1); 32862306a36Sopenharmony_ci } 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci return PCIBIOS_SUCCESSFUL; 33162306a36Sopenharmony_ci} 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_cistatic struct pci_ops meson_pci_ops = { 33462306a36Sopenharmony_ci .map_bus = dw_pcie_own_conf_map_bus, 33562306a36Sopenharmony_ci .read = meson_pcie_rd_own_conf, 33662306a36Sopenharmony_ci .write = pci_generic_config_write, 33762306a36Sopenharmony_ci}; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_cistatic int meson_pcie_link_up(struct dw_pcie *pci) 34062306a36Sopenharmony_ci{ 34162306a36Sopenharmony_ci struct meson_pcie *mp = to_meson_pcie(pci); 34262306a36Sopenharmony_ci struct device *dev = pci->dev; 34362306a36Sopenharmony_ci u32 speed_okay = 0; 34462306a36Sopenharmony_ci u32 cnt = 0; 34562306a36Sopenharmony_ci u32 state12, state17, smlh_up, ltssm_up, rdlh_up; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci do { 34862306a36Sopenharmony_ci state12 = meson_cfg_readl(mp, PCIE_CFG_STATUS12); 34962306a36Sopenharmony_ci state17 = meson_cfg_readl(mp, PCIE_CFG_STATUS17); 35062306a36Sopenharmony_ci smlh_up = IS_SMLH_LINK_UP(state12); 35162306a36Sopenharmony_ci rdlh_up = IS_RDLH_LINK_UP(state12); 35262306a36Sopenharmony_ci ltssm_up = IS_LTSSM_UP(state12); 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci if (PM_CURRENT_STATE(state17) < PCIE_GEN3) 35562306a36Sopenharmony_ci speed_okay = 1; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci if (smlh_up) 35862306a36Sopenharmony_ci dev_dbg(dev, "smlh_link_up is on\n"); 35962306a36Sopenharmony_ci if (rdlh_up) 36062306a36Sopenharmony_ci dev_dbg(dev, "rdlh_link_up is on\n"); 36162306a36Sopenharmony_ci if (ltssm_up) 36262306a36Sopenharmony_ci dev_dbg(dev, "ltssm_up is on\n"); 36362306a36Sopenharmony_ci if (speed_okay) 36462306a36Sopenharmony_ci dev_dbg(dev, "speed_okay\n"); 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci if (smlh_up && rdlh_up && ltssm_up && speed_okay) 36762306a36Sopenharmony_ci return 1; 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci cnt++; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci udelay(10); 37262306a36Sopenharmony_ci } while (cnt < WAIT_LINKUP_TIMEOUT); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci dev_err(dev, "error: wait linkup timeout\n"); 37562306a36Sopenharmony_ci return 0; 37662306a36Sopenharmony_ci} 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_cistatic int meson_pcie_host_init(struct dw_pcie_rp *pp) 37962306a36Sopenharmony_ci{ 38062306a36Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 38162306a36Sopenharmony_ci struct meson_pcie *mp = to_meson_pcie(pci); 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci pp->bridge->ops = &meson_pci_ops; 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci meson_set_max_payload(mp, MAX_PAYLOAD_SIZE); 38662306a36Sopenharmony_ci meson_set_max_rd_req_size(mp, MAX_READ_REQ_SIZE); 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci return 0; 38962306a36Sopenharmony_ci} 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_cistatic const struct dw_pcie_host_ops meson_pcie_host_ops = { 39262306a36Sopenharmony_ci .host_init = meson_pcie_host_init, 39362306a36Sopenharmony_ci}; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = { 39662306a36Sopenharmony_ci .link_up = meson_pcie_link_up, 39762306a36Sopenharmony_ci .start_link = meson_pcie_start_link, 39862306a36Sopenharmony_ci}; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_cistatic int meson_pcie_probe(struct platform_device *pdev) 40162306a36Sopenharmony_ci{ 40262306a36Sopenharmony_ci struct device *dev = &pdev->dev; 40362306a36Sopenharmony_ci struct dw_pcie *pci; 40462306a36Sopenharmony_ci struct meson_pcie *mp; 40562306a36Sopenharmony_ci int ret; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci mp = devm_kzalloc(dev, sizeof(*mp), GFP_KERNEL); 40862306a36Sopenharmony_ci if (!mp) 40962306a36Sopenharmony_ci return -ENOMEM; 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci pci = &mp->pci; 41262306a36Sopenharmony_ci pci->dev = dev; 41362306a36Sopenharmony_ci pci->ops = &dw_pcie_ops; 41462306a36Sopenharmony_ci pci->pp.ops = &meson_pcie_host_ops; 41562306a36Sopenharmony_ci pci->num_lanes = 1; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci mp->phy = devm_phy_get(dev, "pcie"); 41862306a36Sopenharmony_ci if (IS_ERR(mp->phy)) { 41962306a36Sopenharmony_ci dev_err(dev, "get phy failed, %ld\n", PTR_ERR(mp->phy)); 42062306a36Sopenharmony_ci return PTR_ERR(mp->phy); 42162306a36Sopenharmony_ci } 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci mp->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW); 42462306a36Sopenharmony_ci if (IS_ERR(mp->reset_gpio)) { 42562306a36Sopenharmony_ci dev_err(dev, "get reset gpio failed\n"); 42662306a36Sopenharmony_ci return PTR_ERR(mp->reset_gpio); 42762306a36Sopenharmony_ci } 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci ret = meson_pcie_get_resets(mp); 43062306a36Sopenharmony_ci if (ret) { 43162306a36Sopenharmony_ci dev_err(dev, "get reset resource failed, %d\n", ret); 43262306a36Sopenharmony_ci return ret; 43362306a36Sopenharmony_ci } 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci ret = meson_pcie_get_mems(pdev, mp); 43662306a36Sopenharmony_ci if (ret) { 43762306a36Sopenharmony_ci dev_err(dev, "get memory resource failed, %d\n", ret); 43862306a36Sopenharmony_ci return ret; 43962306a36Sopenharmony_ci } 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci ret = meson_pcie_power_on(mp); 44262306a36Sopenharmony_ci if (ret) { 44362306a36Sopenharmony_ci dev_err(dev, "phy power on failed, %d\n", ret); 44462306a36Sopenharmony_ci return ret; 44562306a36Sopenharmony_ci } 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci ret = meson_pcie_reset(mp); 44862306a36Sopenharmony_ci if (ret) { 44962306a36Sopenharmony_ci dev_err(dev, "reset failed, %d\n", ret); 45062306a36Sopenharmony_ci goto err_phy; 45162306a36Sopenharmony_ci } 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci ret = meson_pcie_probe_clocks(mp); 45462306a36Sopenharmony_ci if (ret) { 45562306a36Sopenharmony_ci dev_err(dev, "init clock resources failed, %d\n", ret); 45662306a36Sopenharmony_ci goto err_phy; 45762306a36Sopenharmony_ci } 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci platform_set_drvdata(pdev, mp); 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci ret = dw_pcie_host_init(&pci->pp); 46262306a36Sopenharmony_ci if (ret < 0) { 46362306a36Sopenharmony_ci dev_err(dev, "Add PCIe port failed, %d\n", ret); 46462306a36Sopenharmony_ci goto err_phy; 46562306a36Sopenharmony_ci } 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci return 0; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_cierr_phy: 47062306a36Sopenharmony_ci meson_pcie_power_off(mp); 47162306a36Sopenharmony_ci return ret; 47262306a36Sopenharmony_ci} 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_cistatic const struct of_device_id meson_pcie_of_match[] = { 47562306a36Sopenharmony_ci { 47662306a36Sopenharmony_ci .compatible = "amlogic,axg-pcie", 47762306a36Sopenharmony_ci }, 47862306a36Sopenharmony_ci { 47962306a36Sopenharmony_ci .compatible = "amlogic,g12a-pcie", 48062306a36Sopenharmony_ci }, 48162306a36Sopenharmony_ci {}, 48262306a36Sopenharmony_ci}; 48362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, meson_pcie_of_match); 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_cistatic struct platform_driver meson_pcie_driver = { 48662306a36Sopenharmony_ci .probe = meson_pcie_probe, 48762306a36Sopenharmony_ci .driver = { 48862306a36Sopenharmony_ci .name = "meson-pcie", 48962306a36Sopenharmony_ci .of_match_table = meson_pcie_of_match, 49062306a36Sopenharmony_ci }, 49162306a36Sopenharmony_ci}; 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_cimodule_platform_driver(meson_pcie_driver); 49462306a36Sopenharmony_ci 49562306a36Sopenharmony_ciMODULE_AUTHOR("Yue Wang <yue.wang@amlogic.com>"); 49662306a36Sopenharmony_ciMODULE_DESCRIPTION("Amlogic PCIe Controller driver"); 49762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 498