162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * PCIe host controller driver for Freescale i.MX6 SoCs
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2013 Kosagi
662306a36Sopenharmony_ci *		https://www.kosagi.com
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Author: Sean Cross <xobs@kosagi.com>
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/bitfield.h>
1262306a36Sopenharmony_ci#include <linux/clk.h>
1362306a36Sopenharmony_ci#include <linux/delay.h>
1462306a36Sopenharmony_ci#include <linux/gpio.h>
1562306a36Sopenharmony_ci#include <linux/kernel.h>
1662306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1762306a36Sopenharmony_ci#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
1862306a36Sopenharmony_ci#include <linux/mfd/syscon/imx7-iomuxc-gpr.h>
1962306a36Sopenharmony_ci#include <linux/module.h>
2062306a36Sopenharmony_ci#include <linux/of.h>
2162306a36Sopenharmony_ci#include <linux/of_gpio.h>
2262306a36Sopenharmony_ci#include <linux/of_address.h>
2362306a36Sopenharmony_ci#include <linux/pci.h>
2462306a36Sopenharmony_ci#include <linux/platform_device.h>
2562306a36Sopenharmony_ci#include <linux/regmap.h>
2662306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
2762306a36Sopenharmony_ci#include <linux/resource.h>
2862306a36Sopenharmony_ci#include <linux/signal.h>
2962306a36Sopenharmony_ci#include <linux/types.h>
3062306a36Sopenharmony_ci#include <linux/interrupt.h>
3162306a36Sopenharmony_ci#include <linux/reset.h>
3262306a36Sopenharmony_ci#include <linux/phy/phy.h>
3362306a36Sopenharmony_ci#include <linux/pm_domain.h>
3462306a36Sopenharmony_ci#include <linux/pm_runtime.h>
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#include "pcie-designware.h"
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci#define IMX8MQ_GPR_PCIE_REF_USE_PAD		BIT(9)
3962306a36Sopenharmony_ci#define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN	BIT(10)
4062306a36Sopenharmony_ci#define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE	BIT(11)
4162306a36Sopenharmony_ci#define IMX8MQ_GPR_PCIE_VREG_BYPASS		BIT(12)
4262306a36Sopenharmony_ci#define IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE	GENMASK(11, 8)
4362306a36Sopenharmony_ci#define IMX8MQ_PCIE2_BASE_ADDR			0x33c00000
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci#define to_imx6_pcie(x)	dev_get_drvdata((x)->dev)
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cienum imx6_pcie_variants {
4862306a36Sopenharmony_ci	IMX6Q,
4962306a36Sopenharmony_ci	IMX6SX,
5062306a36Sopenharmony_ci	IMX6QP,
5162306a36Sopenharmony_ci	IMX7D,
5262306a36Sopenharmony_ci	IMX8MQ,
5362306a36Sopenharmony_ci	IMX8MM,
5462306a36Sopenharmony_ci	IMX8MP,
5562306a36Sopenharmony_ci	IMX8MQ_EP,
5662306a36Sopenharmony_ci	IMX8MM_EP,
5762306a36Sopenharmony_ci	IMX8MP_EP,
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci#define IMX6_PCIE_FLAG_IMX6_PHY			BIT(0)
6162306a36Sopenharmony_ci#define IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE	BIT(1)
6262306a36Sopenharmony_ci#define IMX6_PCIE_FLAG_SUPPORTS_SUSPEND		BIT(2)
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_cistruct imx6_pcie_drvdata {
6562306a36Sopenharmony_ci	enum imx6_pcie_variants variant;
6662306a36Sopenharmony_ci	enum dw_pcie_device_mode mode;
6762306a36Sopenharmony_ci	u32 flags;
6862306a36Sopenharmony_ci	int dbi_length;
6962306a36Sopenharmony_ci	const char *gpr;
7062306a36Sopenharmony_ci};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistruct imx6_pcie {
7362306a36Sopenharmony_ci	struct dw_pcie		*pci;
7462306a36Sopenharmony_ci	int			reset_gpio;
7562306a36Sopenharmony_ci	bool			gpio_active_high;
7662306a36Sopenharmony_ci	bool			link_is_up;
7762306a36Sopenharmony_ci	struct clk		*pcie_bus;
7862306a36Sopenharmony_ci	struct clk		*pcie_phy;
7962306a36Sopenharmony_ci	struct clk		*pcie_inbound_axi;
8062306a36Sopenharmony_ci	struct clk		*pcie;
8162306a36Sopenharmony_ci	struct clk		*pcie_aux;
8262306a36Sopenharmony_ci	struct regmap		*iomuxc_gpr;
8362306a36Sopenharmony_ci	u16			msi_ctrl;
8462306a36Sopenharmony_ci	u32			controller_id;
8562306a36Sopenharmony_ci	struct reset_control	*pciephy_reset;
8662306a36Sopenharmony_ci	struct reset_control	*apps_reset;
8762306a36Sopenharmony_ci	struct reset_control	*turnoff_reset;
8862306a36Sopenharmony_ci	u32			tx_deemph_gen1;
8962306a36Sopenharmony_ci	u32			tx_deemph_gen2_3p5db;
9062306a36Sopenharmony_ci	u32			tx_deemph_gen2_6db;
9162306a36Sopenharmony_ci	u32			tx_swing_full;
9262306a36Sopenharmony_ci	u32			tx_swing_low;
9362306a36Sopenharmony_ci	struct regulator	*vpcie;
9462306a36Sopenharmony_ci	struct regulator	*vph;
9562306a36Sopenharmony_ci	void __iomem		*phy_base;
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	/* power domain for pcie */
9862306a36Sopenharmony_ci	struct device		*pd_pcie;
9962306a36Sopenharmony_ci	/* power domain for pcie phy */
10062306a36Sopenharmony_ci	struct device		*pd_pcie_phy;
10162306a36Sopenharmony_ci	struct phy		*phy;
10262306a36Sopenharmony_ci	const struct imx6_pcie_drvdata *drvdata;
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci/* Parameters for the waiting for PCIe PHY PLL to lock on i.MX7 */
10662306a36Sopenharmony_ci#define PHY_PLL_LOCK_WAIT_USLEEP_MAX	200
10762306a36Sopenharmony_ci#define PHY_PLL_LOCK_WAIT_TIMEOUT	(2000 * PHY_PLL_LOCK_WAIT_USLEEP_MAX)
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci/* PCIe Port Logic registers (memory-mapped) */
11062306a36Sopenharmony_ci#define PL_OFFSET 0x700
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci#define PCIE_PHY_CTRL (PL_OFFSET + 0x114)
11362306a36Sopenharmony_ci#define PCIE_PHY_CTRL_DATA(x)		FIELD_PREP(GENMASK(15, 0), (x))
11462306a36Sopenharmony_ci#define PCIE_PHY_CTRL_CAP_ADR		BIT(16)
11562306a36Sopenharmony_ci#define PCIE_PHY_CTRL_CAP_DAT		BIT(17)
11662306a36Sopenharmony_ci#define PCIE_PHY_CTRL_WR		BIT(18)
11762306a36Sopenharmony_ci#define PCIE_PHY_CTRL_RD		BIT(19)
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci#define PCIE_PHY_STAT (PL_OFFSET + 0x110)
12062306a36Sopenharmony_ci#define PCIE_PHY_STAT_ACK		BIT(16)
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci/* PHY registers (not memory-mapped) */
12362306a36Sopenharmony_ci#define PCIE_PHY_ATEOVRD			0x10
12462306a36Sopenharmony_ci#define  PCIE_PHY_ATEOVRD_EN			BIT(2)
12562306a36Sopenharmony_ci#define  PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT	0
12662306a36Sopenharmony_ci#define  PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK	0x1
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci#define PCIE_PHY_MPLL_OVRD_IN_LO		0x11
12962306a36Sopenharmony_ci#define  PCIE_PHY_MPLL_MULTIPLIER_SHIFT		2
13062306a36Sopenharmony_ci#define  PCIE_PHY_MPLL_MULTIPLIER_MASK		0x7f
13162306a36Sopenharmony_ci#define  PCIE_PHY_MPLL_MULTIPLIER_OVRD		BIT(9)
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci#define PCIE_PHY_RX_ASIC_OUT 0x100D
13462306a36Sopenharmony_ci#define PCIE_PHY_RX_ASIC_OUT_VALID	(1 << 0)
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci/* iMX7 PCIe PHY registers */
13762306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG4		0x14
13862306a36Sopenharmony_ci/* These are probably the bits that *aren't* DCC_FB_EN */
13962306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG4_DCC_FB_EN	0x29
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG15	        0x54
14262306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG15_DLY_4	BIT(2)
14362306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG15_PLL_PD	BIT(5)
14462306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG15_OVRD_PLL_PD	BIT(7)
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG24		0x90
14762306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG24_RX_EQ	BIT(6)
14862306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG24_RX_EQ_SEL	BIT(3)
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG26		0x98
15162306a36Sopenharmony_ci#define PCIE_PHY_CMN_REG26_ATT_MODE	0xBC
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci#define PHY_RX_OVRD_IN_LO 0x1005
15462306a36Sopenharmony_ci#define PHY_RX_OVRD_IN_LO_RX_DATA_EN		BIT(5)
15562306a36Sopenharmony_ci#define PHY_RX_OVRD_IN_LO_RX_PLL_EN		BIT(3)
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic unsigned int imx6_pcie_grp_offset(const struct imx6_pcie *imx6_pcie)
15862306a36Sopenharmony_ci{
15962306a36Sopenharmony_ci	WARN_ON(imx6_pcie->drvdata->variant != IMX8MQ &&
16062306a36Sopenharmony_ci		imx6_pcie->drvdata->variant != IMX8MQ_EP &&
16162306a36Sopenharmony_ci		imx6_pcie->drvdata->variant != IMX8MM &&
16262306a36Sopenharmony_ci		imx6_pcie->drvdata->variant != IMX8MM_EP &&
16362306a36Sopenharmony_ci		imx6_pcie->drvdata->variant != IMX8MP &&
16462306a36Sopenharmony_ci		imx6_pcie->drvdata->variant != IMX8MP_EP);
16562306a36Sopenharmony_ci	return imx6_pcie->controller_id == 1 ? IOMUXC_GPR16 : IOMUXC_GPR14;
16662306a36Sopenharmony_ci}
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic void imx6_pcie_configure_type(struct imx6_pcie *imx6_pcie)
16962306a36Sopenharmony_ci{
17062306a36Sopenharmony_ci	unsigned int mask, val, mode;
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	if (imx6_pcie->drvdata->mode == DW_PCIE_EP_TYPE)
17362306a36Sopenharmony_ci		mode = PCI_EXP_TYPE_ENDPOINT;
17462306a36Sopenharmony_ci	else
17562306a36Sopenharmony_ci		mode = PCI_EXP_TYPE_ROOT_PORT;
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
17862306a36Sopenharmony_ci	case IMX8MQ:
17962306a36Sopenharmony_ci	case IMX8MQ_EP:
18062306a36Sopenharmony_ci		if (imx6_pcie->controller_id == 1) {
18162306a36Sopenharmony_ci			mask = IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE;
18262306a36Sopenharmony_ci			val  = FIELD_PREP(IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE,
18362306a36Sopenharmony_ci					  mode);
18462306a36Sopenharmony_ci		} else {
18562306a36Sopenharmony_ci			mask = IMX6Q_GPR12_DEVICE_TYPE;
18662306a36Sopenharmony_ci			val  = FIELD_PREP(IMX6Q_GPR12_DEVICE_TYPE, mode);
18762306a36Sopenharmony_ci		}
18862306a36Sopenharmony_ci		break;
18962306a36Sopenharmony_ci	default:
19062306a36Sopenharmony_ci		mask = IMX6Q_GPR12_DEVICE_TYPE;
19162306a36Sopenharmony_ci		val  = FIELD_PREP(IMX6Q_GPR12_DEVICE_TYPE, mode);
19262306a36Sopenharmony_ci		break;
19362306a36Sopenharmony_ci	}
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, mask, val);
19662306a36Sopenharmony_ci}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic int pcie_phy_poll_ack(struct imx6_pcie *imx6_pcie, bool exp_val)
19962306a36Sopenharmony_ci{
20062306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
20162306a36Sopenharmony_ci	bool val;
20262306a36Sopenharmony_ci	u32 max_iterations = 10;
20362306a36Sopenharmony_ci	u32 wait_counter = 0;
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	do {
20662306a36Sopenharmony_ci		val = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT) &
20762306a36Sopenharmony_ci			PCIE_PHY_STAT_ACK;
20862306a36Sopenharmony_ci		wait_counter++;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci		if (val == exp_val)
21162306a36Sopenharmony_ci			return 0;
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci		udelay(1);
21462306a36Sopenharmony_ci	} while (wait_counter < max_iterations);
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	return -ETIMEDOUT;
21762306a36Sopenharmony_ci}
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic int pcie_phy_wait_ack(struct imx6_pcie *imx6_pcie, int addr)
22062306a36Sopenharmony_ci{
22162306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
22262306a36Sopenharmony_ci	u32 val;
22362306a36Sopenharmony_ci	int ret;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	val = PCIE_PHY_CTRL_DATA(addr);
22662306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val);
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	val |= PCIE_PHY_CTRL_CAP_ADR;
22962306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val);
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	ret = pcie_phy_poll_ack(imx6_pcie, true);
23262306a36Sopenharmony_ci	if (ret)
23362306a36Sopenharmony_ci		return ret;
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	val = PCIE_PHY_CTRL_DATA(addr);
23662306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val);
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci	return pcie_phy_poll_ack(imx6_pcie, false);
23962306a36Sopenharmony_ci}
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci/* Read from the 16-bit PCIe PHY control registers (not memory-mapped) */
24262306a36Sopenharmony_cistatic int pcie_phy_read(struct imx6_pcie *imx6_pcie, int addr, u16 *data)
24362306a36Sopenharmony_ci{
24462306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
24562306a36Sopenharmony_ci	u32 phy_ctl;
24662306a36Sopenharmony_ci	int ret;
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	ret = pcie_phy_wait_ack(imx6_pcie, addr);
24962306a36Sopenharmony_ci	if (ret)
25062306a36Sopenharmony_ci		return ret;
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	/* assert Read signal */
25362306a36Sopenharmony_ci	phy_ctl = PCIE_PHY_CTRL_RD;
25462306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, phy_ctl);
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	ret = pcie_phy_poll_ack(imx6_pcie, true);
25762306a36Sopenharmony_ci	if (ret)
25862306a36Sopenharmony_ci		return ret;
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	*data = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT);
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	/* deassert Read signal */
26362306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x00);
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	return pcie_phy_poll_ack(imx6_pcie, false);
26662306a36Sopenharmony_ci}
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic int pcie_phy_write(struct imx6_pcie *imx6_pcie, int addr, u16 data)
26962306a36Sopenharmony_ci{
27062306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
27162306a36Sopenharmony_ci	u32 var;
27262306a36Sopenharmony_ci	int ret;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	/* write addr */
27562306a36Sopenharmony_ci	/* cap addr */
27662306a36Sopenharmony_ci	ret = pcie_phy_wait_ack(imx6_pcie, addr);
27762306a36Sopenharmony_ci	if (ret)
27862306a36Sopenharmony_ci		return ret;
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	var = PCIE_PHY_CTRL_DATA(data);
28162306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	/* capture data */
28462306a36Sopenharmony_ci	var |= PCIE_PHY_CTRL_CAP_DAT;
28562306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	ret = pcie_phy_poll_ack(imx6_pcie, true);
28862306a36Sopenharmony_ci	if (ret)
28962306a36Sopenharmony_ci		return ret;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	/* deassert cap data */
29262306a36Sopenharmony_ci	var = PCIE_PHY_CTRL_DATA(data);
29362306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	/* wait for ack de-assertion */
29662306a36Sopenharmony_ci	ret = pcie_phy_poll_ack(imx6_pcie, false);
29762306a36Sopenharmony_ci	if (ret)
29862306a36Sopenharmony_ci		return ret;
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	/* assert wr signal */
30162306a36Sopenharmony_ci	var = PCIE_PHY_CTRL_WR;
30262306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	/* wait for ack */
30562306a36Sopenharmony_ci	ret = pcie_phy_poll_ack(imx6_pcie, true);
30662306a36Sopenharmony_ci	if (ret)
30762306a36Sopenharmony_ci		return ret;
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci	/* deassert wr signal */
31062306a36Sopenharmony_ci	var = PCIE_PHY_CTRL_DATA(data);
31162306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci	/* wait for ack de-assertion */
31462306a36Sopenharmony_ci	ret = pcie_phy_poll_ack(imx6_pcie, false);
31562306a36Sopenharmony_ci	if (ret)
31662306a36Sopenharmony_ci		return ret;
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x0);
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci	return 0;
32162306a36Sopenharmony_ci}
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic void imx6_pcie_init_phy(struct imx6_pcie *imx6_pcie)
32462306a36Sopenharmony_ci{
32562306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
32662306a36Sopenharmony_ci	case IMX8MM:
32762306a36Sopenharmony_ci	case IMX8MM_EP:
32862306a36Sopenharmony_ci	case IMX8MP:
32962306a36Sopenharmony_ci	case IMX8MP_EP:
33062306a36Sopenharmony_ci		/*
33162306a36Sopenharmony_ci		 * The PHY initialization had been done in the PHY
33262306a36Sopenharmony_ci		 * driver, break here directly.
33362306a36Sopenharmony_ci		 */
33462306a36Sopenharmony_ci		break;
33562306a36Sopenharmony_ci	case IMX8MQ:
33662306a36Sopenharmony_ci	case IMX8MQ_EP:
33762306a36Sopenharmony_ci		/*
33862306a36Sopenharmony_ci		 * TODO: Currently this code assumes external
33962306a36Sopenharmony_ci		 * oscillator is being used
34062306a36Sopenharmony_ci		 */
34162306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr,
34262306a36Sopenharmony_ci				   imx6_pcie_grp_offset(imx6_pcie),
34362306a36Sopenharmony_ci				   IMX8MQ_GPR_PCIE_REF_USE_PAD,
34462306a36Sopenharmony_ci				   IMX8MQ_GPR_PCIE_REF_USE_PAD);
34562306a36Sopenharmony_ci		/*
34662306a36Sopenharmony_ci		 * Regarding the datasheet, the PCIE_VPH is suggested
34762306a36Sopenharmony_ci		 * to be 1.8V. If the PCIE_VPH is supplied by 3.3V, the
34862306a36Sopenharmony_ci		 * VREG_BYPASS should be cleared to zero.
34962306a36Sopenharmony_ci		 */
35062306a36Sopenharmony_ci		if (imx6_pcie->vph &&
35162306a36Sopenharmony_ci		    regulator_get_voltage(imx6_pcie->vph) > 3000000)
35262306a36Sopenharmony_ci			regmap_update_bits(imx6_pcie->iomuxc_gpr,
35362306a36Sopenharmony_ci					   imx6_pcie_grp_offset(imx6_pcie),
35462306a36Sopenharmony_ci					   IMX8MQ_GPR_PCIE_VREG_BYPASS,
35562306a36Sopenharmony_ci					   0);
35662306a36Sopenharmony_ci		break;
35762306a36Sopenharmony_ci	case IMX7D:
35862306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
35962306a36Sopenharmony_ci				   IMX7D_GPR12_PCIE_PHY_REFCLK_SEL, 0);
36062306a36Sopenharmony_ci		break;
36162306a36Sopenharmony_ci	case IMX6SX:
36262306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
36362306a36Sopenharmony_ci				   IMX6SX_GPR12_PCIE_RX_EQ_MASK,
36462306a36Sopenharmony_ci				   IMX6SX_GPR12_PCIE_RX_EQ_2);
36562306a36Sopenharmony_ci		fallthrough;
36662306a36Sopenharmony_ci	default:
36762306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
36862306a36Sopenharmony_ci				   IMX6Q_GPR12_PCIE_CTL_2, 0 << 10);
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci		/* configure constant input signal to the pcie ctrl and phy */
37162306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
37262306a36Sopenharmony_ci				   IMX6Q_GPR12_LOS_LEVEL, 9 << 4);
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
37562306a36Sopenharmony_ci				   IMX6Q_GPR8_TX_DEEMPH_GEN1,
37662306a36Sopenharmony_ci				   imx6_pcie->tx_deemph_gen1 << 0);
37762306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
37862306a36Sopenharmony_ci				   IMX6Q_GPR8_TX_DEEMPH_GEN2_3P5DB,
37962306a36Sopenharmony_ci				   imx6_pcie->tx_deemph_gen2_3p5db << 6);
38062306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
38162306a36Sopenharmony_ci				   IMX6Q_GPR8_TX_DEEMPH_GEN2_6DB,
38262306a36Sopenharmony_ci				   imx6_pcie->tx_deemph_gen2_6db << 12);
38362306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
38462306a36Sopenharmony_ci				   IMX6Q_GPR8_TX_SWING_FULL,
38562306a36Sopenharmony_ci				   imx6_pcie->tx_swing_full << 18);
38662306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
38762306a36Sopenharmony_ci				   IMX6Q_GPR8_TX_SWING_LOW,
38862306a36Sopenharmony_ci				   imx6_pcie->tx_swing_low << 25);
38962306a36Sopenharmony_ci		break;
39062306a36Sopenharmony_ci	}
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	imx6_pcie_configure_type(imx6_pcie);
39362306a36Sopenharmony_ci}
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_cistatic void imx7d_pcie_wait_for_phy_pll_lock(struct imx6_pcie *imx6_pcie)
39662306a36Sopenharmony_ci{
39762306a36Sopenharmony_ci	u32 val;
39862306a36Sopenharmony_ci	struct device *dev = imx6_pcie->pci->dev;
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	if (regmap_read_poll_timeout(imx6_pcie->iomuxc_gpr,
40162306a36Sopenharmony_ci				     IOMUXC_GPR22, val,
40262306a36Sopenharmony_ci				     val & IMX7D_GPR22_PCIE_PHY_PLL_LOCKED,
40362306a36Sopenharmony_ci				     PHY_PLL_LOCK_WAIT_USLEEP_MAX,
40462306a36Sopenharmony_ci				     PHY_PLL_LOCK_WAIT_TIMEOUT))
40562306a36Sopenharmony_ci		dev_err(dev, "PCIe PLL lock timeout\n");
40662306a36Sopenharmony_ci}
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_cistatic int imx6_setup_phy_mpll(struct imx6_pcie *imx6_pcie)
40962306a36Sopenharmony_ci{
41062306a36Sopenharmony_ci	unsigned long phy_rate = clk_get_rate(imx6_pcie->pcie_phy);
41162306a36Sopenharmony_ci	int mult, div;
41262306a36Sopenharmony_ci	u16 val;
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY))
41562306a36Sopenharmony_ci		return 0;
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	switch (phy_rate) {
41862306a36Sopenharmony_ci	case 125000000:
41962306a36Sopenharmony_ci		/*
42062306a36Sopenharmony_ci		 * The default settings of the MPLL are for a 125MHz input
42162306a36Sopenharmony_ci		 * clock, so no need to reconfigure anything in that case.
42262306a36Sopenharmony_ci		 */
42362306a36Sopenharmony_ci		return 0;
42462306a36Sopenharmony_ci	case 100000000:
42562306a36Sopenharmony_ci		mult = 25;
42662306a36Sopenharmony_ci		div = 0;
42762306a36Sopenharmony_ci		break;
42862306a36Sopenharmony_ci	case 200000000:
42962306a36Sopenharmony_ci		mult = 25;
43062306a36Sopenharmony_ci		div = 1;
43162306a36Sopenharmony_ci		break;
43262306a36Sopenharmony_ci	default:
43362306a36Sopenharmony_ci		dev_err(imx6_pcie->pci->dev,
43462306a36Sopenharmony_ci			"Unsupported PHY reference clock rate %lu\n", phy_rate);
43562306a36Sopenharmony_ci		return -EINVAL;
43662306a36Sopenharmony_ci	}
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci	pcie_phy_read(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, &val);
43962306a36Sopenharmony_ci	val &= ~(PCIE_PHY_MPLL_MULTIPLIER_MASK <<
44062306a36Sopenharmony_ci		 PCIE_PHY_MPLL_MULTIPLIER_SHIFT);
44162306a36Sopenharmony_ci	val |= mult << PCIE_PHY_MPLL_MULTIPLIER_SHIFT;
44262306a36Sopenharmony_ci	val |= PCIE_PHY_MPLL_MULTIPLIER_OVRD;
44362306a36Sopenharmony_ci	pcie_phy_write(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, val);
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	pcie_phy_read(imx6_pcie, PCIE_PHY_ATEOVRD, &val);
44662306a36Sopenharmony_ci	val &= ~(PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK <<
44762306a36Sopenharmony_ci		 PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT);
44862306a36Sopenharmony_ci	val |= div << PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT;
44962306a36Sopenharmony_ci	val |= PCIE_PHY_ATEOVRD_EN;
45062306a36Sopenharmony_ci	pcie_phy_write(imx6_pcie, PCIE_PHY_ATEOVRD, val);
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	return 0;
45362306a36Sopenharmony_ci}
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_cistatic void imx6_pcie_reset_phy(struct imx6_pcie *imx6_pcie)
45662306a36Sopenharmony_ci{
45762306a36Sopenharmony_ci	u16 tmp;
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY))
46062306a36Sopenharmony_ci		return;
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci	pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp);
46362306a36Sopenharmony_ci	tmp |= (PHY_RX_OVRD_IN_LO_RX_DATA_EN |
46462306a36Sopenharmony_ci		PHY_RX_OVRD_IN_LO_RX_PLL_EN);
46562306a36Sopenharmony_ci	pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp);
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci	usleep_range(2000, 3000);
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci	pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp);
47062306a36Sopenharmony_ci	tmp &= ~(PHY_RX_OVRD_IN_LO_RX_DATA_EN |
47162306a36Sopenharmony_ci		  PHY_RX_OVRD_IN_LO_RX_PLL_EN);
47262306a36Sopenharmony_ci	pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp);
47362306a36Sopenharmony_ci}
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci#ifdef CONFIG_ARM
47662306a36Sopenharmony_ci/*  Added for PCI abort handling */
47762306a36Sopenharmony_cistatic int imx6q_pcie_abort_handler(unsigned long addr,
47862306a36Sopenharmony_ci		unsigned int fsr, struct pt_regs *regs)
47962306a36Sopenharmony_ci{
48062306a36Sopenharmony_ci	unsigned long pc = instruction_pointer(regs);
48162306a36Sopenharmony_ci	unsigned long instr = *(unsigned long *)pc;
48262306a36Sopenharmony_ci	int reg = (instr >> 12) & 15;
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	/*
48562306a36Sopenharmony_ci	 * If the instruction being executed was a read,
48662306a36Sopenharmony_ci	 * make it look like it read all-ones.
48762306a36Sopenharmony_ci	 */
48862306a36Sopenharmony_ci	if ((instr & 0x0c100000) == 0x04100000) {
48962306a36Sopenharmony_ci		unsigned long val;
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci		if (instr & 0x00400000)
49262306a36Sopenharmony_ci			val = 255;
49362306a36Sopenharmony_ci		else
49462306a36Sopenharmony_ci			val = -1;
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci		regs->uregs[reg] = val;
49762306a36Sopenharmony_ci		regs->ARM_pc += 4;
49862306a36Sopenharmony_ci		return 0;
49962306a36Sopenharmony_ci	}
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci	if ((instr & 0x0e100090) == 0x00100090) {
50262306a36Sopenharmony_ci		regs->uregs[reg] = -1;
50362306a36Sopenharmony_ci		regs->ARM_pc += 4;
50462306a36Sopenharmony_ci		return 0;
50562306a36Sopenharmony_ci	}
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_ci	return 1;
50862306a36Sopenharmony_ci}
50962306a36Sopenharmony_ci#endif
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_cistatic int imx6_pcie_attach_pd(struct device *dev)
51262306a36Sopenharmony_ci{
51362306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
51462306a36Sopenharmony_ci	struct device_link *link;
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	/* Do nothing when in a single power domain */
51762306a36Sopenharmony_ci	if (dev->pm_domain)
51862306a36Sopenharmony_ci		return 0;
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci	imx6_pcie->pd_pcie = dev_pm_domain_attach_by_name(dev, "pcie");
52162306a36Sopenharmony_ci	if (IS_ERR(imx6_pcie->pd_pcie))
52262306a36Sopenharmony_ci		return PTR_ERR(imx6_pcie->pd_pcie);
52362306a36Sopenharmony_ci	/* Do nothing when power domain missing */
52462306a36Sopenharmony_ci	if (!imx6_pcie->pd_pcie)
52562306a36Sopenharmony_ci		return 0;
52662306a36Sopenharmony_ci	link = device_link_add(dev, imx6_pcie->pd_pcie,
52762306a36Sopenharmony_ci			DL_FLAG_STATELESS |
52862306a36Sopenharmony_ci			DL_FLAG_PM_RUNTIME |
52962306a36Sopenharmony_ci			DL_FLAG_RPM_ACTIVE);
53062306a36Sopenharmony_ci	if (!link) {
53162306a36Sopenharmony_ci		dev_err(dev, "Failed to add device_link to pcie pd.\n");
53262306a36Sopenharmony_ci		return -EINVAL;
53362306a36Sopenharmony_ci	}
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	imx6_pcie->pd_pcie_phy = dev_pm_domain_attach_by_name(dev, "pcie_phy");
53662306a36Sopenharmony_ci	if (IS_ERR(imx6_pcie->pd_pcie_phy))
53762306a36Sopenharmony_ci		return PTR_ERR(imx6_pcie->pd_pcie_phy);
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	link = device_link_add(dev, imx6_pcie->pd_pcie_phy,
54062306a36Sopenharmony_ci			DL_FLAG_STATELESS |
54162306a36Sopenharmony_ci			DL_FLAG_PM_RUNTIME |
54262306a36Sopenharmony_ci			DL_FLAG_RPM_ACTIVE);
54362306a36Sopenharmony_ci	if (!link) {
54462306a36Sopenharmony_ci		dev_err(dev, "Failed to add device_link to pcie_phy pd.\n");
54562306a36Sopenharmony_ci		return -EINVAL;
54662306a36Sopenharmony_ci	}
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	return 0;
54962306a36Sopenharmony_ci}
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_cistatic int imx6_pcie_enable_ref_clk(struct imx6_pcie *imx6_pcie)
55262306a36Sopenharmony_ci{
55362306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
55462306a36Sopenharmony_ci	struct device *dev = pci->dev;
55562306a36Sopenharmony_ci	unsigned int offset;
55662306a36Sopenharmony_ci	int ret = 0;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
55962306a36Sopenharmony_ci	case IMX6SX:
56062306a36Sopenharmony_ci		ret = clk_prepare_enable(imx6_pcie->pcie_inbound_axi);
56162306a36Sopenharmony_ci		if (ret) {
56262306a36Sopenharmony_ci			dev_err(dev, "unable to enable pcie_axi clock\n");
56362306a36Sopenharmony_ci			break;
56462306a36Sopenharmony_ci		}
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
56762306a36Sopenharmony_ci				   IMX6SX_GPR12_PCIE_TEST_POWERDOWN, 0);
56862306a36Sopenharmony_ci		break;
56962306a36Sopenharmony_ci	case IMX6QP:
57062306a36Sopenharmony_ci	case IMX6Q:
57162306a36Sopenharmony_ci		/* power up core phy and enable ref clock */
57262306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
57362306a36Sopenharmony_ci				   IMX6Q_GPR1_PCIE_TEST_PD, 0 << 18);
57462306a36Sopenharmony_ci		/*
57562306a36Sopenharmony_ci		 * the async reset input need ref clock to sync internally,
57662306a36Sopenharmony_ci		 * when the ref clock comes after reset, internal synced
57762306a36Sopenharmony_ci		 * reset time is too short, cannot meet the requirement.
57862306a36Sopenharmony_ci		 * add one ~10us delay here.
57962306a36Sopenharmony_ci		 */
58062306a36Sopenharmony_ci		usleep_range(10, 100);
58162306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
58262306a36Sopenharmony_ci				   IMX6Q_GPR1_PCIE_REF_CLK_EN, 1 << 16);
58362306a36Sopenharmony_ci		break;
58462306a36Sopenharmony_ci	case IMX7D:
58562306a36Sopenharmony_ci		break;
58662306a36Sopenharmony_ci	case IMX8MM:
58762306a36Sopenharmony_ci	case IMX8MM_EP:
58862306a36Sopenharmony_ci	case IMX8MQ:
58962306a36Sopenharmony_ci	case IMX8MQ_EP:
59062306a36Sopenharmony_ci	case IMX8MP:
59162306a36Sopenharmony_ci	case IMX8MP_EP:
59262306a36Sopenharmony_ci		ret = clk_prepare_enable(imx6_pcie->pcie_aux);
59362306a36Sopenharmony_ci		if (ret) {
59462306a36Sopenharmony_ci			dev_err(dev, "unable to enable pcie_aux clock\n");
59562306a36Sopenharmony_ci			break;
59662306a36Sopenharmony_ci		}
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci		offset = imx6_pcie_grp_offset(imx6_pcie);
59962306a36Sopenharmony_ci		/*
60062306a36Sopenharmony_ci		 * Set the over ride low and enabled
60162306a36Sopenharmony_ci		 * make sure that REF_CLK is turned on.
60262306a36Sopenharmony_ci		 */
60362306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, offset,
60462306a36Sopenharmony_ci				   IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE,
60562306a36Sopenharmony_ci				   0);
60662306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, offset,
60762306a36Sopenharmony_ci				   IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN,
60862306a36Sopenharmony_ci				   IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN);
60962306a36Sopenharmony_ci		break;
61062306a36Sopenharmony_ci	}
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci	return ret;
61362306a36Sopenharmony_ci}
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_cistatic void imx6_pcie_disable_ref_clk(struct imx6_pcie *imx6_pcie)
61662306a36Sopenharmony_ci{
61762306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
61862306a36Sopenharmony_ci	case IMX6SX:
61962306a36Sopenharmony_ci		clk_disable_unprepare(imx6_pcie->pcie_inbound_axi);
62062306a36Sopenharmony_ci		break;
62162306a36Sopenharmony_ci	case IMX6QP:
62262306a36Sopenharmony_ci	case IMX6Q:
62362306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
62462306a36Sopenharmony_ci				IMX6Q_GPR1_PCIE_REF_CLK_EN, 0);
62562306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
62662306a36Sopenharmony_ci				IMX6Q_GPR1_PCIE_TEST_PD,
62762306a36Sopenharmony_ci				IMX6Q_GPR1_PCIE_TEST_PD);
62862306a36Sopenharmony_ci		break;
62962306a36Sopenharmony_ci	case IMX7D:
63062306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
63162306a36Sopenharmony_ci				   IMX7D_GPR12_PCIE_PHY_REFCLK_SEL,
63262306a36Sopenharmony_ci				   IMX7D_GPR12_PCIE_PHY_REFCLK_SEL);
63362306a36Sopenharmony_ci		break;
63462306a36Sopenharmony_ci	case IMX8MM:
63562306a36Sopenharmony_ci	case IMX8MM_EP:
63662306a36Sopenharmony_ci	case IMX8MQ:
63762306a36Sopenharmony_ci	case IMX8MQ_EP:
63862306a36Sopenharmony_ci	case IMX8MP:
63962306a36Sopenharmony_ci	case IMX8MP_EP:
64062306a36Sopenharmony_ci		clk_disable_unprepare(imx6_pcie->pcie_aux);
64162306a36Sopenharmony_ci		break;
64262306a36Sopenharmony_ci	default:
64362306a36Sopenharmony_ci		break;
64462306a36Sopenharmony_ci	}
64562306a36Sopenharmony_ci}
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_cistatic int imx6_pcie_clk_enable(struct imx6_pcie *imx6_pcie)
64862306a36Sopenharmony_ci{
64962306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
65062306a36Sopenharmony_ci	struct device *dev = pci->dev;
65162306a36Sopenharmony_ci	int ret;
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_ci	ret = clk_prepare_enable(imx6_pcie->pcie_phy);
65462306a36Sopenharmony_ci	if (ret) {
65562306a36Sopenharmony_ci		dev_err(dev, "unable to enable pcie_phy clock\n");
65662306a36Sopenharmony_ci		return ret;
65762306a36Sopenharmony_ci	}
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_ci	ret = clk_prepare_enable(imx6_pcie->pcie_bus);
66062306a36Sopenharmony_ci	if (ret) {
66162306a36Sopenharmony_ci		dev_err(dev, "unable to enable pcie_bus clock\n");
66262306a36Sopenharmony_ci		goto err_pcie_bus;
66362306a36Sopenharmony_ci	}
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci	ret = clk_prepare_enable(imx6_pcie->pcie);
66662306a36Sopenharmony_ci	if (ret) {
66762306a36Sopenharmony_ci		dev_err(dev, "unable to enable pcie clock\n");
66862306a36Sopenharmony_ci		goto err_pcie;
66962306a36Sopenharmony_ci	}
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_ci	ret = imx6_pcie_enable_ref_clk(imx6_pcie);
67262306a36Sopenharmony_ci	if (ret) {
67362306a36Sopenharmony_ci		dev_err(dev, "unable to enable pcie ref clock\n");
67462306a36Sopenharmony_ci		goto err_ref_clk;
67562306a36Sopenharmony_ci	}
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci	/* allow the clocks to stabilize */
67862306a36Sopenharmony_ci	usleep_range(200, 500);
67962306a36Sopenharmony_ci	return 0;
68062306a36Sopenharmony_ci
68162306a36Sopenharmony_cierr_ref_clk:
68262306a36Sopenharmony_ci	clk_disable_unprepare(imx6_pcie->pcie);
68362306a36Sopenharmony_cierr_pcie:
68462306a36Sopenharmony_ci	clk_disable_unprepare(imx6_pcie->pcie_bus);
68562306a36Sopenharmony_cierr_pcie_bus:
68662306a36Sopenharmony_ci	clk_disable_unprepare(imx6_pcie->pcie_phy);
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci	return ret;
68962306a36Sopenharmony_ci}
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_cistatic void imx6_pcie_clk_disable(struct imx6_pcie *imx6_pcie)
69262306a36Sopenharmony_ci{
69362306a36Sopenharmony_ci	imx6_pcie_disable_ref_clk(imx6_pcie);
69462306a36Sopenharmony_ci	clk_disable_unprepare(imx6_pcie->pcie);
69562306a36Sopenharmony_ci	clk_disable_unprepare(imx6_pcie->pcie_bus);
69662306a36Sopenharmony_ci	clk_disable_unprepare(imx6_pcie->pcie_phy);
69762306a36Sopenharmony_ci}
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_cistatic void imx6_pcie_assert_core_reset(struct imx6_pcie *imx6_pcie)
70062306a36Sopenharmony_ci{
70162306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
70262306a36Sopenharmony_ci	case IMX7D:
70362306a36Sopenharmony_ci	case IMX8MQ:
70462306a36Sopenharmony_ci	case IMX8MQ_EP:
70562306a36Sopenharmony_ci		reset_control_assert(imx6_pcie->pciephy_reset);
70662306a36Sopenharmony_ci		fallthrough;
70762306a36Sopenharmony_ci	case IMX8MM:
70862306a36Sopenharmony_ci	case IMX8MM_EP:
70962306a36Sopenharmony_ci	case IMX8MP:
71062306a36Sopenharmony_ci	case IMX8MP_EP:
71162306a36Sopenharmony_ci		reset_control_assert(imx6_pcie->apps_reset);
71262306a36Sopenharmony_ci		break;
71362306a36Sopenharmony_ci	case IMX6SX:
71462306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
71562306a36Sopenharmony_ci				   IMX6SX_GPR12_PCIE_TEST_POWERDOWN,
71662306a36Sopenharmony_ci				   IMX6SX_GPR12_PCIE_TEST_POWERDOWN);
71762306a36Sopenharmony_ci		/* Force PCIe PHY reset */
71862306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5,
71962306a36Sopenharmony_ci				   IMX6SX_GPR5_PCIE_BTNRST_RESET,
72062306a36Sopenharmony_ci				   IMX6SX_GPR5_PCIE_BTNRST_RESET);
72162306a36Sopenharmony_ci		break;
72262306a36Sopenharmony_ci	case IMX6QP:
72362306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
72462306a36Sopenharmony_ci				   IMX6Q_GPR1_PCIE_SW_RST,
72562306a36Sopenharmony_ci				   IMX6Q_GPR1_PCIE_SW_RST);
72662306a36Sopenharmony_ci		break;
72762306a36Sopenharmony_ci	case IMX6Q:
72862306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
72962306a36Sopenharmony_ci				   IMX6Q_GPR1_PCIE_TEST_PD, 1 << 18);
73062306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
73162306a36Sopenharmony_ci				   IMX6Q_GPR1_PCIE_REF_CLK_EN, 0 << 16);
73262306a36Sopenharmony_ci		break;
73362306a36Sopenharmony_ci	}
73462306a36Sopenharmony_ci
73562306a36Sopenharmony_ci	/* Some boards don't have PCIe reset GPIO. */
73662306a36Sopenharmony_ci	if (gpio_is_valid(imx6_pcie->reset_gpio))
73762306a36Sopenharmony_ci		gpio_set_value_cansleep(imx6_pcie->reset_gpio,
73862306a36Sopenharmony_ci					imx6_pcie->gpio_active_high);
73962306a36Sopenharmony_ci}
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_cistatic int imx6_pcie_deassert_core_reset(struct imx6_pcie *imx6_pcie)
74262306a36Sopenharmony_ci{
74362306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
74462306a36Sopenharmony_ci	struct device *dev = pci->dev;
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
74762306a36Sopenharmony_ci	case IMX8MQ:
74862306a36Sopenharmony_ci	case IMX8MQ_EP:
74962306a36Sopenharmony_ci		reset_control_deassert(imx6_pcie->pciephy_reset);
75062306a36Sopenharmony_ci		break;
75162306a36Sopenharmony_ci	case IMX7D:
75262306a36Sopenharmony_ci		reset_control_deassert(imx6_pcie->pciephy_reset);
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci		/* Workaround for ERR010728, failure of PCI-e PLL VCO to
75562306a36Sopenharmony_ci		 * oscillate, especially when cold.  This turns off "Duty-cycle
75662306a36Sopenharmony_ci		 * Corrector" and other mysterious undocumented things.
75762306a36Sopenharmony_ci		 */
75862306a36Sopenharmony_ci		if (likely(imx6_pcie->phy_base)) {
75962306a36Sopenharmony_ci			/* De-assert DCC_FB_EN */
76062306a36Sopenharmony_ci			writel(PCIE_PHY_CMN_REG4_DCC_FB_EN,
76162306a36Sopenharmony_ci			       imx6_pcie->phy_base + PCIE_PHY_CMN_REG4);
76262306a36Sopenharmony_ci			/* Assert RX_EQS and RX_EQS_SEL */
76362306a36Sopenharmony_ci			writel(PCIE_PHY_CMN_REG24_RX_EQ_SEL
76462306a36Sopenharmony_ci				| PCIE_PHY_CMN_REG24_RX_EQ,
76562306a36Sopenharmony_ci			       imx6_pcie->phy_base + PCIE_PHY_CMN_REG24);
76662306a36Sopenharmony_ci			/* Assert ATT_MODE */
76762306a36Sopenharmony_ci			writel(PCIE_PHY_CMN_REG26_ATT_MODE,
76862306a36Sopenharmony_ci			       imx6_pcie->phy_base + PCIE_PHY_CMN_REG26);
76962306a36Sopenharmony_ci		} else {
77062306a36Sopenharmony_ci			dev_warn(dev, "Unable to apply ERR010728 workaround. DT missing fsl,imx7d-pcie-phy phandle ?\n");
77162306a36Sopenharmony_ci		}
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci		imx7d_pcie_wait_for_phy_pll_lock(imx6_pcie);
77462306a36Sopenharmony_ci		break;
77562306a36Sopenharmony_ci	case IMX6SX:
77662306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5,
77762306a36Sopenharmony_ci				   IMX6SX_GPR5_PCIE_BTNRST_RESET, 0);
77862306a36Sopenharmony_ci		break;
77962306a36Sopenharmony_ci	case IMX6QP:
78062306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
78162306a36Sopenharmony_ci				   IMX6Q_GPR1_PCIE_SW_RST, 0);
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci		usleep_range(200, 500);
78462306a36Sopenharmony_ci		break;
78562306a36Sopenharmony_ci	case IMX6Q:		/* Nothing to do */
78662306a36Sopenharmony_ci	case IMX8MM:
78762306a36Sopenharmony_ci	case IMX8MM_EP:
78862306a36Sopenharmony_ci	case IMX8MP:
78962306a36Sopenharmony_ci	case IMX8MP_EP:
79062306a36Sopenharmony_ci		break;
79162306a36Sopenharmony_ci	}
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci	/* Some boards don't have PCIe reset GPIO. */
79462306a36Sopenharmony_ci	if (gpio_is_valid(imx6_pcie->reset_gpio)) {
79562306a36Sopenharmony_ci		msleep(100);
79662306a36Sopenharmony_ci		gpio_set_value_cansleep(imx6_pcie->reset_gpio,
79762306a36Sopenharmony_ci					!imx6_pcie->gpio_active_high);
79862306a36Sopenharmony_ci		/* Wait for 100ms after PERST# deassertion (PCIe r5.0, 6.6.1) */
79962306a36Sopenharmony_ci		msleep(100);
80062306a36Sopenharmony_ci	}
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci	return 0;
80362306a36Sopenharmony_ci}
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_cistatic int imx6_pcie_wait_for_speed_change(struct imx6_pcie *imx6_pcie)
80662306a36Sopenharmony_ci{
80762306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
80862306a36Sopenharmony_ci	struct device *dev = pci->dev;
80962306a36Sopenharmony_ci	u32 tmp;
81062306a36Sopenharmony_ci	unsigned int retries;
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_ci	for (retries = 0; retries < 200; retries++) {
81362306a36Sopenharmony_ci		tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
81462306a36Sopenharmony_ci		/* Test if the speed change finished. */
81562306a36Sopenharmony_ci		if (!(tmp & PORT_LOGIC_SPEED_CHANGE))
81662306a36Sopenharmony_ci			return 0;
81762306a36Sopenharmony_ci		usleep_range(100, 1000);
81862306a36Sopenharmony_ci	}
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci	dev_err(dev, "Speed change timeout\n");
82162306a36Sopenharmony_ci	return -ETIMEDOUT;
82262306a36Sopenharmony_ci}
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_cistatic void imx6_pcie_ltssm_enable(struct device *dev)
82562306a36Sopenharmony_ci{
82662306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
82762306a36Sopenharmony_ci
82862306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
82962306a36Sopenharmony_ci	case IMX6Q:
83062306a36Sopenharmony_ci	case IMX6SX:
83162306a36Sopenharmony_ci	case IMX6QP:
83262306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
83362306a36Sopenharmony_ci				   IMX6Q_GPR12_PCIE_CTL_2,
83462306a36Sopenharmony_ci				   IMX6Q_GPR12_PCIE_CTL_2);
83562306a36Sopenharmony_ci		break;
83662306a36Sopenharmony_ci	case IMX7D:
83762306a36Sopenharmony_ci	case IMX8MQ:
83862306a36Sopenharmony_ci	case IMX8MQ_EP:
83962306a36Sopenharmony_ci	case IMX8MM:
84062306a36Sopenharmony_ci	case IMX8MM_EP:
84162306a36Sopenharmony_ci	case IMX8MP:
84262306a36Sopenharmony_ci	case IMX8MP_EP:
84362306a36Sopenharmony_ci		reset_control_deassert(imx6_pcie->apps_reset);
84462306a36Sopenharmony_ci		break;
84562306a36Sopenharmony_ci	}
84662306a36Sopenharmony_ci}
84762306a36Sopenharmony_ci
84862306a36Sopenharmony_cistatic void imx6_pcie_ltssm_disable(struct device *dev)
84962306a36Sopenharmony_ci{
85062306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
85162306a36Sopenharmony_ci
85262306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
85362306a36Sopenharmony_ci	case IMX6Q:
85462306a36Sopenharmony_ci	case IMX6SX:
85562306a36Sopenharmony_ci	case IMX6QP:
85662306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
85762306a36Sopenharmony_ci				   IMX6Q_GPR12_PCIE_CTL_2, 0);
85862306a36Sopenharmony_ci		break;
85962306a36Sopenharmony_ci	case IMX7D:
86062306a36Sopenharmony_ci	case IMX8MQ:
86162306a36Sopenharmony_ci	case IMX8MQ_EP:
86262306a36Sopenharmony_ci	case IMX8MM:
86362306a36Sopenharmony_ci	case IMX8MM_EP:
86462306a36Sopenharmony_ci	case IMX8MP:
86562306a36Sopenharmony_ci	case IMX8MP_EP:
86662306a36Sopenharmony_ci		reset_control_assert(imx6_pcie->apps_reset);
86762306a36Sopenharmony_ci		break;
86862306a36Sopenharmony_ci	}
86962306a36Sopenharmony_ci}
87062306a36Sopenharmony_ci
87162306a36Sopenharmony_cistatic int imx6_pcie_start_link(struct dw_pcie *pci)
87262306a36Sopenharmony_ci{
87362306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci);
87462306a36Sopenharmony_ci	struct device *dev = pci->dev;
87562306a36Sopenharmony_ci	u8 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
87662306a36Sopenharmony_ci	u32 tmp;
87762306a36Sopenharmony_ci	int ret;
87862306a36Sopenharmony_ci
87962306a36Sopenharmony_ci	/*
88062306a36Sopenharmony_ci	 * Force Gen1 operation when starting the link.  In case the link is
88162306a36Sopenharmony_ci	 * started in Gen2 mode, there is a possibility the devices on the
88262306a36Sopenharmony_ci	 * bus will not be detected at all.  This happens with PCIe switches.
88362306a36Sopenharmony_ci	 */
88462306a36Sopenharmony_ci	dw_pcie_dbi_ro_wr_en(pci);
88562306a36Sopenharmony_ci	tmp = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP);
88662306a36Sopenharmony_ci	tmp &= ~PCI_EXP_LNKCAP_SLS;
88762306a36Sopenharmony_ci	tmp |= PCI_EXP_LNKCAP_SLS_2_5GB;
88862306a36Sopenharmony_ci	dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, tmp);
88962306a36Sopenharmony_ci	dw_pcie_dbi_ro_wr_dis(pci);
89062306a36Sopenharmony_ci
89162306a36Sopenharmony_ci	/* Start LTSSM. */
89262306a36Sopenharmony_ci	imx6_pcie_ltssm_enable(dev);
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_ci	ret = dw_pcie_wait_for_link(pci);
89562306a36Sopenharmony_ci	if (ret)
89662306a36Sopenharmony_ci		goto err_reset_phy;
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_ci	if (pci->link_gen > 1) {
89962306a36Sopenharmony_ci		/* Allow faster modes after the link is up */
90062306a36Sopenharmony_ci		dw_pcie_dbi_ro_wr_en(pci);
90162306a36Sopenharmony_ci		tmp = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP);
90262306a36Sopenharmony_ci		tmp &= ~PCI_EXP_LNKCAP_SLS;
90362306a36Sopenharmony_ci		tmp |= pci->link_gen;
90462306a36Sopenharmony_ci		dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, tmp);
90562306a36Sopenharmony_ci
90662306a36Sopenharmony_ci		/*
90762306a36Sopenharmony_ci		 * Start Directed Speed Change so the best possible
90862306a36Sopenharmony_ci		 * speed both link partners support can be negotiated.
90962306a36Sopenharmony_ci		 */
91062306a36Sopenharmony_ci		tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
91162306a36Sopenharmony_ci		tmp |= PORT_LOGIC_SPEED_CHANGE;
91262306a36Sopenharmony_ci		dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, tmp);
91362306a36Sopenharmony_ci		dw_pcie_dbi_ro_wr_dis(pci);
91462306a36Sopenharmony_ci
91562306a36Sopenharmony_ci		if (imx6_pcie->drvdata->flags &
91662306a36Sopenharmony_ci		    IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE) {
91762306a36Sopenharmony_ci			/*
91862306a36Sopenharmony_ci			 * On i.MX7, DIRECT_SPEED_CHANGE behaves differently
91962306a36Sopenharmony_ci			 * from i.MX6 family when no link speed transition
92062306a36Sopenharmony_ci			 * occurs and we go Gen1 -> yep, Gen1. The difference
92162306a36Sopenharmony_ci			 * is that, in such case, it will not be cleared by HW
92262306a36Sopenharmony_ci			 * which will cause the following code to report false
92362306a36Sopenharmony_ci			 * failure.
92462306a36Sopenharmony_ci			 */
92562306a36Sopenharmony_ci
92662306a36Sopenharmony_ci			ret = imx6_pcie_wait_for_speed_change(imx6_pcie);
92762306a36Sopenharmony_ci			if (ret) {
92862306a36Sopenharmony_ci				dev_err(dev, "Failed to bring link up!\n");
92962306a36Sopenharmony_ci				goto err_reset_phy;
93062306a36Sopenharmony_ci			}
93162306a36Sopenharmony_ci		}
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_ci		/* Make sure link training is finished as well! */
93462306a36Sopenharmony_ci		ret = dw_pcie_wait_for_link(pci);
93562306a36Sopenharmony_ci		if (ret)
93662306a36Sopenharmony_ci			goto err_reset_phy;
93762306a36Sopenharmony_ci	} else {
93862306a36Sopenharmony_ci		dev_info(dev, "Link: Only Gen1 is enabled\n");
93962306a36Sopenharmony_ci	}
94062306a36Sopenharmony_ci
94162306a36Sopenharmony_ci	imx6_pcie->link_is_up = true;
94262306a36Sopenharmony_ci	tmp = dw_pcie_readw_dbi(pci, offset + PCI_EXP_LNKSTA);
94362306a36Sopenharmony_ci	dev_info(dev, "Link up, Gen%i\n", tmp & PCI_EXP_LNKSTA_CLS);
94462306a36Sopenharmony_ci	return 0;
94562306a36Sopenharmony_ci
94662306a36Sopenharmony_cierr_reset_phy:
94762306a36Sopenharmony_ci	imx6_pcie->link_is_up = false;
94862306a36Sopenharmony_ci	dev_dbg(dev, "PHY DEBUG_R0=0x%08x DEBUG_R1=0x%08x\n",
94962306a36Sopenharmony_ci		dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0),
95062306a36Sopenharmony_ci		dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG1));
95162306a36Sopenharmony_ci	imx6_pcie_reset_phy(imx6_pcie);
95262306a36Sopenharmony_ci	return 0;
95362306a36Sopenharmony_ci}
95462306a36Sopenharmony_ci
95562306a36Sopenharmony_cistatic void imx6_pcie_stop_link(struct dw_pcie *pci)
95662306a36Sopenharmony_ci{
95762306a36Sopenharmony_ci	struct device *dev = pci->dev;
95862306a36Sopenharmony_ci
95962306a36Sopenharmony_ci	/* Turn off PCIe LTSSM */
96062306a36Sopenharmony_ci	imx6_pcie_ltssm_disable(dev);
96162306a36Sopenharmony_ci}
96262306a36Sopenharmony_ci
96362306a36Sopenharmony_cistatic int imx6_pcie_host_init(struct dw_pcie_rp *pp)
96462306a36Sopenharmony_ci{
96562306a36Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
96662306a36Sopenharmony_ci	struct device *dev = pci->dev;
96762306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci);
96862306a36Sopenharmony_ci	int ret;
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_ci	if (imx6_pcie->vpcie) {
97162306a36Sopenharmony_ci		ret = regulator_enable(imx6_pcie->vpcie);
97262306a36Sopenharmony_ci		if (ret) {
97362306a36Sopenharmony_ci			dev_err(dev, "failed to enable vpcie regulator: %d\n",
97462306a36Sopenharmony_ci				ret);
97562306a36Sopenharmony_ci			return ret;
97662306a36Sopenharmony_ci		}
97762306a36Sopenharmony_ci	}
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_ci	imx6_pcie_assert_core_reset(imx6_pcie);
98062306a36Sopenharmony_ci	imx6_pcie_init_phy(imx6_pcie);
98162306a36Sopenharmony_ci
98262306a36Sopenharmony_ci	ret = imx6_pcie_clk_enable(imx6_pcie);
98362306a36Sopenharmony_ci	if (ret) {
98462306a36Sopenharmony_ci		dev_err(dev, "unable to enable pcie clocks: %d\n", ret);
98562306a36Sopenharmony_ci		goto err_reg_disable;
98662306a36Sopenharmony_ci	}
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_ci	if (imx6_pcie->phy) {
98962306a36Sopenharmony_ci		ret = phy_init(imx6_pcie->phy);
99062306a36Sopenharmony_ci		if (ret) {
99162306a36Sopenharmony_ci			dev_err(dev, "pcie PHY power up failed\n");
99262306a36Sopenharmony_ci			goto err_clk_disable;
99362306a36Sopenharmony_ci		}
99462306a36Sopenharmony_ci	}
99562306a36Sopenharmony_ci
99662306a36Sopenharmony_ci	if (imx6_pcie->phy) {
99762306a36Sopenharmony_ci		ret = phy_power_on(imx6_pcie->phy);
99862306a36Sopenharmony_ci		if (ret) {
99962306a36Sopenharmony_ci			dev_err(dev, "waiting for PHY ready timeout!\n");
100062306a36Sopenharmony_ci			goto err_phy_off;
100162306a36Sopenharmony_ci		}
100262306a36Sopenharmony_ci	}
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_ci	ret = imx6_pcie_deassert_core_reset(imx6_pcie);
100562306a36Sopenharmony_ci	if (ret < 0) {
100662306a36Sopenharmony_ci		dev_err(dev, "pcie deassert core reset failed: %d\n", ret);
100762306a36Sopenharmony_ci		goto err_phy_off;
100862306a36Sopenharmony_ci	}
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_ci	imx6_setup_phy_mpll(imx6_pcie);
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_ci	return 0;
101362306a36Sopenharmony_ci
101462306a36Sopenharmony_cierr_phy_off:
101562306a36Sopenharmony_ci	if (imx6_pcie->phy)
101662306a36Sopenharmony_ci		phy_exit(imx6_pcie->phy);
101762306a36Sopenharmony_cierr_clk_disable:
101862306a36Sopenharmony_ci	imx6_pcie_clk_disable(imx6_pcie);
101962306a36Sopenharmony_cierr_reg_disable:
102062306a36Sopenharmony_ci	if (imx6_pcie->vpcie)
102162306a36Sopenharmony_ci		regulator_disable(imx6_pcie->vpcie);
102262306a36Sopenharmony_ci	return ret;
102362306a36Sopenharmony_ci}
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_cistatic void imx6_pcie_host_exit(struct dw_pcie_rp *pp)
102662306a36Sopenharmony_ci{
102762306a36Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
102862306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci);
102962306a36Sopenharmony_ci
103062306a36Sopenharmony_ci	if (imx6_pcie->phy) {
103162306a36Sopenharmony_ci		if (phy_power_off(imx6_pcie->phy))
103262306a36Sopenharmony_ci			dev_err(pci->dev, "unable to power off PHY\n");
103362306a36Sopenharmony_ci		phy_exit(imx6_pcie->phy);
103462306a36Sopenharmony_ci	}
103562306a36Sopenharmony_ci	imx6_pcie_clk_disable(imx6_pcie);
103662306a36Sopenharmony_ci
103762306a36Sopenharmony_ci	if (imx6_pcie->vpcie)
103862306a36Sopenharmony_ci		regulator_disable(imx6_pcie->vpcie);
103962306a36Sopenharmony_ci}
104062306a36Sopenharmony_ci
104162306a36Sopenharmony_cistatic const struct dw_pcie_host_ops imx6_pcie_host_ops = {
104262306a36Sopenharmony_ci	.host_init = imx6_pcie_host_init,
104362306a36Sopenharmony_ci	.host_deinit = imx6_pcie_host_exit,
104462306a36Sopenharmony_ci};
104562306a36Sopenharmony_ci
104662306a36Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = {
104762306a36Sopenharmony_ci	.start_link = imx6_pcie_start_link,
104862306a36Sopenharmony_ci	.stop_link = imx6_pcie_stop_link,
104962306a36Sopenharmony_ci};
105062306a36Sopenharmony_ci
105162306a36Sopenharmony_cistatic void imx6_pcie_ep_init(struct dw_pcie_ep *ep)
105262306a36Sopenharmony_ci{
105362306a36Sopenharmony_ci	enum pci_barno bar;
105462306a36Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
105562306a36Sopenharmony_ci
105662306a36Sopenharmony_ci	for (bar = BAR_0; bar <= BAR_5; bar++)
105762306a36Sopenharmony_ci		dw_pcie_ep_reset_bar(pci, bar);
105862306a36Sopenharmony_ci}
105962306a36Sopenharmony_ci
106062306a36Sopenharmony_cistatic int imx6_pcie_ep_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
106162306a36Sopenharmony_ci				  enum pci_epc_irq_type type,
106262306a36Sopenharmony_ci				  u16 interrupt_num)
106362306a36Sopenharmony_ci{
106462306a36Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
106562306a36Sopenharmony_ci
106662306a36Sopenharmony_ci	switch (type) {
106762306a36Sopenharmony_ci	case PCI_EPC_IRQ_LEGACY:
106862306a36Sopenharmony_ci		return dw_pcie_ep_raise_legacy_irq(ep, func_no);
106962306a36Sopenharmony_ci	case PCI_EPC_IRQ_MSI:
107062306a36Sopenharmony_ci		return dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
107162306a36Sopenharmony_ci	case PCI_EPC_IRQ_MSIX:
107262306a36Sopenharmony_ci		return dw_pcie_ep_raise_msix_irq(ep, func_no, interrupt_num);
107362306a36Sopenharmony_ci	default:
107462306a36Sopenharmony_ci		dev_err(pci->dev, "UNKNOWN IRQ type\n");
107562306a36Sopenharmony_ci		return -EINVAL;
107662306a36Sopenharmony_ci	}
107762306a36Sopenharmony_ci
107862306a36Sopenharmony_ci	return 0;
107962306a36Sopenharmony_ci}
108062306a36Sopenharmony_ci
108162306a36Sopenharmony_cistatic const struct pci_epc_features imx8m_pcie_epc_features = {
108262306a36Sopenharmony_ci	.linkup_notifier = false,
108362306a36Sopenharmony_ci	.msi_capable = true,
108462306a36Sopenharmony_ci	.msix_capable = false,
108562306a36Sopenharmony_ci	.reserved_bar = 1 << BAR_1 | 1 << BAR_3,
108662306a36Sopenharmony_ci	.align = SZ_64K,
108762306a36Sopenharmony_ci};
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_cistatic const struct pci_epc_features*
109062306a36Sopenharmony_ciimx6_pcie_ep_get_features(struct dw_pcie_ep *ep)
109162306a36Sopenharmony_ci{
109262306a36Sopenharmony_ci	return &imx8m_pcie_epc_features;
109362306a36Sopenharmony_ci}
109462306a36Sopenharmony_ci
109562306a36Sopenharmony_cistatic const struct dw_pcie_ep_ops pcie_ep_ops = {
109662306a36Sopenharmony_ci	.ep_init = imx6_pcie_ep_init,
109762306a36Sopenharmony_ci	.raise_irq = imx6_pcie_ep_raise_irq,
109862306a36Sopenharmony_ci	.get_features = imx6_pcie_ep_get_features,
109962306a36Sopenharmony_ci};
110062306a36Sopenharmony_ci
110162306a36Sopenharmony_cistatic int imx6_add_pcie_ep(struct imx6_pcie *imx6_pcie,
110262306a36Sopenharmony_ci			   struct platform_device *pdev)
110362306a36Sopenharmony_ci{
110462306a36Sopenharmony_ci	int ret;
110562306a36Sopenharmony_ci	unsigned int pcie_dbi2_offset;
110662306a36Sopenharmony_ci	struct dw_pcie_ep *ep;
110762306a36Sopenharmony_ci	struct resource *res;
110862306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
110962306a36Sopenharmony_ci	struct dw_pcie_rp *pp = &pci->pp;
111062306a36Sopenharmony_ci	struct device *dev = pci->dev;
111162306a36Sopenharmony_ci
111262306a36Sopenharmony_ci	imx6_pcie_host_init(pp);
111362306a36Sopenharmony_ci	ep = &pci->ep;
111462306a36Sopenharmony_ci	ep->ops = &pcie_ep_ops;
111562306a36Sopenharmony_ci
111662306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
111762306a36Sopenharmony_ci	case IMX8MQ_EP:
111862306a36Sopenharmony_ci	case IMX8MM_EP:
111962306a36Sopenharmony_ci	case IMX8MP_EP:
112062306a36Sopenharmony_ci		pcie_dbi2_offset = SZ_1M;
112162306a36Sopenharmony_ci		break;
112262306a36Sopenharmony_ci	default:
112362306a36Sopenharmony_ci		pcie_dbi2_offset = SZ_4K;
112462306a36Sopenharmony_ci		break;
112562306a36Sopenharmony_ci	}
112662306a36Sopenharmony_ci	pci->dbi_base2 = pci->dbi_base + pcie_dbi2_offset;
112762306a36Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space");
112862306a36Sopenharmony_ci	if (!res)
112962306a36Sopenharmony_ci		return -EINVAL;
113062306a36Sopenharmony_ci
113162306a36Sopenharmony_ci	ep->phys_base = res->start;
113262306a36Sopenharmony_ci	ep->addr_size = resource_size(res);
113362306a36Sopenharmony_ci	ep->page_size = SZ_64K;
113462306a36Sopenharmony_ci
113562306a36Sopenharmony_ci	ret = dw_pcie_ep_init(ep);
113662306a36Sopenharmony_ci	if (ret) {
113762306a36Sopenharmony_ci		dev_err(dev, "failed to initialize endpoint\n");
113862306a36Sopenharmony_ci		return ret;
113962306a36Sopenharmony_ci	}
114062306a36Sopenharmony_ci	/* Start LTSSM. */
114162306a36Sopenharmony_ci	imx6_pcie_ltssm_enable(dev);
114262306a36Sopenharmony_ci
114362306a36Sopenharmony_ci	return 0;
114462306a36Sopenharmony_ci}
114562306a36Sopenharmony_ci
114662306a36Sopenharmony_cistatic void imx6_pcie_pm_turnoff(struct imx6_pcie *imx6_pcie)
114762306a36Sopenharmony_ci{
114862306a36Sopenharmony_ci	struct device *dev = imx6_pcie->pci->dev;
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_ci	/* Some variants have a turnoff reset in DT */
115162306a36Sopenharmony_ci	if (imx6_pcie->turnoff_reset) {
115262306a36Sopenharmony_ci		reset_control_assert(imx6_pcie->turnoff_reset);
115362306a36Sopenharmony_ci		reset_control_deassert(imx6_pcie->turnoff_reset);
115462306a36Sopenharmony_ci		goto pm_turnoff_sleep;
115562306a36Sopenharmony_ci	}
115662306a36Sopenharmony_ci
115762306a36Sopenharmony_ci	/* Others poke directly at IOMUXC registers */
115862306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
115962306a36Sopenharmony_ci	case IMX6SX:
116062306a36Sopenharmony_ci	case IMX6QP:
116162306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
116262306a36Sopenharmony_ci				IMX6SX_GPR12_PCIE_PM_TURN_OFF,
116362306a36Sopenharmony_ci				IMX6SX_GPR12_PCIE_PM_TURN_OFF);
116462306a36Sopenharmony_ci		regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
116562306a36Sopenharmony_ci				IMX6SX_GPR12_PCIE_PM_TURN_OFF, 0);
116662306a36Sopenharmony_ci		break;
116762306a36Sopenharmony_ci	default:
116862306a36Sopenharmony_ci		dev_err(dev, "PME_Turn_Off not implemented\n");
116962306a36Sopenharmony_ci		return;
117062306a36Sopenharmony_ci	}
117162306a36Sopenharmony_ci
117262306a36Sopenharmony_ci	/*
117362306a36Sopenharmony_ci	 * Components with an upstream port must respond to
117462306a36Sopenharmony_ci	 * PME_Turn_Off with PME_TO_Ack but we can't check.
117562306a36Sopenharmony_ci	 *
117662306a36Sopenharmony_ci	 * The standard recommends a 1-10ms timeout after which to
117762306a36Sopenharmony_ci	 * proceed anyway as if acks were received.
117862306a36Sopenharmony_ci	 */
117962306a36Sopenharmony_cipm_turnoff_sleep:
118062306a36Sopenharmony_ci	usleep_range(1000, 10000);
118162306a36Sopenharmony_ci}
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_cistatic void imx6_pcie_msi_save_restore(struct imx6_pcie *imx6_pcie, bool save)
118462306a36Sopenharmony_ci{
118562306a36Sopenharmony_ci	u8 offset;
118662306a36Sopenharmony_ci	u16 val;
118762306a36Sopenharmony_ci	struct dw_pcie *pci = imx6_pcie->pci;
118862306a36Sopenharmony_ci
118962306a36Sopenharmony_ci	if (pci_msi_enabled()) {
119062306a36Sopenharmony_ci		offset = dw_pcie_find_capability(pci, PCI_CAP_ID_MSI);
119162306a36Sopenharmony_ci		if (save) {
119262306a36Sopenharmony_ci			val = dw_pcie_readw_dbi(pci, offset + PCI_MSI_FLAGS);
119362306a36Sopenharmony_ci			imx6_pcie->msi_ctrl = val;
119462306a36Sopenharmony_ci		} else {
119562306a36Sopenharmony_ci			dw_pcie_dbi_ro_wr_en(pci);
119662306a36Sopenharmony_ci			val = imx6_pcie->msi_ctrl;
119762306a36Sopenharmony_ci			dw_pcie_writew_dbi(pci, offset + PCI_MSI_FLAGS, val);
119862306a36Sopenharmony_ci			dw_pcie_dbi_ro_wr_dis(pci);
119962306a36Sopenharmony_ci		}
120062306a36Sopenharmony_ci	}
120162306a36Sopenharmony_ci}
120262306a36Sopenharmony_ci
120362306a36Sopenharmony_cistatic int imx6_pcie_suspend_noirq(struct device *dev)
120462306a36Sopenharmony_ci{
120562306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
120662306a36Sopenharmony_ci	struct dw_pcie_rp *pp = &imx6_pcie->pci->pp;
120762306a36Sopenharmony_ci
120862306a36Sopenharmony_ci	if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_SUPPORTS_SUSPEND))
120962306a36Sopenharmony_ci		return 0;
121062306a36Sopenharmony_ci
121162306a36Sopenharmony_ci	imx6_pcie_msi_save_restore(imx6_pcie, true);
121262306a36Sopenharmony_ci	imx6_pcie_pm_turnoff(imx6_pcie);
121362306a36Sopenharmony_ci	imx6_pcie_stop_link(imx6_pcie->pci);
121462306a36Sopenharmony_ci	imx6_pcie_host_exit(pp);
121562306a36Sopenharmony_ci
121662306a36Sopenharmony_ci	return 0;
121762306a36Sopenharmony_ci}
121862306a36Sopenharmony_ci
121962306a36Sopenharmony_cistatic int imx6_pcie_resume_noirq(struct device *dev)
122062306a36Sopenharmony_ci{
122162306a36Sopenharmony_ci	int ret;
122262306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
122362306a36Sopenharmony_ci	struct dw_pcie_rp *pp = &imx6_pcie->pci->pp;
122462306a36Sopenharmony_ci
122562306a36Sopenharmony_ci	if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_SUPPORTS_SUSPEND))
122662306a36Sopenharmony_ci		return 0;
122762306a36Sopenharmony_ci
122862306a36Sopenharmony_ci	ret = imx6_pcie_host_init(pp);
122962306a36Sopenharmony_ci	if (ret)
123062306a36Sopenharmony_ci		return ret;
123162306a36Sopenharmony_ci	imx6_pcie_msi_save_restore(imx6_pcie, false);
123262306a36Sopenharmony_ci	dw_pcie_setup_rc(pp);
123362306a36Sopenharmony_ci
123462306a36Sopenharmony_ci	if (imx6_pcie->link_is_up)
123562306a36Sopenharmony_ci		imx6_pcie_start_link(imx6_pcie->pci);
123662306a36Sopenharmony_ci
123762306a36Sopenharmony_ci	return 0;
123862306a36Sopenharmony_ci}
123962306a36Sopenharmony_ci
124062306a36Sopenharmony_cistatic const struct dev_pm_ops imx6_pcie_pm_ops = {
124162306a36Sopenharmony_ci	NOIRQ_SYSTEM_SLEEP_PM_OPS(imx6_pcie_suspend_noirq,
124262306a36Sopenharmony_ci				  imx6_pcie_resume_noirq)
124362306a36Sopenharmony_ci};
124462306a36Sopenharmony_ci
124562306a36Sopenharmony_cistatic int imx6_pcie_probe(struct platform_device *pdev)
124662306a36Sopenharmony_ci{
124762306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
124862306a36Sopenharmony_ci	struct dw_pcie *pci;
124962306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie;
125062306a36Sopenharmony_ci	struct device_node *np;
125162306a36Sopenharmony_ci	struct resource *dbi_base;
125262306a36Sopenharmony_ci	struct device_node *node = dev->of_node;
125362306a36Sopenharmony_ci	int ret;
125462306a36Sopenharmony_ci	u16 val;
125562306a36Sopenharmony_ci
125662306a36Sopenharmony_ci	imx6_pcie = devm_kzalloc(dev, sizeof(*imx6_pcie), GFP_KERNEL);
125762306a36Sopenharmony_ci	if (!imx6_pcie)
125862306a36Sopenharmony_ci		return -ENOMEM;
125962306a36Sopenharmony_ci
126062306a36Sopenharmony_ci	pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
126162306a36Sopenharmony_ci	if (!pci)
126262306a36Sopenharmony_ci		return -ENOMEM;
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_ci	pci->dev = dev;
126562306a36Sopenharmony_ci	pci->ops = &dw_pcie_ops;
126662306a36Sopenharmony_ci	pci->pp.ops = &imx6_pcie_host_ops;
126762306a36Sopenharmony_ci
126862306a36Sopenharmony_ci	imx6_pcie->pci = pci;
126962306a36Sopenharmony_ci	imx6_pcie->drvdata = of_device_get_match_data(dev);
127062306a36Sopenharmony_ci
127162306a36Sopenharmony_ci	/* Find the PHY if one is defined, only imx7d uses it */
127262306a36Sopenharmony_ci	np = of_parse_phandle(node, "fsl,imx7d-pcie-phy", 0);
127362306a36Sopenharmony_ci	if (np) {
127462306a36Sopenharmony_ci		struct resource res;
127562306a36Sopenharmony_ci
127662306a36Sopenharmony_ci		ret = of_address_to_resource(np, 0, &res);
127762306a36Sopenharmony_ci		if (ret) {
127862306a36Sopenharmony_ci			dev_err(dev, "Unable to map PCIe PHY\n");
127962306a36Sopenharmony_ci			return ret;
128062306a36Sopenharmony_ci		}
128162306a36Sopenharmony_ci		imx6_pcie->phy_base = devm_ioremap_resource(dev, &res);
128262306a36Sopenharmony_ci		if (IS_ERR(imx6_pcie->phy_base))
128362306a36Sopenharmony_ci			return PTR_ERR(imx6_pcie->phy_base);
128462306a36Sopenharmony_ci	}
128562306a36Sopenharmony_ci
128662306a36Sopenharmony_ci	pci->dbi_base = devm_platform_get_and_ioremap_resource(pdev, 0, &dbi_base);
128762306a36Sopenharmony_ci	if (IS_ERR(pci->dbi_base))
128862306a36Sopenharmony_ci		return PTR_ERR(pci->dbi_base);
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_ci	/* Fetch GPIOs */
129162306a36Sopenharmony_ci	imx6_pcie->reset_gpio = of_get_named_gpio(node, "reset-gpio", 0);
129262306a36Sopenharmony_ci	imx6_pcie->gpio_active_high = of_property_read_bool(node,
129362306a36Sopenharmony_ci						"reset-gpio-active-high");
129462306a36Sopenharmony_ci	if (gpio_is_valid(imx6_pcie->reset_gpio)) {
129562306a36Sopenharmony_ci		ret = devm_gpio_request_one(dev, imx6_pcie->reset_gpio,
129662306a36Sopenharmony_ci				imx6_pcie->gpio_active_high ?
129762306a36Sopenharmony_ci					GPIOF_OUT_INIT_HIGH :
129862306a36Sopenharmony_ci					GPIOF_OUT_INIT_LOW,
129962306a36Sopenharmony_ci				"PCIe reset");
130062306a36Sopenharmony_ci		if (ret) {
130162306a36Sopenharmony_ci			dev_err(dev, "unable to get reset gpio\n");
130262306a36Sopenharmony_ci			return ret;
130362306a36Sopenharmony_ci		}
130462306a36Sopenharmony_ci	} else if (imx6_pcie->reset_gpio == -EPROBE_DEFER) {
130562306a36Sopenharmony_ci		return imx6_pcie->reset_gpio;
130662306a36Sopenharmony_ci	}
130762306a36Sopenharmony_ci
130862306a36Sopenharmony_ci	/* Fetch clocks */
130962306a36Sopenharmony_ci	imx6_pcie->pcie_bus = devm_clk_get(dev, "pcie_bus");
131062306a36Sopenharmony_ci	if (IS_ERR(imx6_pcie->pcie_bus))
131162306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(imx6_pcie->pcie_bus),
131262306a36Sopenharmony_ci				     "pcie_bus clock source missing or invalid\n");
131362306a36Sopenharmony_ci
131462306a36Sopenharmony_ci	imx6_pcie->pcie = devm_clk_get(dev, "pcie");
131562306a36Sopenharmony_ci	if (IS_ERR(imx6_pcie->pcie))
131662306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(imx6_pcie->pcie),
131762306a36Sopenharmony_ci				     "pcie clock source missing or invalid\n");
131862306a36Sopenharmony_ci
131962306a36Sopenharmony_ci	switch (imx6_pcie->drvdata->variant) {
132062306a36Sopenharmony_ci	case IMX6SX:
132162306a36Sopenharmony_ci		imx6_pcie->pcie_inbound_axi = devm_clk_get(dev,
132262306a36Sopenharmony_ci							   "pcie_inbound_axi");
132362306a36Sopenharmony_ci		if (IS_ERR(imx6_pcie->pcie_inbound_axi))
132462306a36Sopenharmony_ci			return dev_err_probe(dev, PTR_ERR(imx6_pcie->pcie_inbound_axi),
132562306a36Sopenharmony_ci					     "pcie_inbound_axi clock missing or invalid\n");
132662306a36Sopenharmony_ci		break;
132762306a36Sopenharmony_ci	case IMX8MQ:
132862306a36Sopenharmony_ci	case IMX8MQ_EP:
132962306a36Sopenharmony_ci		imx6_pcie->pcie_aux = devm_clk_get(dev, "pcie_aux");
133062306a36Sopenharmony_ci		if (IS_ERR(imx6_pcie->pcie_aux))
133162306a36Sopenharmony_ci			return dev_err_probe(dev, PTR_ERR(imx6_pcie->pcie_aux),
133262306a36Sopenharmony_ci					     "pcie_aux clock source missing or invalid\n");
133362306a36Sopenharmony_ci		fallthrough;
133462306a36Sopenharmony_ci	case IMX7D:
133562306a36Sopenharmony_ci		if (dbi_base->start == IMX8MQ_PCIE2_BASE_ADDR)
133662306a36Sopenharmony_ci			imx6_pcie->controller_id = 1;
133762306a36Sopenharmony_ci
133862306a36Sopenharmony_ci		imx6_pcie->pciephy_reset = devm_reset_control_get_exclusive(dev,
133962306a36Sopenharmony_ci									    "pciephy");
134062306a36Sopenharmony_ci		if (IS_ERR(imx6_pcie->pciephy_reset)) {
134162306a36Sopenharmony_ci			dev_err(dev, "Failed to get PCIEPHY reset control\n");
134262306a36Sopenharmony_ci			return PTR_ERR(imx6_pcie->pciephy_reset);
134362306a36Sopenharmony_ci		}
134462306a36Sopenharmony_ci
134562306a36Sopenharmony_ci		imx6_pcie->apps_reset = devm_reset_control_get_exclusive(dev,
134662306a36Sopenharmony_ci									 "apps");
134762306a36Sopenharmony_ci		if (IS_ERR(imx6_pcie->apps_reset)) {
134862306a36Sopenharmony_ci			dev_err(dev, "Failed to get PCIE APPS reset control\n");
134962306a36Sopenharmony_ci			return PTR_ERR(imx6_pcie->apps_reset);
135062306a36Sopenharmony_ci		}
135162306a36Sopenharmony_ci		break;
135262306a36Sopenharmony_ci	case IMX8MM:
135362306a36Sopenharmony_ci	case IMX8MM_EP:
135462306a36Sopenharmony_ci	case IMX8MP:
135562306a36Sopenharmony_ci	case IMX8MP_EP:
135662306a36Sopenharmony_ci		imx6_pcie->pcie_aux = devm_clk_get(dev, "pcie_aux");
135762306a36Sopenharmony_ci		if (IS_ERR(imx6_pcie->pcie_aux))
135862306a36Sopenharmony_ci			return dev_err_probe(dev, PTR_ERR(imx6_pcie->pcie_aux),
135962306a36Sopenharmony_ci					     "pcie_aux clock source missing or invalid\n");
136062306a36Sopenharmony_ci		imx6_pcie->apps_reset = devm_reset_control_get_exclusive(dev,
136162306a36Sopenharmony_ci									 "apps");
136262306a36Sopenharmony_ci		if (IS_ERR(imx6_pcie->apps_reset))
136362306a36Sopenharmony_ci			return dev_err_probe(dev, PTR_ERR(imx6_pcie->apps_reset),
136462306a36Sopenharmony_ci					     "failed to get pcie apps reset control\n");
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_ci		imx6_pcie->phy = devm_phy_get(dev, "pcie-phy");
136762306a36Sopenharmony_ci		if (IS_ERR(imx6_pcie->phy))
136862306a36Sopenharmony_ci			return dev_err_probe(dev, PTR_ERR(imx6_pcie->phy),
136962306a36Sopenharmony_ci					     "failed to get pcie phy\n");
137062306a36Sopenharmony_ci
137162306a36Sopenharmony_ci		break;
137262306a36Sopenharmony_ci	default:
137362306a36Sopenharmony_ci		break;
137462306a36Sopenharmony_ci	}
137562306a36Sopenharmony_ci	/* Don't fetch the pcie_phy clock, if it has abstract PHY driver */
137662306a36Sopenharmony_ci	if (imx6_pcie->phy == NULL) {
137762306a36Sopenharmony_ci		imx6_pcie->pcie_phy = devm_clk_get(dev, "pcie_phy");
137862306a36Sopenharmony_ci		if (IS_ERR(imx6_pcie->pcie_phy))
137962306a36Sopenharmony_ci			return dev_err_probe(dev, PTR_ERR(imx6_pcie->pcie_phy),
138062306a36Sopenharmony_ci					     "pcie_phy clock source missing or invalid\n");
138162306a36Sopenharmony_ci	}
138262306a36Sopenharmony_ci
138362306a36Sopenharmony_ci
138462306a36Sopenharmony_ci	/* Grab turnoff reset */
138562306a36Sopenharmony_ci	imx6_pcie->turnoff_reset = devm_reset_control_get_optional_exclusive(dev, "turnoff");
138662306a36Sopenharmony_ci	if (IS_ERR(imx6_pcie->turnoff_reset)) {
138762306a36Sopenharmony_ci		dev_err(dev, "Failed to get TURNOFF reset control\n");
138862306a36Sopenharmony_ci		return PTR_ERR(imx6_pcie->turnoff_reset);
138962306a36Sopenharmony_ci	}
139062306a36Sopenharmony_ci
139162306a36Sopenharmony_ci	/* Grab GPR config register range */
139262306a36Sopenharmony_ci	imx6_pcie->iomuxc_gpr =
139362306a36Sopenharmony_ci		 syscon_regmap_lookup_by_compatible(imx6_pcie->drvdata->gpr);
139462306a36Sopenharmony_ci	if (IS_ERR(imx6_pcie->iomuxc_gpr)) {
139562306a36Sopenharmony_ci		dev_err(dev, "unable to find iomuxc registers\n");
139662306a36Sopenharmony_ci		return PTR_ERR(imx6_pcie->iomuxc_gpr);
139762306a36Sopenharmony_ci	}
139862306a36Sopenharmony_ci
139962306a36Sopenharmony_ci	/* Grab PCIe PHY Tx Settings */
140062306a36Sopenharmony_ci	if (of_property_read_u32(node, "fsl,tx-deemph-gen1",
140162306a36Sopenharmony_ci				 &imx6_pcie->tx_deemph_gen1))
140262306a36Sopenharmony_ci		imx6_pcie->tx_deemph_gen1 = 0;
140362306a36Sopenharmony_ci
140462306a36Sopenharmony_ci	if (of_property_read_u32(node, "fsl,tx-deemph-gen2-3p5db",
140562306a36Sopenharmony_ci				 &imx6_pcie->tx_deemph_gen2_3p5db))
140662306a36Sopenharmony_ci		imx6_pcie->tx_deemph_gen2_3p5db = 0;
140762306a36Sopenharmony_ci
140862306a36Sopenharmony_ci	if (of_property_read_u32(node, "fsl,tx-deemph-gen2-6db",
140962306a36Sopenharmony_ci				 &imx6_pcie->tx_deemph_gen2_6db))
141062306a36Sopenharmony_ci		imx6_pcie->tx_deemph_gen2_6db = 20;
141162306a36Sopenharmony_ci
141262306a36Sopenharmony_ci	if (of_property_read_u32(node, "fsl,tx-swing-full",
141362306a36Sopenharmony_ci				 &imx6_pcie->tx_swing_full))
141462306a36Sopenharmony_ci		imx6_pcie->tx_swing_full = 127;
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_ci	if (of_property_read_u32(node, "fsl,tx-swing-low",
141762306a36Sopenharmony_ci				 &imx6_pcie->tx_swing_low))
141862306a36Sopenharmony_ci		imx6_pcie->tx_swing_low = 127;
141962306a36Sopenharmony_ci
142062306a36Sopenharmony_ci	/* Limit link speed */
142162306a36Sopenharmony_ci	pci->link_gen = 1;
142262306a36Sopenharmony_ci	of_property_read_u32(node, "fsl,max-link-speed", &pci->link_gen);
142362306a36Sopenharmony_ci
142462306a36Sopenharmony_ci	imx6_pcie->vpcie = devm_regulator_get_optional(&pdev->dev, "vpcie");
142562306a36Sopenharmony_ci	if (IS_ERR(imx6_pcie->vpcie)) {
142662306a36Sopenharmony_ci		if (PTR_ERR(imx6_pcie->vpcie) != -ENODEV)
142762306a36Sopenharmony_ci			return PTR_ERR(imx6_pcie->vpcie);
142862306a36Sopenharmony_ci		imx6_pcie->vpcie = NULL;
142962306a36Sopenharmony_ci	}
143062306a36Sopenharmony_ci
143162306a36Sopenharmony_ci	imx6_pcie->vph = devm_regulator_get_optional(&pdev->dev, "vph");
143262306a36Sopenharmony_ci	if (IS_ERR(imx6_pcie->vph)) {
143362306a36Sopenharmony_ci		if (PTR_ERR(imx6_pcie->vph) != -ENODEV)
143462306a36Sopenharmony_ci			return PTR_ERR(imx6_pcie->vph);
143562306a36Sopenharmony_ci		imx6_pcie->vph = NULL;
143662306a36Sopenharmony_ci	}
143762306a36Sopenharmony_ci
143862306a36Sopenharmony_ci	platform_set_drvdata(pdev, imx6_pcie);
143962306a36Sopenharmony_ci
144062306a36Sopenharmony_ci	ret = imx6_pcie_attach_pd(dev);
144162306a36Sopenharmony_ci	if (ret)
144262306a36Sopenharmony_ci		return ret;
144362306a36Sopenharmony_ci
144462306a36Sopenharmony_ci	if (imx6_pcie->drvdata->mode == DW_PCIE_EP_TYPE) {
144562306a36Sopenharmony_ci		ret = imx6_add_pcie_ep(imx6_pcie, pdev);
144662306a36Sopenharmony_ci		if (ret < 0)
144762306a36Sopenharmony_ci			return ret;
144862306a36Sopenharmony_ci	} else {
144962306a36Sopenharmony_ci		ret = dw_pcie_host_init(&pci->pp);
145062306a36Sopenharmony_ci		if (ret < 0)
145162306a36Sopenharmony_ci			return ret;
145262306a36Sopenharmony_ci
145362306a36Sopenharmony_ci		if (pci_msi_enabled()) {
145462306a36Sopenharmony_ci			u8 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_MSI);
145562306a36Sopenharmony_ci
145662306a36Sopenharmony_ci			val = dw_pcie_readw_dbi(pci, offset + PCI_MSI_FLAGS);
145762306a36Sopenharmony_ci			val |= PCI_MSI_FLAGS_ENABLE;
145862306a36Sopenharmony_ci			dw_pcie_writew_dbi(pci, offset + PCI_MSI_FLAGS, val);
145962306a36Sopenharmony_ci		}
146062306a36Sopenharmony_ci	}
146162306a36Sopenharmony_ci
146262306a36Sopenharmony_ci	return 0;
146362306a36Sopenharmony_ci}
146462306a36Sopenharmony_ci
146562306a36Sopenharmony_cistatic void imx6_pcie_shutdown(struct platform_device *pdev)
146662306a36Sopenharmony_ci{
146762306a36Sopenharmony_ci	struct imx6_pcie *imx6_pcie = platform_get_drvdata(pdev);
146862306a36Sopenharmony_ci
146962306a36Sopenharmony_ci	/* bring down link, so bootloader gets clean state in case of reboot */
147062306a36Sopenharmony_ci	imx6_pcie_assert_core_reset(imx6_pcie);
147162306a36Sopenharmony_ci}
147262306a36Sopenharmony_ci
147362306a36Sopenharmony_cistatic const struct imx6_pcie_drvdata drvdata[] = {
147462306a36Sopenharmony_ci	[IMX6Q] = {
147562306a36Sopenharmony_ci		.variant = IMX6Q,
147662306a36Sopenharmony_ci		.flags = IMX6_PCIE_FLAG_IMX6_PHY |
147762306a36Sopenharmony_ci			 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE,
147862306a36Sopenharmony_ci		.dbi_length = 0x200,
147962306a36Sopenharmony_ci		.gpr = "fsl,imx6q-iomuxc-gpr",
148062306a36Sopenharmony_ci	},
148162306a36Sopenharmony_ci	[IMX6SX] = {
148262306a36Sopenharmony_ci		.variant = IMX6SX,
148362306a36Sopenharmony_ci		.flags = IMX6_PCIE_FLAG_IMX6_PHY |
148462306a36Sopenharmony_ci			 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE |
148562306a36Sopenharmony_ci			 IMX6_PCIE_FLAG_SUPPORTS_SUSPEND,
148662306a36Sopenharmony_ci		.gpr = "fsl,imx6q-iomuxc-gpr",
148762306a36Sopenharmony_ci	},
148862306a36Sopenharmony_ci	[IMX6QP] = {
148962306a36Sopenharmony_ci		.variant = IMX6QP,
149062306a36Sopenharmony_ci		.flags = IMX6_PCIE_FLAG_IMX6_PHY |
149162306a36Sopenharmony_ci			 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE |
149262306a36Sopenharmony_ci			 IMX6_PCIE_FLAG_SUPPORTS_SUSPEND,
149362306a36Sopenharmony_ci		.dbi_length = 0x200,
149462306a36Sopenharmony_ci		.gpr = "fsl,imx6q-iomuxc-gpr",
149562306a36Sopenharmony_ci	},
149662306a36Sopenharmony_ci	[IMX7D] = {
149762306a36Sopenharmony_ci		.variant = IMX7D,
149862306a36Sopenharmony_ci		.flags = IMX6_PCIE_FLAG_SUPPORTS_SUSPEND,
149962306a36Sopenharmony_ci		.gpr = "fsl,imx7d-iomuxc-gpr",
150062306a36Sopenharmony_ci	},
150162306a36Sopenharmony_ci	[IMX8MQ] = {
150262306a36Sopenharmony_ci		.variant = IMX8MQ,
150362306a36Sopenharmony_ci		.gpr = "fsl,imx8mq-iomuxc-gpr",
150462306a36Sopenharmony_ci	},
150562306a36Sopenharmony_ci	[IMX8MM] = {
150662306a36Sopenharmony_ci		.variant = IMX8MM,
150762306a36Sopenharmony_ci		.flags = IMX6_PCIE_FLAG_SUPPORTS_SUSPEND,
150862306a36Sopenharmony_ci		.gpr = "fsl,imx8mm-iomuxc-gpr",
150962306a36Sopenharmony_ci	},
151062306a36Sopenharmony_ci	[IMX8MP] = {
151162306a36Sopenharmony_ci		.variant = IMX8MP,
151262306a36Sopenharmony_ci		.flags = IMX6_PCIE_FLAG_SUPPORTS_SUSPEND,
151362306a36Sopenharmony_ci		.gpr = "fsl,imx8mp-iomuxc-gpr",
151462306a36Sopenharmony_ci	},
151562306a36Sopenharmony_ci	[IMX8MQ_EP] = {
151662306a36Sopenharmony_ci		.variant = IMX8MQ_EP,
151762306a36Sopenharmony_ci		.mode = DW_PCIE_EP_TYPE,
151862306a36Sopenharmony_ci		.gpr = "fsl,imx8mq-iomuxc-gpr",
151962306a36Sopenharmony_ci	},
152062306a36Sopenharmony_ci	[IMX8MM_EP] = {
152162306a36Sopenharmony_ci		.variant = IMX8MM_EP,
152262306a36Sopenharmony_ci		.mode = DW_PCIE_EP_TYPE,
152362306a36Sopenharmony_ci		.gpr = "fsl,imx8mm-iomuxc-gpr",
152462306a36Sopenharmony_ci	},
152562306a36Sopenharmony_ci	[IMX8MP_EP] = {
152662306a36Sopenharmony_ci		.variant = IMX8MP_EP,
152762306a36Sopenharmony_ci		.mode = DW_PCIE_EP_TYPE,
152862306a36Sopenharmony_ci		.gpr = "fsl,imx8mp-iomuxc-gpr",
152962306a36Sopenharmony_ci	},
153062306a36Sopenharmony_ci};
153162306a36Sopenharmony_ci
153262306a36Sopenharmony_cistatic const struct of_device_id imx6_pcie_of_match[] = {
153362306a36Sopenharmony_ci	{ .compatible = "fsl,imx6q-pcie",  .data = &drvdata[IMX6Q],  },
153462306a36Sopenharmony_ci	{ .compatible = "fsl,imx6sx-pcie", .data = &drvdata[IMX6SX], },
153562306a36Sopenharmony_ci	{ .compatible = "fsl,imx6qp-pcie", .data = &drvdata[IMX6QP], },
153662306a36Sopenharmony_ci	{ .compatible = "fsl,imx7d-pcie",  .data = &drvdata[IMX7D],  },
153762306a36Sopenharmony_ci	{ .compatible = "fsl,imx8mq-pcie", .data = &drvdata[IMX8MQ], },
153862306a36Sopenharmony_ci	{ .compatible = "fsl,imx8mm-pcie", .data = &drvdata[IMX8MM], },
153962306a36Sopenharmony_ci	{ .compatible = "fsl,imx8mp-pcie", .data = &drvdata[IMX8MP], },
154062306a36Sopenharmony_ci	{ .compatible = "fsl,imx8mq-pcie-ep", .data = &drvdata[IMX8MQ_EP], },
154162306a36Sopenharmony_ci	{ .compatible = "fsl,imx8mm-pcie-ep", .data = &drvdata[IMX8MM_EP], },
154262306a36Sopenharmony_ci	{ .compatible = "fsl,imx8mp-pcie-ep", .data = &drvdata[IMX8MP_EP], },
154362306a36Sopenharmony_ci	{},
154462306a36Sopenharmony_ci};
154562306a36Sopenharmony_ci
154662306a36Sopenharmony_cistatic struct platform_driver imx6_pcie_driver = {
154762306a36Sopenharmony_ci	.driver = {
154862306a36Sopenharmony_ci		.name	= "imx6q-pcie",
154962306a36Sopenharmony_ci		.of_match_table = imx6_pcie_of_match,
155062306a36Sopenharmony_ci		.suppress_bind_attrs = true,
155162306a36Sopenharmony_ci		.pm = &imx6_pcie_pm_ops,
155262306a36Sopenharmony_ci		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
155362306a36Sopenharmony_ci	},
155462306a36Sopenharmony_ci	.probe    = imx6_pcie_probe,
155562306a36Sopenharmony_ci	.shutdown = imx6_pcie_shutdown,
155662306a36Sopenharmony_ci};
155762306a36Sopenharmony_ci
155862306a36Sopenharmony_cistatic void imx6_pcie_quirk(struct pci_dev *dev)
155962306a36Sopenharmony_ci{
156062306a36Sopenharmony_ci	struct pci_bus *bus = dev->bus;
156162306a36Sopenharmony_ci	struct dw_pcie_rp *pp = bus->sysdata;
156262306a36Sopenharmony_ci
156362306a36Sopenharmony_ci	/* Bus parent is the PCI bridge, its parent is this platform driver */
156462306a36Sopenharmony_ci	if (!bus->dev.parent || !bus->dev.parent->parent)
156562306a36Sopenharmony_ci		return;
156662306a36Sopenharmony_ci
156762306a36Sopenharmony_ci	/* Make sure we only quirk devices associated with this driver */
156862306a36Sopenharmony_ci	if (bus->dev.parent->parent->driver != &imx6_pcie_driver.driver)
156962306a36Sopenharmony_ci		return;
157062306a36Sopenharmony_ci
157162306a36Sopenharmony_ci	if (pci_is_root_bus(bus)) {
157262306a36Sopenharmony_ci		struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
157362306a36Sopenharmony_ci		struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci);
157462306a36Sopenharmony_ci
157562306a36Sopenharmony_ci		/*
157662306a36Sopenharmony_ci		 * Limit config length to avoid the kernel reading beyond
157762306a36Sopenharmony_ci		 * the register set and causing an abort on i.MX 6Quad
157862306a36Sopenharmony_ci		 */
157962306a36Sopenharmony_ci		if (imx6_pcie->drvdata->dbi_length) {
158062306a36Sopenharmony_ci			dev->cfg_size = imx6_pcie->drvdata->dbi_length;
158162306a36Sopenharmony_ci			dev_info(&dev->dev, "Limiting cfg_size to %d\n",
158262306a36Sopenharmony_ci					dev->cfg_size);
158362306a36Sopenharmony_ci		}
158462306a36Sopenharmony_ci	}
158562306a36Sopenharmony_ci}
158662306a36Sopenharmony_ciDECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, 0xabcd,
158762306a36Sopenharmony_ci			PCI_CLASS_BRIDGE_PCI, 8, imx6_pcie_quirk);
158862306a36Sopenharmony_ci
158962306a36Sopenharmony_cistatic int __init imx6_pcie_init(void)
159062306a36Sopenharmony_ci{
159162306a36Sopenharmony_ci#ifdef CONFIG_ARM
159262306a36Sopenharmony_ci	struct device_node *np;
159362306a36Sopenharmony_ci
159462306a36Sopenharmony_ci	np = of_find_matching_node(NULL, imx6_pcie_of_match);
159562306a36Sopenharmony_ci	if (!np)
159662306a36Sopenharmony_ci		return -ENODEV;
159762306a36Sopenharmony_ci	of_node_put(np);
159862306a36Sopenharmony_ci
159962306a36Sopenharmony_ci	/*
160062306a36Sopenharmony_ci	 * Since probe() can be deferred we need to make sure that
160162306a36Sopenharmony_ci	 * hook_fault_code is not called after __init memory is freed
160262306a36Sopenharmony_ci	 * by kernel and since imx6q_pcie_abort_handler() is a no-op,
160362306a36Sopenharmony_ci	 * we can install the handler here without risking it
160462306a36Sopenharmony_ci	 * accessing some uninitialized driver state.
160562306a36Sopenharmony_ci	 */
160662306a36Sopenharmony_ci	hook_fault_code(8, imx6q_pcie_abort_handler, SIGBUS, 0,
160762306a36Sopenharmony_ci			"external abort on non-linefetch");
160862306a36Sopenharmony_ci#endif
160962306a36Sopenharmony_ci
161062306a36Sopenharmony_ci	return platform_driver_register(&imx6_pcie_driver);
161162306a36Sopenharmony_ci}
161262306a36Sopenharmony_cidevice_initcall(imx6_pcie_init);
1613