162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * PCIe host controller driver for Samsung Exynos SoCs
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2013-2020 Samsung Electronics Co., Ltd.
662306a36Sopenharmony_ci *		https://www.samsung.com
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Author: Jingoo Han <jg1.han@samsung.com>
962306a36Sopenharmony_ci *	   Jaehoon Chung <jh80.chung@samsung.com>
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/clk.h>
1362306a36Sopenharmony_ci#include <linux/delay.h>
1462306a36Sopenharmony_ci#include <linux/interrupt.h>
1562306a36Sopenharmony_ci#include <linux/kernel.h>
1662306a36Sopenharmony_ci#include <linux/init.h>
1762306a36Sopenharmony_ci#include <linux/pci.h>
1862306a36Sopenharmony_ci#include <linux/platform_device.h>
1962306a36Sopenharmony_ci#include <linux/phy/phy.h>
2062306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
2162306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
2262306a36Sopenharmony_ci#include <linux/module.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include "pcie-designware.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define to_exynos_pcie(x)	dev_get_drvdata((x)->dev)
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/* PCIe ELBI registers */
2962306a36Sopenharmony_ci#define PCIE_IRQ_PULSE			0x000
3062306a36Sopenharmony_ci#define IRQ_INTA_ASSERT			BIT(0)
3162306a36Sopenharmony_ci#define IRQ_INTB_ASSERT			BIT(2)
3262306a36Sopenharmony_ci#define IRQ_INTC_ASSERT			BIT(4)
3362306a36Sopenharmony_ci#define IRQ_INTD_ASSERT			BIT(6)
3462306a36Sopenharmony_ci#define PCIE_IRQ_LEVEL			0x004
3562306a36Sopenharmony_ci#define PCIE_IRQ_SPECIAL		0x008
3662306a36Sopenharmony_ci#define PCIE_IRQ_EN_PULSE		0x00c
3762306a36Sopenharmony_ci#define PCIE_IRQ_EN_LEVEL		0x010
3862306a36Sopenharmony_ci#define PCIE_IRQ_EN_SPECIAL		0x014
3962306a36Sopenharmony_ci#define PCIE_SW_WAKE			0x018
4062306a36Sopenharmony_ci#define PCIE_BUS_EN			BIT(1)
4162306a36Sopenharmony_ci#define PCIE_CORE_RESET			0x01c
4262306a36Sopenharmony_ci#define PCIE_CORE_RESET_ENABLE		BIT(0)
4362306a36Sopenharmony_ci#define PCIE_STICKY_RESET		0x020
4462306a36Sopenharmony_ci#define PCIE_NONSTICKY_RESET		0x024
4562306a36Sopenharmony_ci#define PCIE_APP_INIT_RESET		0x028
4662306a36Sopenharmony_ci#define PCIE_APP_LTSSM_ENABLE		0x02c
4762306a36Sopenharmony_ci#define PCIE_ELBI_RDLH_LINKUP		0x074
4862306a36Sopenharmony_ci#define PCIE_ELBI_XMLH_LINKUP		BIT(4)
4962306a36Sopenharmony_ci#define PCIE_ELBI_LTSSM_ENABLE		0x1
5062306a36Sopenharmony_ci#define PCIE_ELBI_SLV_AWMISC		0x11c
5162306a36Sopenharmony_ci#define PCIE_ELBI_SLV_ARMISC		0x120
5262306a36Sopenharmony_ci#define PCIE_ELBI_SLV_DBI_ENABLE	BIT(21)
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistruct exynos_pcie {
5562306a36Sopenharmony_ci	struct dw_pcie			pci;
5662306a36Sopenharmony_ci	void __iomem			*elbi_base;
5762306a36Sopenharmony_ci	struct clk			*clk;
5862306a36Sopenharmony_ci	struct clk			*bus_clk;
5962306a36Sopenharmony_ci	struct phy			*phy;
6062306a36Sopenharmony_ci	struct regulator_bulk_data	supplies[2];
6162306a36Sopenharmony_ci};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic int exynos_pcie_init_clk_resources(struct exynos_pcie *ep)
6462306a36Sopenharmony_ci{
6562306a36Sopenharmony_ci	struct device *dev = ep->pci.dev;
6662306a36Sopenharmony_ci	int ret;
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	ret = clk_prepare_enable(ep->clk);
6962306a36Sopenharmony_ci	if (ret) {
7062306a36Sopenharmony_ci		dev_err(dev, "cannot enable pcie rc clock");
7162306a36Sopenharmony_ci		return ret;
7262306a36Sopenharmony_ci	}
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	ret = clk_prepare_enable(ep->bus_clk);
7562306a36Sopenharmony_ci	if (ret) {
7662306a36Sopenharmony_ci		dev_err(dev, "cannot enable pcie bus clock");
7762306a36Sopenharmony_ci		goto err_bus_clk;
7862306a36Sopenharmony_ci	}
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	return 0;
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cierr_bus_clk:
8362306a36Sopenharmony_ci	clk_disable_unprepare(ep->clk);
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	return ret;
8662306a36Sopenharmony_ci}
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic void exynos_pcie_deinit_clk_resources(struct exynos_pcie *ep)
8962306a36Sopenharmony_ci{
9062306a36Sopenharmony_ci	clk_disable_unprepare(ep->bus_clk);
9162306a36Sopenharmony_ci	clk_disable_unprepare(ep->clk);
9262306a36Sopenharmony_ci}
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic void exynos_pcie_writel(void __iomem *base, u32 val, u32 reg)
9562306a36Sopenharmony_ci{
9662306a36Sopenharmony_ci	writel(val, base + reg);
9762306a36Sopenharmony_ci}
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic u32 exynos_pcie_readl(void __iomem *base, u32 reg)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	return readl(base + reg);
10262306a36Sopenharmony_ci}
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cistatic void exynos_pcie_sideband_dbi_w_mode(struct exynos_pcie *ep, bool on)
10562306a36Sopenharmony_ci{
10662306a36Sopenharmony_ci	u32 val;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	val = exynos_pcie_readl(ep->elbi_base, PCIE_ELBI_SLV_AWMISC);
10962306a36Sopenharmony_ci	if (on)
11062306a36Sopenharmony_ci		val |= PCIE_ELBI_SLV_DBI_ENABLE;
11162306a36Sopenharmony_ci	else
11262306a36Sopenharmony_ci		val &= ~PCIE_ELBI_SLV_DBI_ENABLE;
11362306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, val, PCIE_ELBI_SLV_AWMISC);
11462306a36Sopenharmony_ci}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic void exynos_pcie_sideband_dbi_r_mode(struct exynos_pcie *ep, bool on)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	u32 val;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	val = exynos_pcie_readl(ep->elbi_base, PCIE_ELBI_SLV_ARMISC);
12162306a36Sopenharmony_ci	if (on)
12262306a36Sopenharmony_ci		val |= PCIE_ELBI_SLV_DBI_ENABLE;
12362306a36Sopenharmony_ci	else
12462306a36Sopenharmony_ci		val &= ~PCIE_ELBI_SLV_DBI_ENABLE;
12562306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, val, PCIE_ELBI_SLV_ARMISC);
12662306a36Sopenharmony_ci}
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic void exynos_pcie_assert_core_reset(struct exynos_pcie *ep)
12962306a36Sopenharmony_ci{
13062306a36Sopenharmony_ci	u32 val;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	val = exynos_pcie_readl(ep->elbi_base, PCIE_CORE_RESET);
13362306a36Sopenharmony_ci	val &= ~PCIE_CORE_RESET_ENABLE;
13462306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, val, PCIE_CORE_RESET);
13562306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, 0, PCIE_STICKY_RESET);
13662306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, 0, PCIE_NONSTICKY_RESET);
13762306a36Sopenharmony_ci}
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic void exynos_pcie_deassert_core_reset(struct exynos_pcie *ep)
14062306a36Sopenharmony_ci{
14162306a36Sopenharmony_ci	u32 val;
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci	val = exynos_pcie_readl(ep->elbi_base, PCIE_CORE_RESET);
14462306a36Sopenharmony_ci	val |= PCIE_CORE_RESET_ENABLE;
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, val, PCIE_CORE_RESET);
14762306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, 1, PCIE_STICKY_RESET);
14862306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, 1, PCIE_NONSTICKY_RESET);
14962306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, 1, PCIE_APP_INIT_RESET);
15062306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, 0, PCIE_APP_INIT_RESET);
15162306a36Sopenharmony_ci}
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_cistatic int exynos_pcie_start_link(struct dw_pcie *pci)
15462306a36Sopenharmony_ci{
15562306a36Sopenharmony_ci	struct exynos_pcie *ep = to_exynos_pcie(pci);
15662306a36Sopenharmony_ci	u32 val;
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	val = exynos_pcie_readl(ep->elbi_base, PCIE_SW_WAKE);
15962306a36Sopenharmony_ci	val &= ~PCIE_BUS_EN;
16062306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, val, PCIE_SW_WAKE);
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	/* assert LTSSM enable */
16362306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, PCIE_ELBI_LTSSM_ENABLE,
16462306a36Sopenharmony_ci			  PCIE_APP_LTSSM_ENABLE);
16562306a36Sopenharmony_ci	return 0;
16662306a36Sopenharmony_ci}
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic void exynos_pcie_clear_irq_pulse(struct exynos_pcie *ep)
16962306a36Sopenharmony_ci{
17062306a36Sopenharmony_ci	u32 val = exynos_pcie_readl(ep->elbi_base, PCIE_IRQ_PULSE);
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, val, PCIE_IRQ_PULSE);
17362306a36Sopenharmony_ci}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic irqreturn_t exynos_pcie_irq_handler(int irq, void *arg)
17662306a36Sopenharmony_ci{
17762306a36Sopenharmony_ci	struct exynos_pcie *ep = arg;
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	exynos_pcie_clear_irq_pulse(ep);
18062306a36Sopenharmony_ci	return IRQ_HANDLED;
18162306a36Sopenharmony_ci}
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_cistatic void exynos_pcie_enable_irq_pulse(struct exynos_pcie *ep)
18462306a36Sopenharmony_ci{
18562306a36Sopenharmony_ci	u32 val = IRQ_INTA_ASSERT | IRQ_INTB_ASSERT |
18662306a36Sopenharmony_ci		  IRQ_INTC_ASSERT | IRQ_INTD_ASSERT;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, val, PCIE_IRQ_EN_PULSE);
18962306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, 0, PCIE_IRQ_EN_LEVEL);
19062306a36Sopenharmony_ci	exynos_pcie_writel(ep->elbi_base, 0, PCIE_IRQ_EN_SPECIAL);
19162306a36Sopenharmony_ci}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic u32 exynos_pcie_read_dbi(struct dw_pcie *pci, void __iomem *base,
19462306a36Sopenharmony_ci				u32 reg, size_t size)
19562306a36Sopenharmony_ci{
19662306a36Sopenharmony_ci	struct exynos_pcie *ep = to_exynos_pcie(pci);
19762306a36Sopenharmony_ci	u32 val;
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	exynos_pcie_sideband_dbi_r_mode(ep, true);
20062306a36Sopenharmony_ci	dw_pcie_read(base + reg, size, &val);
20162306a36Sopenharmony_ci	exynos_pcie_sideband_dbi_r_mode(ep, false);
20262306a36Sopenharmony_ci	return val;
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic void exynos_pcie_write_dbi(struct dw_pcie *pci, void __iomem *base,
20662306a36Sopenharmony_ci				  u32 reg, size_t size, u32 val)
20762306a36Sopenharmony_ci{
20862306a36Sopenharmony_ci	struct exynos_pcie *ep = to_exynos_pcie(pci);
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	exynos_pcie_sideband_dbi_w_mode(ep, true);
21162306a36Sopenharmony_ci	dw_pcie_write(base + reg, size, val);
21262306a36Sopenharmony_ci	exynos_pcie_sideband_dbi_w_mode(ep, false);
21362306a36Sopenharmony_ci}
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistatic int exynos_pcie_rd_own_conf(struct pci_bus *bus, unsigned int devfn,
21662306a36Sopenharmony_ci				   int where, int size, u32 *val)
21762306a36Sopenharmony_ci{
21862306a36Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	if (PCI_SLOT(devfn))
22162306a36Sopenharmony_ci		return PCIBIOS_DEVICE_NOT_FOUND;
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci	*val = dw_pcie_read_dbi(pci, where, size);
22462306a36Sopenharmony_ci	return PCIBIOS_SUCCESSFUL;
22562306a36Sopenharmony_ci}
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic int exynos_pcie_wr_own_conf(struct pci_bus *bus, unsigned int devfn,
22862306a36Sopenharmony_ci				   int where, int size, u32 val)
22962306a36Sopenharmony_ci{
23062306a36Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	if (PCI_SLOT(devfn))
23362306a36Sopenharmony_ci		return PCIBIOS_DEVICE_NOT_FOUND;
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	dw_pcie_write_dbi(pci, where, size, val);
23662306a36Sopenharmony_ci	return PCIBIOS_SUCCESSFUL;
23762306a36Sopenharmony_ci}
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistatic struct pci_ops exynos_pci_ops = {
24062306a36Sopenharmony_ci	.read = exynos_pcie_rd_own_conf,
24162306a36Sopenharmony_ci	.write = exynos_pcie_wr_own_conf,
24262306a36Sopenharmony_ci};
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_cistatic int exynos_pcie_link_up(struct dw_pcie *pci)
24562306a36Sopenharmony_ci{
24662306a36Sopenharmony_ci	struct exynos_pcie *ep = to_exynos_pcie(pci);
24762306a36Sopenharmony_ci	u32 val = exynos_pcie_readl(ep->elbi_base, PCIE_ELBI_RDLH_LINKUP);
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	return (val & PCIE_ELBI_XMLH_LINKUP);
25062306a36Sopenharmony_ci}
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic int exynos_pcie_host_init(struct dw_pcie_rp *pp)
25362306a36Sopenharmony_ci{
25462306a36Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
25562306a36Sopenharmony_ci	struct exynos_pcie *ep = to_exynos_pcie(pci);
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	pp->bridge->ops = &exynos_pci_ops;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	exynos_pcie_assert_core_reset(ep);
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	phy_init(ep->phy);
26262306a36Sopenharmony_ci	phy_power_on(ep->phy);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	exynos_pcie_deassert_core_reset(ep);
26562306a36Sopenharmony_ci	exynos_pcie_enable_irq_pulse(ep);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	return 0;
26862306a36Sopenharmony_ci}
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic const struct dw_pcie_host_ops exynos_pcie_host_ops = {
27162306a36Sopenharmony_ci	.host_init = exynos_pcie_host_init,
27262306a36Sopenharmony_ci};
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic int exynos_add_pcie_port(struct exynos_pcie *ep,
27562306a36Sopenharmony_ci				       struct platform_device *pdev)
27662306a36Sopenharmony_ci{
27762306a36Sopenharmony_ci	struct dw_pcie *pci = &ep->pci;
27862306a36Sopenharmony_ci	struct dw_pcie_rp *pp = &pci->pp;
27962306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
28062306a36Sopenharmony_ci	int ret;
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	pp->irq = platform_get_irq(pdev, 0);
28362306a36Sopenharmony_ci	if (pp->irq < 0)
28462306a36Sopenharmony_ci		return pp->irq;
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	ret = devm_request_irq(dev, pp->irq, exynos_pcie_irq_handler,
28762306a36Sopenharmony_ci			       IRQF_SHARED, "exynos-pcie", ep);
28862306a36Sopenharmony_ci	if (ret) {
28962306a36Sopenharmony_ci		dev_err(dev, "failed to request irq\n");
29062306a36Sopenharmony_ci		return ret;
29162306a36Sopenharmony_ci	}
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	pp->ops = &exynos_pcie_host_ops;
29462306a36Sopenharmony_ci	pp->msi_irq[0] = -ENODEV;
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	ret = dw_pcie_host_init(pp);
29762306a36Sopenharmony_ci	if (ret) {
29862306a36Sopenharmony_ci		dev_err(dev, "failed to initialize host\n");
29962306a36Sopenharmony_ci		return ret;
30062306a36Sopenharmony_ci	}
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	return 0;
30362306a36Sopenharmony_ci}
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = {
30662306a36Sopenharmony_ci	.read_dbi = exynos_pcie_read_dbi,
30762306a36Sopenharmony_ci	.write_dbi = exynos_pcie_write_dbi,
30862306a36Sopenharmony_ci	.link_up = exynos_pcie_link_up,
30962306a36Sopenharmony_ci	.start_link = exynos_pcie_start_link,
31062306a36Sopenharmony_ci};
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic int exynos_pcie_probe(struct platform_device *pdev)
31362306a36Sopenharmony_ci{
31462306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
31562306a36Sopenharmony_ci	struct exynos_pcie *ep;
31662306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
31762306a36Sopenharmony_ci	int ret;
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	ep = devm_kzalloc(dev, sizeof(*ep), GFP_KERNEL);
32062306a36Sopenharmony_ci	if (!ep)
32162306a36Sopenharmony_ci		return -ENOMEM;
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	ep->pci.dev = dev;
32462306a36Sopenharmony_ci	ep->pci.ops = &dw_pcie_ops;
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci	ep->phy = devm_of_phy_get(dev, np, NULL);
32762306a36Sopenharmony_ci	if (IS_ERR(ep->phy))
32862306a36Sopenharmony_ci		return PTR_ERR(ep->phy);
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	/* External Local Bus interface (ELBI) registers */
33162306a36Sopenharmony_ci	ep->elbi_base = devm_platform_ioremap_resource_byname(pdev, "elbi");
33262306a36Sopenharmony_ci	if (IS_ERR(ep->elbi_base))
33362306a36Sopenharmony_ci		return PTR_ERR(ep->elbi_base);
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	ep->clk = devm_clk_get(dev, "pcie");
33662306a36Sopenharmony_ci	if (IS_ERR(ep->clk)) {
33762306a36Sopenharmony_ci		dev_err(dev, "Failed to get pcie rc clock\n");
33862306a36Sopenharmony_ci		return PTR_ERR(ep->clk);
33962306a36Sopenharmony_ci	}
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	ep->bus_clk = devm_clk_get(dev, "pcie_bus");
34262306a36Sopenharmony_ci	if (IS_ERR(ep->bus_clk)) {
34362306a36Sopenharmony_ci		dev_err(dev, "Failed to get pcie bus clock\n");
34462306a36Sopenharmony_ci		return PTR_ERR(ep->bus_clk);
34562306a36Sopenharmony_ci	}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	ep->supplies[0].supply = "vdd18";
34862306a36Sopenharmony_ci	ep->supplies[1].supply = "vdd10";
34962306a36Sopenharmony_ci	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(ep->supplies),
35062306a36Sopenharmony_ci				      ep->supplies);
35162306a36Sopenharmony_ci	if (ret)
35262306a36Sopenharmony_ci		return ret;
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	ret = exynos_pcie_init_clk_resources(ep);
35562306a36Sopenharmony_ci	if (ret)
35662306a36Sopenharmony_ci		return ret;
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	ret = regulator_bulk_enable(ARRAY_SIZE(ep->supplies), ep->supplies);
35962306a36Sopenharmony_ci	if (ret)
36062306a36Sopenharmony_ci		return ret;
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	platform_set_drvdata(pdev, ep);
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci	ret = exynos_add_pcie_port(ep, pdev);
36562306a36Sopenharmony_ci	if (ret < 0)
36662306a36Sopenharmony_ci		goto fail_probe;
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	return 0;
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_cifail_probe:
37162306a36Sopenharmony_ci	phy_exit(ep->phy);
37262306a36Sopenharmony_ci	exynos_pcie_deinit_clk_resources(ep);
37362306a36Sopenharmony_ci	regulator_bulk_disable(ARRAY_SIZE(ep->supplies), ep->supplies);
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci	return ret;
37662306a36Sopenharmony_ci}
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_cistatic int exynos_pcie_remove(struct platform_device *pdev)
37962306a36Sopenharmony_ci{
38062306a36Sopenharmony_ci	struct exynos_pcie *ep = platform_get_drvdata(pdev);
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci	dw_pcie_host_deinit(&ep->pci.pp);
38362306a36Sopenharmony_ci	exynos_pcie_assert_core_reset(ep);
38462306a36Sopenharmony_ci	phy_power_off(ep->phy);
38562306a36Sopenharmony_ci	phy_exit(ep->phy);
38662306a36Sopenharmony_ci	exynos_pcie_deinit_clk_resources(ep);
38762306a36Sopenharmony_ci	regulator_bulk_disable(ARRAY_SIZE(ep->supplies), ep->supplies);
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	return 0;
39062306a36Sopenharmony_ci}
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_cistatic int exynos_pcie_suspend_noirq(struct device *dev)
39362306a36Sopenharmony_ci{
39462306a36Sopenharmony_ci	struct exynos_pcie *ep = dev_get_drvdata(dev);
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci	exynos_pcie_assert_core_reset(ep);
39762306a36Sopenharmony_ci	phy_power_off(ep->phy);
39862306a36Sopenharmony_ci	phy_exit(ep->phy);
39962306a36Sopenharmony_ci	regulator_bulk_disable(ARRAY_SIZE(ep->supplies), ep->supplies);
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	return 0;
40262306a36Sopenharmony_ci}
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_cistatic int exynos_pcie_resume_noirq(struct device *dev)
40562306a36Sopenharmony_ci{
40662306a36Sopenharmony_ci	struct exynos_pcie *ep = dev_get_drvdata(dev);
40762306a36Sopenharmony_ci	struct dw_pcie *pci = &ep->pci;
40862306a36Sopenharmony_ci	struct dw_pcie_rp *pp = &pci->pp;
40962306a36Sopenharmony_ci	int ret;
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	ret = regulator_bulk_enable(ARRAY_SIZE(ep->supplies), ep->supplies);
41262306a36Sopenharmony_ci	if (ret)
41362306a36Sopenharmony_ci		return ret;
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	/* exynos_pcie_host_init controls ep->phy */
41662306a36Sopenharmony_ci	exynos_pcie_host_init(pp);
41762306a36Sopenharmony_ci	dw_pcie_setup_rc(pp);
41862306a36Sopenharmony_ci	exynos_pcie_start_link(pci);
41962306a36Sopenharmony_ci	return dw_pcie_wait_for_link(pci);
42062306a36Sopenharmony_ci}
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_cistatic const struct dev_pm_ops exynos_pcie_pm_ops = {
42362306a36Sopenharmony_ci	NOIRQ_SYSTEM_SLEEP_PM_OPS(exynos_pcie_suspend_noirq,
42462306a36Sopenharmony_ci				  exynos_pcie_resume_noirq)
42562306a36Sopenharmony_ci};
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_cistatic const struct of_device_id exynos_pcie_of_match[] = {
42862306a36Sopenharmony_ci	{ .compatible = "samsung,exynos5433-pcie", },
42962306a36Sopenharmony_ci	{ },
43062306a36Sopenharmony_ci};
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_cistatic struct platform_driver exynos_pcie_driver = {
43362306a36Sopenharmony_ci	.probe		= exynos_pcie_probe,
43462306a36Sopenharmony_ci	.remove		= exynos_pcie_remove,
43562306a36Sopenharmony_ci	.driver = {
43662306a36Sopenharmony_ci		.name	= "exynos-pcie",
43762306a36Sopenharmony_ci		.of_match_table = exynos_pcie_of_match,
43862306a36Sopenharmony_ci		.pm		= &exynos_pcie_pm_ops,
43962306a36Sopenharmony_ci	},
44062306a36Sopenharmony_ci};
44162306a36Sopenharmony_cimodule_platform_driver(exynos_pcie_driver);
44262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
44362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, exynos_pcie_of_match);
444