162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * pci-j721e - PCIe controller driver for TI's J721E SoCs
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2020 Texas Instruments Incorporated - http://www.ti.com
662306a36Sopenharmony_ci * Author: Kishon Vijay Abraham I <kishon@ti.com>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/clk.h>
1062306a36Sopenharmony_ci#include <linux/delay.h>
1162306a36Sopenharmony_ci#include <linux/gpio/consumer.h>
1262306a36Sopenharmony_ci#include <linux/io.h>
1362306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h>
1462306a36Sopenharmony_ci#include <linux/irqdomain.h>
1562306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1662306a36Sopenharmony_ci#include <linux/of.h>
1762306a36Sopenharmony_ci#include <linux/pci.h>
1862306a36Sopenharmony_ci#include <linux/platform_device.h>
1962306a36Sopenharmony_ci#include <linux/pm_runtime.h>
2062306a36Sopenharmony_ci#include <linux/regmap.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#include "../../pci.h"
2362306a36Sopenharmony_ci#include "pcie-cadence.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#define ENABLE_REG_SYS_2	0x108
2662306a36Sopenharmony_ci#define STATUS_REG_SYS_2	0x508
2762306a36Sopenharmony_ci#define STATUS_CLR_REG_SYS_2	0x708
2862306a36Sopenharmony_ci#define LINK_DOWN		BIT(1)
2962306a36Sopenharmony_ci#define J7200_LINK_DOWN		BIT(10)
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#define J721E_PCIE_USER_CMD_STATUS	0x4
3262306a36Sopenharmony_ci#define LINK_TRAINING_ENABLE		BIT(0)
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define J721E_PCIE_USER_LINKSTATUS	0x14
3562306a36Sopenharmony_ci#define LINK_STATUS			GENMASK(1, 0)
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cienum link_status {
3862306a36Sopenharmony_ci	NO_RECEIVERS_DETECTED,
3962306a36Sopenharmony_ci	LINK_TRAINING_IN_PROGRESS,
4062306a36Sopenharmony_ci	LINK_UP_DL_IN_PROGRESS,
4162306a36Sopenharmony_ci	LINK_UP_DL_COMPLETED,
4262306a36Sopenharmony_ci};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci#define J721E_MODE_RC			BIT(7)
4562306a36Sopenharmony_ci#define LANE_COUNT_MASK			BIT(8)
4662306a36Sopenharmony_ci#define LANE_COUNT(n)			((n) << 8)
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci#define GENERATION_SEL_MASK		GENMASK(1, 0)
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci#define MAX_LANES			2
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistruct j721e_pcie {
5362306a36Sopenharmony_ci	struct cdns_pcie	*cdns_pcie;
5462306a36Sopenharmony_ci	struct clk		*refclk;
5562306a36Sopenharmony_ci	u32			mode;
5662306a36Sopenharmony_ci	u32			num_lanes;
5762306a36Sopenharmony_ci	void __iomem		*user_cfg_base;
5862306a36Sopenharmony_ci	void __iomem		*intd_cfg_base;
5962306a36Sopenharmony_ci	u32			linkdown_irq_regfield;
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cienum j721e_pcie_mode {
6362306a36Sopenharmony_ci	PCI_MODE_RC,
6462306a36Sopenharmony_ci	PCI_MODE_EP,
6562306a36Sopenharmony_ci};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistruct j721e_pcie_data {
6862306a36Sopenharmony_ci	enum j721e_pcie_mode	mode;
6962306a36Sopenharmony_ci	unsigned int		quirk_retrain_flag:1;
7062306a36Sopenharmony_ci	unsigned int		quirk_detect_quiet_flag:1;
7162306a36Sopenharmony_ci	unsigned int		quirk_disable_flr:1;
7262306a36Sopenharmony_ci	u32			linkdown_irq_regfield;
7362306a36Sopenharmony_ci	unsigned int		byte_access_allowed:1;
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistatic inline u32 j721e_pcie_user_readl(struct j721e_pcie *pcie, u32 offset)
7762306a36Sopenharmony_ci{
7862306a36Sopenharmony_ci	return readl(pcie->user_cfg_base + offset);
7962306a36Sopenharmony_ci}
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic inline void j721e_pcie_user_writel(struct j721e_pcie *pcie, u32 offset,
8262306a36Sopenharmony_ci					  u32 value)
8362306a36Sopenharmony_ci{
8462306a36Sopenharmony_ci	writel(value, pcie->user_cfg_base + offset);
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic inline u32 j721e_pcie_intd_readl(struct j721e_pcie *pcie, u32 offset)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	return readl(pcie->intd_cfg_base + offset);
9062306a36Sopenharmony_ci}
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistatic inline void j721e_pcie_intd_writel(struct j721e_pcie *pcie, u32 offset,
9362306a36Sopenharmony_ci					  u32 value)
9462306a36Sopenharmony_ci{
9562306a36Sopenharmony_ci	writel(value, pcie->intd_cfg_base + offset);
9662306a36Sopenharmony_ci}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic irqreturn_t j721e_pcie_link_irq_handler(int irq, void *priv)
9962306a36Sopenharmony_ci{
10062306a36Sopenharmony_ci	struct j721e_pcie *pcie = priv;
10162306a36Sopenharmony_ci	struct device *dev = pcie->cdns_pcie->dev;
10262306a36Sopenharmony_ci	u32 reg;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	reg = j721e_pcie_intd_readl(pcie, STATUS_REG_SYS_2);
10562306a36Sopenharmony_ci	if (!(reg & pcie->linkdown_irq_regfield))
10662306a36Sopenharmony_ci		return IRQ_NONE;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	dev_err(dev, "LINK DOWN!\n");
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci	j721e_pcie_intd_writel(pcie, STATUS_CLR_REG_SYS_2, pcie->linkdown_irq_regfield);
11162306a36Sopenharmony_ci	return IRQ_HANDLED;
11262306a36Sopenharmony_ci}
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistatic void j721e_pcie_config_link_irq(struct j721e_pcie *pcie)
11562306a36Sopenharmony_ci{
11662306a36Sopenharmony_ci	u32 reg;
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	reg = j721e_pcie_intd_readl(pcie, ENABLE_REG_SYS_2);
11962306a36Sopenharmony_ci	reg |= pcie->linkdown_irq_regfield;
12062306a36Sopenharmony_ci	j721e_pcie_intd_writel(pcie, ENABLE_REG_SYS_2, reg);
12162306a36Sopenharmony_ci}
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic int j721e_pcie_start_link(struct cdns_pcie *cdns_pcie)
12462306a36Sopenharmony_ci{
12562306a36Sopenharmony_ci	struct j721e_pcie *pcie = dev_get_drvdata(cdns_pcie->dev);
12662306a36Sopenharmony_ci	u32 reg;
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	reg = j721e_pcie_user_readl(pcie, J721E_PCIE_USER_CMD_STATUS);
12962306a36Sopenharmony_ci	reg |= LINK_TRAINING_ENABLE;
13062306a36Sopenharmony_ci	j721e_pcie_user_writel(pcie, J721E_PCIE_USER_CMD_STATUS, reg);
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	return 0;
13362306a36Sopenharmony_ci}
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_cistatic void j721e_pcie_stop_link(struct cdns_pcie *cdns_pcie)
13662306a36Sopenharmony_ci{
13762306a36Sopenharmony_ci	struct j721e_pcie *pcie = dev_get_drvdata(cdns_pcie->dev);
13862306a36Sopenharmony_ci	u32 reg;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	reg = j721e_pcie_user_readl(pcie, J721E_PCIE_USER_CMD_STATUS);
14162306a36Sopenharmony_ci	reg &= ~LINK_TRAINING_ENABLE;
14262306a36Sopenharmony_ci	j721e_pcie_user_writel(pcie, J721E_PCIE_USER_CMD_STATUS, reg);
14362306a36Sopenharmony_ci}
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic bool j721e_pcie_link_up(struct cdns_pcie *cdns_pcie)
14662306a36Sopenharmony_ci{
14762306a36Sopenharmony_ci	struct j721e_pcie *pcie = dev_get_drvdata(cdns_pcie->dev);
14862306a36Sopenharmony_ci	u32 reg;
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	reg = j721e_pcie_user_readl(pcie, J721E_PCIE_USER_LINKSTATUS);
15162306a36Sopenharmony_ci	reg &= LINK_STATUS;
15262306a36Sopenharmony_ci	if (reg == LINK_UP_DL_COMPLETED)
15362306a36Sopenharmony_ci		return true;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	return false;
15662306a36Sopenharmony_ci}
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic const struct cdns_pcie_ops j721e_pcie_ops = {
15962306a36Sopenharmony_ci	.start_link = j721e_pcie_start_link,
16062306a36Sopenharmony_ci	.stop_link = j721e_pcie_stop_link,
16162306a36Sopenharmony_ci	.link_up = j721e_pcie_link_up,
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic int j721e_pcie_set_mode(struct j721e_pcie *pcie, struct regmap *syscon,
16562306a36Sopenharmony_ci			       unsigned int offset)
16662306a36Sopenharmony_ci{
16762306a36Sopenharmony_ci	struct device *dev = pcie->cdns_pcie->dev;
16862306a36Sopenharmony_ci	u32 mask = J721E_MODE_RC;
16962306a36Sopenharmony_ci	u32 mode = pcie->mode;
17062306a36Sopenharmony_ci	u32 val = 0;
17162306a36Sopenharmony_ci	int ret = 0;
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	if (mode == PCI_MODE_RC)
17462306a36Sopenharmony_ci		val = J721E_MODE_RC;
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	ret = regmap_update_bits(syscon, offset, mask, val);
17762306a36Sopenharmony_ci	if (ret)
17862306a36Sopenharmony_ci		dev_err(dev, "failed to set pcie mode\n");
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	return ret;
18162306a36Sopenharmony_ci}
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_cistatic int j721e_pcie_set_link_speed(struct j721e_pcie *pcie,
18462306a36Sopenharmony_ci				     struct regmap *syscon, unsigned int offset)
18562306a36Sopenharmony_ci{
18662306a36Sopenharmony_ci	struct device *dev = pcie->cdns_pcie->dev;
18762306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
18862306a36Sopenharmony_ci	int link_speed;
18962306a36Sopenharmony_ci	u32 val = 0;
19062306a36Sopenharmony_ci	int ret;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	link_speed = of_pci_get_max_link_speed(np);
19362306a36Sopenharmony_ci	if (link_speed < 2)
19462306a36Sopenharmony_ci		link_speed = 2;
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	val = link_speed - 1;
19762306a36Sopenharmony_ci	ret = regmap_update_bits(syscon, offset, GENERATION_SEL_MASK, val);
19862306a36Sopenharmony_ci	if (ret)
19962306a36Sopenharmony_ci		dev_err(dev, "failed to set link speed\n");
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	return ret;
20262306a36Sopenharmony_ci}
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic int j721e_pcie_set_lane_count(struct j721e_pcie *pcie,
20562306a36Sopenharmony_ci				     struct regmap *syscon, unsigned int offset)
20662306a36Sopenharmony_ci{
20762306a36Sopenharmony_ci	struct device *dev = pcie->cdns_pcie->dev;
20862306a36Sopenharmony_ci	u32 lanes = pcie->num_lanes;
20962306a36Sopenharmony_ci	u32 val = 0;
21062306a36Sopenharmony_ci	int ret;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	val = LANE_COUNT(lanes - 1);
21362306a36Sopenharmony_ci	ret = regmap_update_bits(syscon, offset, LANE_COUNT_MASK, val);
21462306a36Sopenharmony_ci	if (ret)
21562306a36Sopenharmony_ci		dev_err(dev, "failed to set link count\n");
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	return ret;
21862306a36Sopenharmony_ci}
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic int j721e_pcie_ctrl_init(struct j721e_pcie *pcie)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	struct device *dev = pcie->cdns_pcie->dev;
22362306a36Sopenharmony_ci	struct device_node *node = dev->of_node;
22462306a36Sopenharmony_ci	struct of_phandle_args args;
22562306a36Sopenharmony_ci	unsigned int offset = 0;
22662306a36Sopenharmony_ci	struct regmap *syscon;
22762306a36Sopenharmony_ci	int ret;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	syscon = syscon_regmap_lookup_by_phandle(node, "ti,syscon-pcie-ctrl");
23062306a36Sopenharmony_ci	if (IS_ERR(syscon)) {
23162306a36Sopenharmony_ci		dev_err(dev, "Unable to get ti,syscon-pcie-ctrl regmap\n");
23262306a36Sopenharmony_ci		return PTR_ERR(syscon);
23362306a36Sopenharmony_ci	}
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	/* Do not error out to maintain old DT compatibility */
23662306a36Sopenharmony_ci	ret = of_parse_phandle_with_fixed_args(node, "ti,syscon-pcie-ctrl", 1,
23762306a36Sopenharmony_ci					       0, &args);
23862306a36Sopenharmony_ci	if (!ret)
23962306a36Sopenharmony_ci		offset = args.args[0];
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	ret = j721e_pcie_set_mode(pcie, syscon, offset);
24262306a36Sopenharmony_ci	if (ret < 0) {
24362306a36Sopenharmony_ci		dev_err(dev, "Failed to set pci mode\n");
24462306a36Sopenharmony_ci		return ret;
24562306a36Sopenharmony_ci	}
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	ret = j721e_pcie_set_link_speed(pcie, syscon, offset);
24862306a36Sopenharmony_ci	if (ret < 0) {
24962306a36Sopenharmony_ci		dev_err(dev, "Failed to set link speed\n");
25062306a36Sopenharmony_ci		return ret;
25162306a36Sopenharmony_ci	}
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	ret = j721e_pcie_set_lane_count(pcie, syscon, offset);
25462306a36Sopenharmony_ci	if (ret < 0) {
25562306a36Sopenharmony_ci		dev_err(dev, "Failed to set num-lanes\n");
25662306a36Sopenharmony_ci		return ret;
25762306a36Sopenharmony_ci	}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	return 0;
26062306a36Sopenharmony_ci}
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_cistatic int cdns_ti_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
26362306a36Sopenharmony_ci				    int where, int size, u32 *value)
26462306a36Sopenharmony_ci{
26562306a36Sopenharmony_ci	if (pci_is_root_bus(bus))
26662306a36Sopenharmony_ci		return pci_generic_config_read32(bus, devfn, where, size,
26762306a36Sopenharmony_ci						 value);
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	return pci_generic_config_read(bus, devfn, where, size, value);
27062306a36Sopenharmony_ci}
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistatic int cdns_ti_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
27362306a36Sopenharmony_ci				     int where, int size, u32 value)
27462306a36Sopenharmony_ci{
27562306a36Sopenharmony_ci	if (pci_is_root_bus(bus))
27662306a36Sopenharmony_ci		return pci_generic_config_write32(bus, devfn, where, size,
27762306a36Sopenharmony_ci						  value);
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	return pci_generic_config_write(bus, devfn, where, size, value);
28062306a36Sopenharmony_ci}
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic struct pci_ops cdns_ti_pcie_host_ops = {
28362306a36Sopenharmony_ci	.map_bus	= cdns_pci_map_bus,
28462306a36Sopenharmony_ci	.read		= cdns_ti_pcie_config_read,
28562306a36Sopenharmony_ci	.write		= cdns_ti_pcie_config_write,
28662306a36Sopenharmony_ci};
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_cistatic const struct j721e_pcie_data j721e_pcie_rc_data = {
28962306a36Sopenharmony_ci	.mode = PCI_MODE_RC,
29062306a36Sopenharmony_ci	.quirk_retrain_flag = true,
29162306a36Sopenharmony_ci	.byte_access_allowed = false,
29262306a36Sopenharmony_ci	.linkdown_irq_regfield = LINK_DOWN,
29362306a36Sopenharmony_ci};
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_cistatic const struct j721e_pcie_data j721e_pcie_ep_data = {
29662306a36Sopenharmony_ci	.mode = PCI_MODE_EP,
29762306a36Sopenharmony_ci	.linkdown_irq_regfield = LINK_DOWN,
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic const struct j721e_pcie_data j7200_pcie_rc_data = {
30162306a36Sopenharmony_ci	.mode = PCI_MODE_RC,
30262306a36Sopenharmony_ci	.quirk_detect_quiet_flag = true,
30362306a36Sopenharmony_ci	.linkdown_irq_regfield = J7200_LINK_DOWN,
30462306a36Sopenharmony_ci	.byte_access_allowed = true,
30562306a36Sopenharmony_ci};
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_cistatic const struct j721e_pcie_data j7200_pcie_ep_data = {
30862306a36Sopenharmony_ci	.mode = PCI_MODE_EP,
30962306a36Sopenharmony_ci	.quirk_detect_quiet_flag = true,
31062306a36Sopenharmony_ci	.quirk_disable_flr = true,
31162306a36Sopenharmony_ci};
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic const struct j721e_pcie_data am64_pcie_rc_data = {
31462306a36Sopenharmony_ci	.mode = PCI_MODE_RC,
31562306a36Sopenharmony_ci	.linkdown_irq_regfield = J7200_LINK_DOWN,
31662306a36Sopenharmony_ci	.byte_access_allowed = true,
31762306a36Sopenharmony_ci};
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_cistatic const struct j721e_pcie_data am64_pcie_ep_data = {
32062306a36Sopenharmony_ci	.mode = PCI_MODE_EP,
32162306a36Sopenharmony_ci	.linkdown_irq_regfield = J7200_LINK_DOWN,
32262306a36Sopenharmony_ci};
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic const struct of_device_id of_j721e_pcie_match[] = {
32562306a36Sopenharmony_ci	{
32662306a36Sopenharmony_ci		.compatible = "ti,j721e-pcie-host",
32762306a36Sopenharmony_ci		.data = &j721e_pcie_rc_data,
32862306a36Sopenharmony_ci	},
32962306a36Sopenharmony_ci	{
33062306a36Sopenharmony_ci		.compatible = "ti,j721e-pcie-ep",
33162306a36Sopenharmony_ci		.data = &j721e_pcie_ep_data,
33262306a36Sopenharmony_ci	},
33362306a36Sopenharmony_ci	{
33462306a36Sopenharmony_ci		.compatible = "ti,j7200-pcie-host",
33562306a36Sopenharmony_ci		.data = &j7200_pcie_rc_data,
33662306a36Sopenharmony_ci	},
33762306a36Sopenharmony_ci	{
33862306a36Sopenharmony_ci		.compatible = "ti,j7200-pcie-ep",
33962306a36Sopenharmony_ci		.data = &j7200_pcie_ep_data,
34062306a36Sopenharmony_ci	},
34162306a36Sopenharmony_ci	{
34262306a36Sopenharmony_ci		.compatible = "ti,am64-pcie-host",
34362306a36Sopenharmony_ci		.data = &am64_pcie_rc_data,
34462306a36Sopenharmony_ci	},
34562306a36Sopenharmony_ci	{
34662306a36Sopenharmony_ci		.compatible = "ti,am64-pcie-ep",
34762306a36Sopenharmony_ci		.data = &am64_pcie_ep_data,
34862306a36Sopenharmony_ci	},
34962306a36Sopenharmony_ci	{},
35062306a36Sopenharmony_ci};
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_cistatic int j721e_pcie_probe(struct platform_device *pdev)
35362306a36Sopenharmony_ci{
35462306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
35562306a36Sopenharmony_ci	struct device_node *node = dev->of_node;
35662306a36Sopenharmony_ci	struct pci_host_bridge *bridge;
35762306a36Sopenharmony_ci	const struct j721e_pcie_data *data;
35862306a36Sopenharmony_ci	struct cdns_pcie *cdns_pcie;
35962306a36Sopenharmony_ci	struct j721e_pcie *pcie;
36062306a36Sopenharmony_ci	struct cdns_pcie_rc *rc = NULL;
36162306a36Sopenharmony_ci	struct cdns_pcie_ep *ep = NULL;
36262306a36Sopenharmony_ci	struct gpio_desc *gpiod;
36362306a36Sopenharmony_ci	void __iomem *base;
36462306a36Sopenharmony_ci	struct clk *clk;
36562306a36Sopenharmony_ci	u32 num_lanes;
36662306a36Sopenharmony_ci	u32 mode;
36762306a36Sopenharmony_ci	int ret;
36862306a36Sopenharmony_ci	int irq;
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	data = of_device_get_match_data(dev);
37162306a36Sopenharmony_ci	if (!data)
37262306a36Sopenharmony_ci		return -EINVAL;
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	mode = (u32)data->mode;
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
37762306a36Sopenharmony_ci	if (!pcie)
37862306a36Sopenharmony_ci		return -ENOMEM;
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	switch (mode) {
38162306a36Sopenharmony_ci	case PCI_MODE_RC:
38262306a36Sopenharmony_ci		if (!IS_ENABLED(CONFIG_PCIE_CADENCE_HOST))
38362306a36Sopenharmony_ci			return -ENODEV;
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci		bridge = devm_pci_alloc_host_bridge(dev, sizeof(*rc));
38662306a36Sopenharmony_ci		if (!bridge)
38762306a36Sopenharmony_ci			return -ENOMEM;
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci		if (!data->byte_access_allowed)
39062306a36Sopenharmony_ci			bridge->ops = &cdns_ti_pcie_host_ops;
39162306a36Sopenharmony_ci		rc = pci_host_bridge_priv(bridge);
39262306a36Sopenharmony_ci		rc->quirk_retrain_flag = data->quirk_retrain_flag;
39362306a36Sopenharmony_ci		rc->quirk_detect_quiet_flag = data->quirk_detect_quiet_flag;
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci		cdns_pcie = &rc->pcie;
39662306a36Sopenharmony_ci		cdns_pcie->dev = dev;
39762306a36Sopenharmony_ci		cdns_pcie->ops = &j721e_pcie_ops;
39862306a36Sopenharmony_ci		pcie->cdns_pcie = cdns_pcie;
39962306a36Sopenharmony_ci		break;
40062306a36Sopenharmony_ci	case PCI_MODE_EP:
40162306a36Sopenharmony_ci		if (!IS_ENABLED(CONFIG_PCIE_CADENCE_EP))
40262306a36Sopenharmony_ci			return -ENODEV;
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ci		ep = devm_kzalloc(dev, sizeof(*ep), GFP_KERNEL);
40562306a36Sopenharmony_ci		if (!ep)
40662306a36Sopenharmony_ci			return -ENOMEM;
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci		ep->quirk_detect_quiet_flag = data->quirk_detect_quiet_flag;
40962306a36Sopenharmony_ci		ep->quirk_disable_flr = data->quirk_disable_flr;
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci		cdns_pcie = &ep->pcie;
41262306a36Sopenharmony_ci		cdns_pcie->dev = dev;
41362306a36Sopenharmony_ci		cdns_pcie->ops = &j721e_pcie_ops;
41462306a36Sopenharmony_ci		pcie->cdns_pcie = cdns_pcie;
41562306a36Sopenharmony_ci		break;
41662306a36Sopenharmony_ci	default:
41762306a36Sopenharmony_ci		dev_err(dev, "INVALID device type %d\n", mode);
41862306a36Sopenharmony_ci		return 0;
41962306a36Sopenharmony_ci	}
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	pcie->mode = mode;
42262306a36Sopenharmony_ci	pcie->linkdown_irq_regfield = data->linkdown_irq_regfield;
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	base = devm_platform_ioremap_resource_byname(pdev, "intd_cfg");
42562306a36Sopenharmony_ci	if (IS_ERR(base))
42662306a36Sopenharmony_ci		return PTR_ERR(base);
42762306a36Sopenharmony_ci	pcie->intd_cfg_base = base;
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci	base = devm_platform_ioremap_resource_byname(pdev, "user_cfg");
43062306a36Sopenharmony_ci	if (IS_ERR(base))
43162306a36Sopenharmony_ci		return PTR_ERR(base);
43262306a36Sopenharmony_ci	pcie->user_cfg_base = base;
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_ci	ret = of_property_read_u32(node, "num-lanes", &num_lanes);
43562306a36Sopenharmony_ci	if (ret || num_lanes > MAX_LANES)
43662306a36Sopenharmony_ci		num_lanes = 1;
43762306a36Sopenharmony_ci	pcie->num_lanes = num_lanes;
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(48)))
44062306a36Sopenharmony_ci		return -EINVAL;
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci	irq = platform_get_irq_byname(pdev, "link_state");
44362306a36Sopenharmony_ci	if (irq < 0)
44462306a36Sopenharmony_ci		return irq;
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci	dev_set_drvdata(dev, pcie);
44762306a36Sopenharmony_ci	pm_runtime_enable(dev);
44862306a36Sopenharmony_ci	ret = pm_runtime_get_sync(dev);
44962306a36Sopenharmony_ci	if (ret < 0) {
45062306a36Sopenharmony_ci		dev_err(dev, "pm_runtime_get_sync failed\n");
45162306a36Sopenharmony_ci		goto err_get_sync;
45262306a36Sopenharmony_ci	}
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci	ret = j721e_pcie_ctrl_init(pcie);
45562306a36Sopenharmony_ci	if (ret < 0) {
45662306a36Sopenharmony_ci		dev_err(dev, "pm_runtime_get_sync failed\n");
45762306a36Sopenharmony_ci		goto err_get_sync;
45862306a36Sopenharmony_ci	}
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci	ret = devm_request_irq(dev, irq, j721e_pcie_link_irq_handler, 0,
46162306a36Sopenharmony_ci			       "j721e-pcie-link-down-irq", pcie);
46262306a36Sopenharmony_ci	if (ret < 0) {
46362306a36Sopenharmony_ci		dev_err(dev, "failed to request link state IRQ %d\n", irq);
46462306a36Sopenharmony_ci		goto err_get_sync;
46562306a36Sopenharmony_ci	}
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci	j721e_pcie_config_link_irq(pcie);
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci	switch (mode) {
47062306a36Sopenharmony_ci	case PCI_MODE_RC:
47162306a36Sopenharmony_ci		gpiod = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
47262306a36Sopenharmony_ci		if (IS_ERR(gpiod)) {
47362306a36Sopenharmony_ci			ret = PTR_ERR(gpiod);
47462306a36Sopenharmony_ci			if (ret != -EPROBE_DEFER)
47562306a36Sopenharmony_ci				dev_err(dev, "Failed to get reset GPIO\n");
47662306a36Sopenharmony_ci			goto err_get_sync;
47762306a36Sopenharmony_ci		}
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_ci		ret = cdns_pcie_init_phy(dev, cdns_pcie);
48062306a36Sopenharmony_ci		if (ret) {
48162306a36Sopenharmony_ci			dev_err(dev, "Failed to init phy\n");
48262306a36Sopenharmony_ci			goto err_get_sync;
48362306a36Sopenharmony_ci		}
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci		clk = devm_clk_get_optional(dev, "pcie_refclk");
48662306a36Sopenharmony_ci		if (IS_ERR(clk)) {
48762306a36Sopenharmony_ci			ret = PTR_ERR(clk);
48862306a36Sopenharmony_ci			dev_err(dev, "failed to get pcie_refclk\n");
48962306a36Sopenharmony_ci			goto err_pcie_setup;
49062306a36Sopenharmony_ci		}
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_ci		ret = clk_prepare_enable(clk);
49362306a36Sopenharmony_ci		if (ret) {
49462306a36Sopenharmony_ci			dev_err(dev, "failed to enable pcie_refclk\n");
49562306a36Sopenharmony_ci			goto err_pcie_setup;
49662306a36Sopenharmony_ci		}
49762306a36Sopenharmony_ci		pcie->refclk = clk;
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci		/*
50062306a36Sopenharmony_ci		 * "Power Sequencing and Reset Signal Timings" table in
50162306a36Sopenharmony_ci		 * PCI EXPRESS CARD ELECTROMECHANICAL SPECIFICATION, REV. 3.0
50262306a36Sopenharmony_ci		 * indicates PERST# should be deasserted after minimum of 100us
50362306a36Sopenharmony_ci		 * once REFCLK is stable. The REFCLK to the connector in RC
50462306a36Sopenharmony_ci		 * mode is selected while enabling the PHY. So deassert PERST#
50562306a36Sopenharmony_ci		 * after 100 us.
50662306a36Sopenharmony_ci		 */
50762306a36Sopenharmony_ci		if (gpiod) {
50862306a36Sopenharmony_ci			usleep_range(100, 200);
50962306a36Sopenharmony_ci			gpiod_set_value_cansleep(gpiod, 1);
51062306a36Sopenharmony_ci		}
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_ci		ret = cdns_pcie_host_setup(rc);
51362306a36Sopenharmony_ci		if (ret < 0) {
51462306a36Sopenharmony_ci			clk_disable_unprepare(pcie->refclk);
51562306a36Sopenharmony_ci			goto err_pcie_setup;
51662306a36Sopenharmony_ci		}
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci		break;
51962306a36Sopenharmony_ci	case PCI_MODE_EP:
52062306a36Sopenharmony_ci		ret = cdns_pcie_init_phy(dev, cdns_pcie);
52162306a36Sopenharmony_ci		if (ret) {
52262306a36Sopenharmony_ci			dev_err(dev, "Failed to init phy\n");
52362306a36Sopenharmony_ci			goto err_get_sync;
52462306a36Sopenharmony_ci		}
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_ci		ret = cdns_pcie_ep_setup(ep);
52762306a36Sopenharmony_ci		if (ret < 0)
52862306a36Sopenharmony_ci			goto err_pcie_setup;
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci		break;
53162306a36Sopenharmony_ci	}
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci	return 0;
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_cierr_pcie_setup:
53662306a36Sopenharmony_ci	cdns_pcie_disable_phy(cdns_pcie);
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_cierr_get_sync:
53962306a36Sopenharmony_ci	pm_runtime_put(dev);
54062306a36Sopenharmony_ci	pm_runtime_disable(dev);
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_ci	return ret;
54362306a36Sopenharmony_ci}
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_cistatic void j721e_pcie_remove(struct platform_device *pdev)
54662306a36Sopenharmony_ci{
54762306a36Sopenharmony_ci	struct j721e_pcie *pcie = platform_get_drvdata(pdev);
54862306a36Sopenharmony_ci	struct cdns_pcie *cdns_pcie = pcie->cdns_pcie;
54962306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_ci	clk_disable_unprepare(pcie->refclk);
55262306a36Sopenharmony_ci	cdns_pcie_disable_phy(cdns_pcie);
55362306a36Sopenharmony_ci	pm_runtime_put(dev);
55462306a36Sopenharmony_ci	pm_runtime_disable(dev);
55562306a36Sopenharmony_ci}
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_cistatic struct platform_driver j721e_pcie_driver = {
55862306a36Sopenharmony_ci	.probe  = j721e_pcie_probe,
55962306a36Sopenharmony_ci	.remove_new = j721e_pcie_remove,
56062306a36Sopenharmony_ci	.driver = {
56162306a36Sopenharmony_ci		.name	= "j721e-pcie",
56262306a36Sopenharmony_ci		.of_match_table = of_j721e_pcie_match,
56362306a36Sopenharmony_ci		.suppress_bind_attrs = true,
56462306a36Sopenharmony_ci	},
56562306a36Sopenharmony_ci};
56662306a36Sopenharmony_cibuiltin_platform_driver(j721e_pcie_driver);
567