162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2015 MediaTek Inc. 462306a36Sopenharmony_ci * Author: Andrew-CT Chen <andrew-ct.chen@mediatek.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/device.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <linux/nvmem-provider.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/property.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_cistruct mtk_efuse_pdata { 1662306a36Sopenharmony_ci bool uses_post_processing; 1762306a36Sopenharmony_ci}; 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_cistruct mtk_efuse_priv { 2062306a36Sopenharmony_ci void __iomem *base; 2162306a36Sopenharmony_ci}; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic int mtk_reg_read(void *context, 2462306a36Sopenharmony_ci unsigned int reg, void *_val, size_t bytes) 2562306a36Sopenharmony_ci{ 2662306a36Sopenharmony_ci struct mtk_efuse_priv *priv = context; 2762306a36Sopenharmony_ci void __iomem *addr = priv->base + reg; 2862306a36Sopenharmony_ci u8 *val = _val; 2962306a36Sopenharmony_ci int i; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci for (i = 0; i < bytes; i++, val++) 3262306a36Sopenharmony_ci *val = readb(addr + i); 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci return 0; 3562306a36Sopenharmony_ci} 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic int mtk_efuse_gpu_speedbin_pp(void *context, const char *id, int index, 3862306a36Sopenharmony_ci unsigned int offset, void *data, size_t bytes) 3962306a36Sopenharmony_ci{ 4062306a36Sopenharmony_ci u8 *val = data; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci if (val[0] < 8) 4362306a36Sopenharmony_ci val[0] = BIT(val[0]); 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci return 0; 4662306a36Sopenharmony_ci} 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic void mtk_efuse_fixup_cell_info(struct nvmem_device *nvmem, 4962306a36Sopenharmony_ci struct nvmem_layout *layout, 5062306a36Sopenharmony_ci struct nvmem_cell_info *cell) 5162306a36Sopenharmony_ci{ 5262306a36Sopenharmony_ci size_t sz = strlen(cell->name); 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci /* 5562306a36Sopenharmony_ci * On some SoCs, the GPU speedbin is not read as bitmask but as 5662306a36Sopenharmony_ci * a number with range [0-7] (max 3 bits): post process to use 5762306a36Sopenharmony_ci * it in OPP tables to describe supported-hw. 5862306a36Sopenharmony_ci */ 5962306a36Sopenharmony_ci if (cell->nbits <= 3 && 6062306a36Sopenharmony_ci strncmp(cell->name, "gpu-speedbin", min(sz, strlen("gpu-speedbin"))) == 0) 6162306a36Sopenharmony_ci cell->read_post_process = mtk_efuse_gpu_speedbin_pp; 6262306a36Sopenharmony_ci} 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic struct nvmem_layout mtk_efuse_layout = { 6562306a36Sopenharmony_ci .fixup_cell_info = mtk_efuse_fixup_cell_info, 6662306a36Sopenharmony_ci}; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistatic int mtk_efuse_probe(struct platform_device *pdev) 6962306a36Sopenharmony_ci{ 7062306a36Sopenharmony_ci struct device *dev = &pdev->dev; 7162306a36Sopenharmony_ci struct resource *res; 7262306a36Sopenharmony_ci struct nvmem_device *nvmem; 7362306a36Sopenharmony_ci struct nvmem_config econfig = {}; 7462306a36Sopenharmony_ci struct mtk_efuse_priv *priv; 7562306a36Sopenharmony_ci const struct mtk_efuse_pdata *pdata; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 7862306a36Sopenharmony_ci if (!priv) 7962306a36Sopenharmony_ci return -ENOMEM; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci priv->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 8262306a36Sopenharmony_ci if (IS_ERR(priv->base)) 8362306a36Sopenharmony_ci return PTR_ERR(priv->base); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci pdata = device_get_match_data(dev); 8662306a36Sopenharmony_ci econfig.stride = 1; 8762306a36Sopenharmony_ci econfig.word_size = 1; 8862306a36Sopenharmony_ci econfig.reg_read = mtk_reg_read; 8962306a36Sopenharmony_ci econfig.size = resource_size(res); 9062306a36Sopenharmony_ci econfig.priv = priv; 9162306a36Sopenharmony_ci econfig.dev = dev; 9262306a36Sopenharmony_ci if (pdata->uses_post_processing) 9362306a36Sopenharmony_ci econfig.layout = &mtk_efuse_layout; 9462306a36Sopenharmony_ci nvmem = devm_nvmem_register(dev, &econfig); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(nvmem); 9762306a36Sopenharmony_ci} 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_cistatic const struct mtk_efuse_pdata mtk_mt8186_efuse_pdata = { 10062306a36Sopenharmony_ci .uses_post_processing = true, 10162306a36Sopenharmony_ci}; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic const struct mtk_efuse_pdata mtk_efuse_pdata = { 10462306a36Sopenharmony_ci .uses_post_processing = false, 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic const struct of_device_id mtk_efuse_of_match[] = { 10862306a36Sopenharmony_ci { .compatible = "mediatek,mt8173-efuse", .data = &mtk_efuse_pdata }, 10962306a36Sopenharmony_ci { .compatible = "mediatek,mt8186-efuse", .data = &mtk_mt8186_efuse_pdata }, 11062306a36Sopenharmony_ci { .compatible = "mediatek,efuse", .data = &mtk_efuse_pdata }, 11162306a36Sopenharmony_ci {/* sentinel */}, 11262306a36Sopenharmony_ci}; 11362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mtk_efuse_of_match); 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_cistatic struct platform_driver mtk_efuse_driver = { 11662306a36Sopenharmony_ci .probe = mtk_efuse_probe, 11762306a36Sopenharmony_ci .driver = { 11862306a36Sopenharmony_ci .name = "mediatek,efuse", 11962306a36Sopenharmony_ci .of_match_table = mtk_efuse_of_match, 12062306a36Sopenharmony_ci }, 12162306a36Sopenharmony_ci}; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistatic int __init mtk_efuse_init(void) 12462306a36Sopenharmony_ci{ 12562306a36Sopenharmony_ci int ret; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci ret = platform_driver_register(&mtk_efuse_driver); 12862306a36Sopenharmony_ci if (ret) { 12962306a36Sopenharmony_ci pr_err("Failed to register efuse driver\n"); 13062306a36Sopenharmony_ci return ret; 13162306a36Sopenharmony_ci } 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci return 0; 13462306a36Sopenharmony_ci} 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic void __exit mtk_efuse_exit(void) 13762306a36Sopenharmony_ci{ 13862306a36Sopenharmony_ci return platform_driver_unregister(&mtk_efuse_driver); 13962306a36Sopenharmony_ci} 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cisubsys_initcall(mtk_efuse_init); 14262306a36Sopenharmony_cimodule_exit(mtk_efuse_exit); 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ciMODULE_AUTHOR("Andrew-CT Chen <andrew-ct.chen@mediatek.com>"); 14562306a36Sopenharmony_ciMODULE_DESCRIPTION("Mediatek EFUSE driver"); 14662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 147