162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Amlogic Meson6, Meson8 and Meson8b eFuse Driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/bitfield.h> 962306a36Sopenharmony_ci#include <linux/bitops.h> 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/delay.h> 1262306a36Sopenharmony_ci#include <linux/io.h> 1362306a36Sopenharmony_ci#include <linux/iopoll.h> 1462306a36Sopenharmony_ci#include <linux/module.h> 1562306a36Sopenharmony_ci#include <linux/nvmem-provider.h> 1662306a36Sopenharmony_ci#include <linux/of.h> 1762306a36Sopenharmony_ci#include <linux/platform_device.h> 1862306a36Sopenharmony_ci#include <linux/sizes.h> 1962306a36Sopenharmony_ci#include <linux/slab.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1 0x04 2262306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_PD_ENABLE BIT(27) 2362306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_AUTO_RD_BUSY BIT(26) 2462306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_AUTO_RD_START BIT(25) 2562306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE BIT(24) 2662306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_BYTE_WR_DATA GENMASK(23, 16) 2762306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_AUTO_WR_BUSY BIT(14) 2862306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_AUTO_WR_START BIT(13) 2962306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_AUTO_WR_ENABLE BIT(12) 3062306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET BIT(11) 3162306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK GENMASK(10, 0) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL2 0x08 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL4 0x10 3662306a36Sopenharmony_ci#define MESON_MX_EFUSE_CNTL4_ENCRYPT_ENABLE BIT(10) 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistruct meson_mx_efuse_platform_data { 3962306a36Sopenharmony_ci const char *name; 4062306a36Sopenharmony_ci unsigned int word_size; 4162306a36Sopenharmony_ci}; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistruct meson_mx_efuse { 4462306a36Sopenharmony_ci void __iomem *base; 4562306a36Sopenharmony_ci struct clk *core_clk; 4662306a36Sopenharmony_ci struct nvmem_device *nvmem; 4762306a36Sopenharmony_ci struct nvmem_config config; 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic void meson_mx_efuse_mask_bits(struct meson_mx_efuse *efuse, u32 reg, 5162306a36Sopenharmony_ci u32 mask, u32 set) 5262306a36Sopenharmony_ci{ 5362306a36Sopenharmony_ci u32 data; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci data = readl(efuse->base + reg); 5662306a36Sopenharmony_ci data &= ~mask; 5762306a36Sopenharmony_ci data |= (set & mask); 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci writel(data, efuse->base + reg); 6062306a36Sopenharmony_ci} 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic int meson_mx_efuse_hw_enable(struct meson_mx_efuse *efuse) 6362306a36Sopenharmony_ci{ 6462306a36Sopenharmony_ci int err; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci err = clk_prepare_enable(efuse->core_clk); 6762306a36Sopenharmony_ci if (err) 6862306a36Sopenharmony_ci return err; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci /* power up the efuse */ 7162306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1, 7262306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_PD_ENABLE, 0); 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL4, 7562306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL4_ENCRYPT_ENABLE, 0); 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci return 0; 7862306a36Sopenharmony_ci} 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic void meson_mx_efuse_hw_disable(struct meson_mx_efuse *efuse) 8162306a36Sopenharmony_ci{ 8262306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1, 8362306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_PD_ENABLE, 8462306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_PD_ENABLE); 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci clk_disable_unprepare(efuse->core_clk); 8762306a36Sopenharmony_ci} 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistatic int meson_mx_efuse_read_addr(struct meson_mx_efuse *efuse, 9062306a36Sopenharmony_ci unsigned int addr, u32 *value) 9162306a36Sopenharmony_ci{ 9262306a36Sopenharmony_ci int err; 9362306a36Sopenharmony_ci u32 regval; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci /* write the address to read */ 9662306a36Sopenharmony_ci regval = FIELD_PREP(MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK, addr); 9762306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1, 9862306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK, regval); 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci /* inform the hardware that we changed the address */ 10162306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1, 10262306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET, 10362306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET); 10462306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1, 10562306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET, 0); 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci /* start the read process */ 10862306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1, 10962306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_AUTO_RD_START, 11062306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_AUTO_RD_START); 11162306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1, 11262306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_AUTO_RD_START, 0); 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci /* 11562306a36Sopenharmony_ci * perform a dummy read to ensure that the HW has the RD_BUSY bit set 11662306a36Sopenharmony_ci * when polling for the status below. 11762306a36Sopenharmony_ci */ 11862306a36Sopenharmony_ci readl(efuse->base + MESON_MX_EFUSE_CNTL1); 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci err = readl_poll_timeout_atomic(efuse->base + MESON_MX_EFUSE_CNTL1, 12162306a36Sopenharmony_ci regval, 12262306a36Sopenharmony_ci (!(regval & MESON_MX_EFUSE_CNTL1_AUTO_RD_BUSY)), 12362306a36Sopenharmony_ci 1, 1000); 12462306a36Sopenharmony_ci if (err) { 12562306a36Sopenharmony_ci dev_err(efuse->config.dev, 12662306a36Sopenharmony_ci "Timeout while reading efuse address %u\n", addr); 12762306a36Sopenharmony_ci return err; 12862306a36Sopenharmony_ci } 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci *value = readl(efuse->base + MESON_MX_EFUSE_CNTL2); 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci return 0; 13362306a36Sopenharmony_ci} 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic int meson_mx_efuse_read(void *context, unsigned int offset, 13662306a36Sopenharmony_ci void *buf, size_t bytes) 13762306a36Sopenharmony_ci{ 13862306a36Sopenharmony_ci struct meson_mx_efuse *efuse = context; 13962306a36Sopenharmony_ci u32 tmp; 14062306a36Sopenharmony_ci int err, i, addr; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci err = meson_mx_efuse_hw_enable(efuse); 14362306a36Sopenharmony_ci if (err) 14462306a36Sopenharmony_ci return err; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1, 14762306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE, 14862306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci for (i = 0; i < bytes; i += efuse->config.word_size) { 15162306a36Sopenharmony_ci addr = (offset + i) / efuse->config.word_size; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci err = meson_mx_efuse_read_addr(efuse, addr, &tmp); 15462306a36Sopenharmony_ci if (err) 15562306a36Sopenharmony_ci break; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci memcpy(buf + i, &tmp, 15862306a36Sopenharmony_ci min_t(size_t, bytes - i, efuse->config.word_size)); 15962306a36Sopenharmony_ci } 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1, 16262306a36Sopenharmony_ci MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE, 0); 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci meson_mx_efuse_hw_disable(efuse); 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci return err; 16762306a36Sopenharmony_ci} 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic const struct meson_mx_efuse_platform_data meson6_efuse_data = { 17062306a36Sopenharmony_ci .name = "meson6-efuse", 17162306a36Sopenharmony_ci .word_size = 1, 17262306a36Sopenharmony_ci}; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_cistatic const struct meson_mx_efuse_platform_data meson8_efuse_data = { 17562306a36Sopenharmony_ci .name = "meson8-efuse", 17662306a36Sopenharmony_ci .word_size = 4, 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_cistatic const struct meson_mx_efuse_platform_data meson8b_efuse_data = { 18062306a36Sopenharmony_ci .name = "meson8b-efuse", 18162306a36Sopenharmony_ci .word_size = 4, 18262306a36Sopenharmony_ci}; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_cistatic const struct of_device_id meson_mx_efuse_match[] = { 18562306a36Sopenharmony_ci { .compatible = "amlogic,meson6-efuse", .data = &meson6_efuse_data }, 18662306a36Sopenharmony_ci { .compatible = "amlogic,meson8-efuse", .data = &meson8_efuse_data }, 18762306a36Sopenharmony_ci { .compatible = "amlogic,meson8b-efuse", .data = &meson8b_efuse_data }, 18862306a36Sopenharmony_ci { /* sentinel */ }, 18962306a36Sopenharmony_ci}; 19062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, meson_mx_efuse_match); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_cistatic int meson_mx_efuse_probe(struct platform_device *pdev) 19362306a36Sopenharmony_ci{ 19462306a36Sopenharmony_ci const struct meson_mx_efuse_platform_data *drvdata; 19562306a36Sopenharmony_ci struct meson_mx_efuse *efuse; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci drvdata = of_device_get_match_data(&pdev->dev); 19862306a36Sopenharmony_ci if (!drvdata) 19962306a36Sopenharmony_ci return -EINVAL; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci efuse = devm_kzalloc(&pdev->dev, sizeof(*efuse), GFP_KERNEL); 20262306a36Sopenharmony_ci if (!efuse) 20362306a36Sopenharmony_ci return -ENOMEM; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci efuse->base = devm_platform_ioremap_resource(pdev, 0); 20662306a36Sopenharmony_ci if (IS_ERR(efuse->base)) 20762306a36Sopenharmony_ci return PTR_ERR(efuse->base); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci efuse->config.name = drvdata->name; 21062306a36Sopenharmony_ci efuse->config.owner = THIS_MODULE; 21162306a36Sopenharmony_ci efuse->config.dev = &pdev->dev; 21262306a36Sopenharmony_ci efuse->config.priv = efuse; 21362306a36Sopenharmony_ci efuse->config.stride = drvdata->word_size; 21462306a36Sopenharmony_ci efuse->config.word_size = drvdata->word_size; 21562306a36Sopenharmony_ci efuse->config.size = SZ_512; 21662306a36Sopenharmony_ci efuse->config.read_only = true; 21762306a36Sopenharmony_ci efuse->config.reg_read = meson_mx_efuse_read; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci efuse->core_clk = devm_clk_get(&pdev->dev, "core"); 22062306a36Sopenharmony_ci if (IS_ERR(efuse->core_clk)) { 22162306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to get core clock\n"); 22262306a36Sopenharmony_ci return PTR_ERR(efuse->core_clk); 22362306a36Sopenharmony_ci } 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci efuse->nvmem = devm_nvmem_register(&pdev->dev, &efuse->config); 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci return PTR_ERR_OR_ZERO(efuse->nvmem); 22862306a36Sopenharmony_ci} 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistatic struct platform_driver meson_mx_efuse_driver = { 23162306a36Sopenharmony_ci .probe = meson_mx_efuse_probe, 23262306a36Sopenharmony_ci .driver = { 23362306a36Sopenharmony_ci .name = "meson-mx-efuse", 23462306a36Sopenharmony_ci .of_match_table = meson_mx_efuse_match, 23562306a36Sopenharmony_ci }, 23662306a36Sopenharmony_ci}; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_cimodule_platform_driver(meson_mx_efuse_driver); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ciMODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>"); 24162306a36Sopenharmony_ciMODULE_DESCRIPTION("Amlogic Meson MX eFuse NVMEM driver"); 24262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 243